1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 479a9becdSAlexandre Courbot 5ff2b1359SLinus Walleij #include <linux/device.h> 679a9becdSAlexandre Courbot #include <linux/types.h> 714250520SLinus Walleij #include <linux/irq.h> 814250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 914250520SLinus Walleij #include <linux/irqdomain.h> 10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1379a9becdSAlexandre Courbot 1479a9becdSAlexandre Courbot struct gpio_desc; 15c9a9972bSAlexandre Courbot struct of_phandle_args; 16c9a9972bSAlexandre Courbot struct device_node; 17f3ed0b66SStephen Rothwell struct seq_file; 18ff2b1359SLinus Walleij struct gpio_device; 19d47529b2SPaul Gortmaker struct module; 2021abf103SLinus Walleij enum gpiod_flags; 2179a9becdSAlexandre Courbot 22bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 23bb1e88ccSAlexandre Courbot 24c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 25c44eafd7SThierry Reding /** 26c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 27c44eafd7SThierry Reding */ 28c44eafd7SThierry Reding struct gpio_irq_chip { 29c44eafd7SThierry Reding /** 30da80ff81SThierry Reding * @chip: 31da80ff81SThierry Reding * 32da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 33da80ff81SThierry Reding */ 34da80ff81SThierry Reding struct irq_chip *chip; 35da80ff81SThierry Reding 36da80ff81SThierry Reding /** 37f0fbe7bcSThierry Reding * @domain: 38f0fbe7bcSThierry Reding * 39f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 40f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 41f0fbe7bcSThierry Reding */ 42f0fbe7bcSThierry Reding struct irq_domain *domain; 43f0fbe7bcSThierry Reding 44f0fbe7bcSThierry Reding /** 45c44eafd7SThierry Reding * @domain_ops: 46c44eafd7SThierry Reding * 47c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 48c44eafd7SThierry Reding */ 49c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 50c44eafd7SThierry Reding 51c44eafd7SThierry Reding /** 52c7a0aa59SThierry Reding * @handler: 53c7a0aa59SThierry Reding * 54c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 55c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 56c7a0aa59SThierry Reding */ 57c7a0aa59SThierry Reding irq_flow_handler_t handler; 58c7a0aa59SThierry Reding 59c7a0aa59SThierry Reding /** 603634eeb0SThierry Reding * @default_type: 613634eeb0SThierry Reding * 623634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 633634eeb0SThierry Reding * initialization, provided by GPIO driver. 643634eeb0SThierry Reding */ 653634eeb0SThierry Reding unsigned int default_type; 663634eeb0SThierry Reding 673634eeb0SThierry Reding /** 68ca9df053SThierry Reding * @lock_key: 69ca9df053SThierry Reding * 7002ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ lock. 71ca9df053SThierry Reding */ 72ca9df053SThierry Reding struct lock_class_key *lock_key; 7302ad0437SRandy Dunlap 7402ad0437SRandy Dunlap /** 7502ad0437SRandy Dunlap * @request_key: 7602ad0437SRandy Dunlap * 7702ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ request. 7802ad0437SRandy Dunlap */ 7939c3fd58SAndrew Lunn struct lock_class_key *request_key; 80ca9df053SThierry Reding 81ca9df053SThierry Reding /** 82c44eafd7SThierry Reding * @parent_handler: 83c44eafd7SThierry Reding * 84c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 85c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 86c44eafd7SThierry Reding */ 87c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 88c44eafd7SThierry Reding 89c44eafd7SThierry Reding /** 90c44eafd7SThierry Reding * @parent_handler_data: 91c44eafd7SThierry Reding * 92c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 93c44eafd7SThierry Reding * interrupt. 94c44eafd7SThierry Reding */ 95c44eafd7SThierry Reding void *parent_handler_data; 9639e5f096SThierry Reding 9739e5f096SThierry Reding /** 9839e5f096SThierry Reding * @num_parents: 9939e5f096SThierry Reding * 10039e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 10139e5f096SThierry Reding */ 10239e5f096SThierry Reding unsigned int num_parents; 10339e5f096SThierry Reding 10439e5f096SThierry Reding /** 1053e779a2eSStephen Boyd * @parent_irq: 1063e779a2eSStephen Boyd * 1073e779a2eSStephen Boyd * For use by gpiochip_set_cascaded_irqchip() 1083e779a2eSStephen Boyd */ 1093e779a2eSStephen Boyd unsigned int parent_irq; 1103e779a2eSStephen Boyd 1113e779a2eSStephen Boyd /** 11239e5f096SThierry Reding * @parents: 11339e5f096SThierry Reding * 11439e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 11539e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 11639e5f096SThierry Reding */ 11739e5f096SThierry Reding unsigned int *parents; 118dc6bafeeSThierry Reding 119dc6bafeeSThierry Reding /** 120e0d89728SThierry Reding * @map: 121e0d89728SThierry Reding * 122e0d89728SThierry Reding * A list of interrupt parents for each line of a GPIO chip. 123e0d89728SThierry Reding */ 124e0d89728SThierry Reding unsigned int *map; 125e0d89728SThierry Reding 126e0d89728SThierry Reding /** 12760ed54caSThierry Reding * @threaded: 128dc6bafeeSThierry Reding * 12960ed54caSThierry Reding * True if set the interrupt handling uses nested threads. 130dc6bafeeSThierry Reding */ 13160ed54caSThierry Reding bool threaded; 132dc7b0387SThierry Reding 133dc7b0387SThierry Reding /** 134dc7b0387SThierry Reding * @need_valid_mask: 135dc7b0387SThierry Reding * 136dc7b0387SThierry Reding * If set core allocates @valid_mask with all bits set to one. 137dc7b0387SThierry Reding */ 138dc7b0387SThierry Reding bool need_valid_mask; 139dc7b0387SThierry Reding 140dc7b0387SThierry Reding /** 141dc7b0387SThierry Reding * @valid_mask: 142dc7b0387SThierry Reding * 143dc7b0387SThierry Reding * If not %NULL holds bitmask of GPIOs which are valid to be included 144dc7b0387SThierry Reding * in IRQ domain of the chip. 145dc7b0387SThierry Reding */ 146dc7b0387SThierry Reding unsigned long *valid_mask; 1478302cf58SThierry Reding 1488302cf58SThierry Reding /** 1498302cf58SThierry Reding * @first: 1508302cf58SThierry Reding * 1518302cf58SThierry Reding * Required for static IRQ allocation. If set, irq_domain_add_simple() 1528302cf58SThierry Reding * will allocate and map all IRQs during initialization. 1538302cf58SThierry Reding */ 1548302cf58SThierry Reding unsigned int first; 155461c1a7dSHans Verkuil 156461c1a7dSHans Verkuil /** 157461c1a7dSHans Verkuil * @irq_enable: 158461c1a7dSHans Verkuil * 159461c1a7dSHans Verkuil * Store old irq_chip irq_enable callback 160461c1a7dSHans Verkuil */ 161461c1a7dSHans Verkuil void (*irq_enable)(struct irq_data *data); 162461c1a7dSHans Verkuil 163461c1a7dSHans Verkuil /** 164461c1a7dSHans Verkuil * @irq_disable: 165461c1a7dSHans Verkuil * 166461c1a7dSHans Verkuil * Store old irq_chip irq_disable callback 167461c1a7dSHans Verkuil */ 168461c1a7dSHans Verkuil void (*irq_disable)(struct irq_data *data); 169c44eafd7SThierry Reding }; 170c44eafd7SThierry Reding #endif 171c44eafd7SThierry Reding 17279a9becdSAlexandre Courbot /** 17379a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 174df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 175df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 176ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 17758383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 17879a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 17979a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 18079a9becdSAlexandre Courbot * enabling module power and clock; may sleep 18179a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 18279a9becdSAlexandre Courbot * disabling module power and clock; may sleep 18379a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 184e48d194dSLinus Walleij * (same as GPIOF_DIR_XXX), or negative error. 185e48d194dSLinus Walleij * It is recommended to always implement this function, even on 186e48d194dSLinus Walleij * input-only or output-only gpio chips. 18779a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 188e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 18979a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 190e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 19160befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 192eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 193eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 19479a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1955f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1962956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1972956b5d9SMika Westerberg * packed config format as generic pinconf. 19879a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 19979a9becdSAlexandre Courbot * implementation may not sleep 20079a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 20179a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 20279a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 203af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 204af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 205af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 20630bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 207af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 208af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 20979a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 21079a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 21179a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 21279a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 21379a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 21479a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 21579a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 21679a9becdSAlexandre Courbot * number of the gpio. 2179fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 2181c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 2191c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 2201c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 2211c8732bbSLinus Walleij * registers. 2220f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 2230f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 22424efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 22524efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 22624efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 2270f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 2280f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 22908bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 2300f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 231d799a4deSLinus Walleij * @bgpio_dir_inverted: indicates that the direction register is inverted 232d799a4deSLinus Walleij * (gpiolib private state variable) 2330f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 2340f4630f3SLinus Walleij * <register width> * 8 2350f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 2360f4630f3SLinus Walleij * shadowed and real data registers writes together. 2370f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 2380f4630f3SLinus Walleij * safely. 2390f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 2400f4630f3SLinus Walleij * direction safely. 24179a9becdSAlexandre Courbot * 24279a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 24379a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 24479a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 24579a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 24679a9becdSAlexandre Courbot * 24779a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 24879a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 24979a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 25079a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 25179a9becdSAlexandre Courbot */ 25279a9becdSAlexandre Courbot struct gpio_chip { 25379a9becdSAlexandre Courbot const char *label; 254ff2b1359SLinus Walleij struct gpio_device *gpiodev; 25558383c78SLinus Walleij struct device *parent; 25679a9becdSAlexandre Courbot struct module *owner; 25779a9becdSAlexandre Courbot 25879a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 25979a9becdSAlexandre Courbot unsigned offset); 26079a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 26179a9becdSAlexandre Courbot unsigned offset); 26279a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 26379a9becdSAlexandre Courbot unsigned offset); 26479a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 26579a9becdSAlexandre Courbot unsigned offset); 26679a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 26779a9becdSAlexandre Courbot unsigned offset, int value); 26879a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 26979a9becdSAlexandre Courbot unsigned offset); 270eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 271eec1d566SLukas Wunner unsigned long *mask, 272eec1d566SLukas Wunner unsigned long *bits); 27379a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 27479a9becdSAlexandre Courbot unsigned offset, int value); 2755f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2765f424243SRojhalat Ibrahim unsigned long *mask, 2775f424243SRojhalat Ibrahim unsigned long *bits); 2782956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 27979a9becdSAlexandre Courbot unsigned offset, 2802956b5d9SMika Westerberg unsigned long config); 28179a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 28279a9becdSAlexandre Courbot unsigned offset); 28379a9becdSAlexandre Courbot 28479a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 28579a9becdSAlexandre Courbot struct gpio_chip *chip); 286f8ec92a9SRicardo Ribalda Delgado 287f8ec92a9SRicardo Ribalda Delgado int (*init_valid_mask)(struct gpio_chip *chip); 288f8ec92a9SRicardo Ribalda Delgado 28979a9becdSAlexandre Courbot int base; 29079a9becdSAlexandre Courbot u16 ngpio; 29179a9becdSAlexandre Courbot const char *const *names; 2929fb1f39eSLinus Walleij bool can_sleep; 29379a9becdSAlexandre Courbot 2940f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2950f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2960f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 29724efd94bSLinus Walleij bool be_bits; 2980f4630f3SLinus Walleij void __iomem *reg_dat; 2990f4630f3SLinus Walleij void __iomem *reg_set; 3000f4630f3SLinus Walleij void __iomem *reg_clr; 3010f4630f3SLinus Walleij void __iomem *reg_dir; 302d799a4deSLinus Walleij bool bgpio_dir_inverted; 3030f4630f3SLinus Walleij int bgpio_bits; 3040f4630f3SLinus Walleij spinlock_t bgpio_lock; 3050f4630f3SLinus Walleij unsigned long bgpio_data; 3060f4630f3SLinus Walleij unsigned long bgpio_dir; 3070f4630f3SLinus Walleij #endif 3080f4630f3SLinus Walleij 30914250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 31014250520SLinus Walleij /* 3117d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 31214250520SLinus Walleij * to handle IRQs for most practical cases. 31314250520SLinus Walleij */ 314c44eafd7SThierry Reding 315c44eafd7SThierry Reding /** 316c44eafd7SThierry Reding * @irq: 317c44eafd7SThierry Reding * 318c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 319c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 320c44eafd7SThierry Reding */ 321c44eafd7SThierry Reding struct gpio_irq_chip irq; 32214250520SLinus Walleij #endif 32314250520SLinus Walleij 324726cb3baSStephen Boyd /** 325726cb3baSStephen Boyd * @need_valid_mask: 326726cb3baSStephen Boyd * 327f8ec92a9SRicardo Ribalda Delgado * If set core allocates @valid_mask with all its values initialized 328f8ec92a9SRicardo Ribalda Delgado * with init_valid_mask() or set to one if init_valid_mask() is not 329f8ec92a9SRicardo Ribalda Delgado * defined 330726cb3baSStephen Boyd */ 331726cb3baSStephen Boyd bool need_valid_mask; 332726cb3baSStephen Boyd 333726cb3baSStephen Boyd /** 334726cb3baSStephen Boyd * @valid_mask: 335726cb3baSStephen Boyd * 336726cb3baSStephen Boyd * If not %NULL holds bitmask of GPIOs which are valid to be used 337726cb3baSStephen Boyd * from the chip. 338726cb3baSStephen Boyd */ 339726cb3baSStephen Boyd unsigned long *valid_mask; 340726cb3baSStephen Boyd 34179a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 34279a9becdSAlexandre Courbot /* 34379a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 34479a9becdSAlexandre Courbot * device tree automatically may have an OF translation 34579a9becdSAlexandre Courbot */ 34667049c50SThierry Reding 34767049c50SThierry Reding /** 34867049c50SThierry Reding * @of_node: 34967049c50SThierry Reding * 35067049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 35167049c50SThierry Reding */ 35279a9becdSAlexandre Courbot struct device_node *of_node; 35367049c50SThierry Reding 35467049c50SThierry Reding /** 35567049c50SThierry Reding * @of_gpio_n_cells: 35667049c50SThierry Reding * 35767049c50SThierry Reding * Number of cells used to form the GPIO specifier. 35867049c50SThierry Reding */ 359e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 36067049c50SThierry Reding 36167049c50SThierry Reding /** 36267049c50SThierry Reding * @of_xlate: 36367049c50SThierry Reding * 36467049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 36567049c50SThierry Reding * relative GPIO number and flags. 36667049c50SThierry Reding */ 36779a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 36879a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 36979a9becdSAlexandre Courbot #endif 37079a9becdSAlexandre Courbot }; 37179a9becdSAlexandre Courbot 37279a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 37379a9becdSAlexandre Courbot unsigned offset); 37479a9becdSAlexandre Courbot 37579a9becdSAlexandre Courbot /* add/remove chips */ 376959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data, 37739c3fd58SAndrew Lunn struct lock_class_key *lock_key, 37839c3fd58SAndrew Lunn struct lock_class_key *request_key); 379959bc7b2SThierry Reding 380959bc7b2SThierry Reding /** 381959bc7b2SThierry Reding * gpiochip_add_data() - register a gpio_chip 382959bc7b2SThierry Reding * @chip: the chip to register, with chip->base initialized 383959bc7b2SThierry Reding * @data: driver-private data associated with this chip 384959bc7b2SThierry Reding * 385959bc7b2SThierry Reding * Context: potentially before irqs will work 386959bc7b2SThierry Reding * 387959bc7b2SThierry Reding * When gpiochip_add_data() is called very early during boot, so that GPIOs 388959bc7b2SThierry Reding * can be freely used, the chip->parent device must be registered before 389959bc7b2SThierry Reding * the gpio framework's arch_initcall(). Otherwise sysfs initialization 390959bc7b2SThierry Reding * for GPIOs will fail rudely. 391959bc7b2SThierry Reding * 392959bc7b2SThierry Reding * gpiochip_add_data() must only be called after gpiolib initialization, 393959bc7b2SThierry Reding * ie after core_initcall(). 394959bc7b2SThierry Reding * 395959bc7b2SThierry Reding * If chip->base is negative, this requests dynamic assignment of 396959bc7b2SThierry Reding * a range of valid GPIOs. 397959bc7b2SThierry Reding * 398959bc7b2SThierry Reding * Returns: 399959bc7b2SThierry Reding * A negative errno if the chip can't be registered, such as because the 400959bc7b2SThierry Reding * chip->base is invalid or already associated with a different chip. 401959bc7b2SThierry Reding * Otherwise it returns zero as a success code. 402959bc7b2SThierry Reding */ 403959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP 404959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({ \ 40539c3fd58SAndrew Lunn static struct lock_class_key lock_key; \ 40639c3fd58SAndrew Lunn static struct lock_class_key request_key; \ 40739c3fd58SAndrew Lunn gpiochip_add_data_with_key(chip, data, &lock_key, \ 40839c3fd58SAndrew Lunn &request_key); \ 409959bc7b2SThierry Reding }) 410959bc7b2SThierry Reding #else 41139c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL) 412959bc7b2SThierry Reding #endif 413959bc7b2SThierry Reding 414b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 415b08ea35aSLinus Walleij { 416b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 417b08ea35aSLinus Walleij } 418e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 4190cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 4200cf3292cSLaxman Dewangan void *data); 4210cf3292cSLaxman Dewangan 42279a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 42379a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 42479a9becdSAlexandre Courbot 42579a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 426e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 427e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 4286cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 4294e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset); 4304e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset); 4314e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset); 4324e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset); 43379a9becdSAlexandre Courbot 434143b65d6SLinus Walleij /* Line status inquiry for drivers */ 435143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 436143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 437143b65d6SLinus Walleij 43805f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 43905f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 440726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset); 44105f479bfSCharles Keepax 442b08ea35aSLinus Walleij /* get driver data */ 44343c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 444b08ea35aSLinus Walleij 445bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 446bb1e88ccSAlexandre Courbot 4470f4630f3SLinus Walleij struct bgpio_pdata { 4480f4630f3SLinus Walleij const char *label; 4490f4630f3SLinus Walleij int base; 4500f4630f3SLinus Walleij int ngpio; 4510f4630f3SLinus Walleij }; 4520f4630f3SLinus Walleij 453c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 454c474e348SArnd Bergmann 4550f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 4560f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 4570f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 4580f4630f3SLinus Walleij unsigned long flags); 4590f4630f3SLinus Walleij 4600f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 4610f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 4620f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 4630f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 4640f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 4650f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 4660f4630f3SLinus Walleij 4670f4630f3SLinus Walleij #endif 4680f4630f3SLinus Walleij 46914250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 47014250520SLinus Walleij 4711b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq, 4721b95b4ebSThierry Reding irq_hw_number_t hwirq); 4731b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq); 4741b95b4ebSThierry Reding 475ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain, 476ef74f70eSBrian Masney struct irq_data *data, bool reserve); 477ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain, 478ef74f70eSBrian Masney struct irq_data *data); 479ef74f70eSBrian Masney 48014250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 48114250520SLinus Walleij struct irq_chip *irqchip, 4826f79309aSThierry Reding unsigned int parent_irq, 48314250520SLinus Walleij irq_flow_handler_t parent_handler); 48414250520SLinus Walleij 485d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 486d245b3f9SLinus Walleij struct irq_chip *irqchip, 4876f79309aSThierry Reding unsigned int parent_irq); 488d245b3f9SLinus Walleij 489739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 49014250520SLinus Walleij struct irq_chip *irqchip, 49114250520SLinus Walleij unsigned int first_irq, 49214250520SLinus Walleij irq_flow_handler_t handler, 493a0a8bcf4SGrygorii Strashko unsigned int type, 49460ed54caSThierry Reding bool threaded, 49539c3fd58SAndrew Lunn struct lock_class_key *lock_key, 49639c3fd58SAndrew Lunn struct lock_class_key *request_key); 497a0a8bcf4SGrygorii Strashko 49864ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip, 49964ff2c8eSStephen Boyd unsigned int offset); 50064ff2c8eSStephen Boyd 501739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 502739e6f59SLinus Walleij 503739e6f59SLinus Walleij /* 504739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 505739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 506739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 507739e6f59SLinus Walleij * unique instance. 508739e6f59SLinus Walleij */ 509739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 510739e6f59SLinus Walleij struct irq_chip *irqchip, 511739e6f59SLinus Walleij unsigned int first_irq, 512739e6f59SLinus Walleij irq_flow_handler_t handler, 513739e6f59SLinus Walleij unsigned int type) 514739e6f59SLinus Walleij { 51539c3fd58SAndrew Lunn static struct lock_class_key lock_key; 51639c3fd58SAndrew Lunn static struct lock_class_key request_key; 517739e6f59SLinus Walleij 518739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 51939c3fd58SAndrew Lunn handler, type, false, 52039c3fd58SAndrew Lunn &lock_key, &request_key); 521739e6f59SLinus Walleij } 522739e6f59SLinus Walleij 523d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 524d245b3f9SLinus Walleij struct irq_chip *irqchip, 525d245b3f9SLinus Walleij unsigned int first_irq, 526d245b3f9SLinus Walleij irq_flow_handler_t handler, 527d245b3f9SLinus Walleij unsigned int type) 528d245b3f9SLinus Walleij { 529739e6f59SLinus Walleij 53039c3fd58SAndrew Lunn static struct lock_class_key lock_key; 53139c3fd58SAndrew Lunn static struct lock_class_key request_key; 532739e6f59SLinus Walleij 533739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 53439c3fd58SAndrew Lunn handler, type, true, 53539c3fd58SAndrew Lunn &lock_key, &request_key); 536739e6f59SLinus Walleij } 537739e6f59SLinus Walleij #else 538739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 539739e6f59SLinus Walleij struct irq_chip *irqchip, 540739e6f59SLinus Walleij unsigned int first_irq, 541739e6f59SLinus Walleij irq_flow_handler_t handler, 542739e6f59SLinus Walleij unsigned int type) 543739e6f59SLinus Walleij { 544739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 54539c3fd58SAndrew Lunn handler, type, false, NULL, NULL); 546d245b3f9SLinus Walleij } 547d245b3f9SLinus Walleij 548739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 549739e6f59SLinus Walleij struct irq_chip *irqchip, 550739e6f59SLinus Walleij unsigned int first_irq, 551739e6f59SLinus Walleij irq_flow_handler_t handler, 552739e6f59SLinus Walleij unsigned int type) 553739e6f59SLinus Walleij { 554739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 55539c3fd58SAndrew Lunn handler, type, true, NULL, NULL); 556739e6f59SLinus Walleij } 557739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 55814250520SLinus Walleij 5597d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 56014250520SLinus Walleij 561c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 562c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 5632956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 5642956b5d9SMika Westerberg unsigned long config); 565c771c2f4SJonas Gorski 566964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 567964cb341SLinus Walleij 568964cb341SLinus Walleij /** 569964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 570950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 571964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 572964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 573964cb341SLinus Walleij */ 574964cb341SLinus Walleij struct gpio_pin_range { 575964cb341SLinus Walleij struct list_head node; 576964cb341SLinus Walleij struct pinctrl_dev *pctldev; 577964cb341SLinus Walleij struct pinctrl_gpio_range range; 578964cb341SLinus Walleij }; 579964cb341SLinus Walleij 580964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 581964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 582964cb341SLinus Walleij unsigned int npins); 583964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 584964cb341SLinus Walleij struct pinctrl_dev *pctldev, 585964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 586964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 587964cb341SLinus Walleij 588964cb341SLinus Walleij #else 589964cb341SLinus Walleij 590964cb341SLinus Walleij static inline int 591964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 592964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 593964cb341SLinus Walleij unsigned int npins) 594964cb341SLinus Walleij { 595964cb341SLinus Walleij return 0; 596964cb341SLinus Walleij } 597964cb341SLinus Walleij static inline int 598964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 599964cb341SLinus Walleij struct pinctrl_dev *pctldev, 600964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 601964cb341SLinus Walleij { 602964cb341SLinus Walleij return 0; 603964cb341SLinus Walleij } 604964cb341SLinus Walleij 605964cb341SLinus Walleij static inline void 606964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 607964cb341SLinus Walleij { 608964cb341SLinus Walleij } 609964cb341SLinus Walleij 610964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 611964cb341SLinus Walleij 612abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 61321abf103SLinus Walleij const char *label, 61421abf103SLinus Walleij enum gpiod_flags flags); 615f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 616f7d4ad98SGuenter Roeck 617bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 618bb1e88ccSAlexandre Courbot 619bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 620bb1e88ccSAlexandre Courbot { 621bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 622bb1e88ccSAlexandre Courbot WARN_ON(1); 623bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 624bb1e88ccSAlexandre Courbot } 625bb1e88ccSAlexandre Courbot 626bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 627bb1e88ccSAlexandre Courbot 62879a9becdSAlexandre Courbot #endif 629