179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot 4ff2b1359SLinus Walleij #include <linux/device.h> 579a9becdSAlexandre Courbot #include <linux/types.h> 614250520SLinus Walleij #include <linux/irq.h> 714250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 814250520SLinus Walleij #include <linux/irqdomain.h> 9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1279a9becdSAlexandre Courbot 1379a9becdSAlexandre Courbot struct gpio_desc; 14c9a9972bSAlexandre Courbot struct of_phandle_args; 15c9a9972bSAlexandre Courbot struct device_node; 16f3ed0b66SStephen Rothwell struct seq_file; 17ff2b1359SLinus Walleij struct gpio_device; 18d47529b2SPaul Gortmaker struct module; 1979a9becdSAlexandre Courbot 20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 21bb1e88ccSAlexandre Courbot 22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 23c44eafd7SThierry Reding /** 24c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 25c44eafd7SThierry Reding */ 26c44eafd7SThierry Reding struct gpio_irq_chip { 27c44eafd7SThierry Reding /** 28da80ff81SThierry Reding * @chip: 29da80ff81SThierry Reding * 30da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 31da80ff81SThierry Reding */ 32da80ff81SThierry Reding struct irq_chip *chip; 33da80ff81SThierry Reding 34da80ff81SThierry Reding /** 35f0fbe7bcSThierry Reding * @domain: 36f0fbe7bcSThierry Reding * 37f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 38f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 39f0fbe7bcSThierry Reding */ 40f0fbe7bcSThierry Reding struct irq_domain *domain; 41f0fbe7bcSThierry Reding 42f0fbe7bcSThierry Reding /** 43c44eafd7SThierry Reding * @domain_ops: 44c44eafd7SThierry Reding * 45c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 46c44eafd7SThierry Reding */ 47c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 48c44eafd7SThierry Reding 49c44eafd7SThierry Reding /** 50c7a0aa59SThierry Reding * @handler: 51c7a0aa59SThierry Reding * 52c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 53c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 54c7a0aa59SThierry Reding */ 55c7a0aa59SThierry Reding irq_flow_handler_t handler; 56c7a0aa59SThierry Reding 57c7a0aa59SThierry Reding /** 583634eeb0SThierry Reding * @default_type: 593634eeb0SThierry Reding * 603634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 613634eeb0SThierry Reding * initialization, provided by GPIO driver. 623634eeb0SThierry Reding */ 633634eeb0SThierry Reding unsigned int default_type; 643634eeb0SThierry Reding 653634eeb0SThierry Reding /** 66ca9df053SThierry Reding * @lock_key: 67ca9df053SThierry Reding * 68ca9df053SThierry Reding * Per GPIO IRQ chip lockdep class. 69ca9df053SThierry Reding */ 70ca9df053SThierry Reding struct lock_class_key *lock_key; 71ca9df053SThierry Reding 72ca9df053SThierry Reding /** 73c44eafd7SThierry Reding * @parent_handler: 74c44eafd7SThierry Reding * 75c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 76c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 77c44eafd7SThierry Reding */ 78c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 79c44eafd7SThierry Reding 80c44eafd7SThierry Reding /** 81c44eafd7SThierry Reding * @parent_handler_data: 82c44eafd7SThierry Reding * 83c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 84c44eafd7SThierry Reding * interrupt. 85c44eafd7SThierry Reding */ 86c44eafd7SThierry Reding void *parent_handler_data; 8739e5f096SThierry Reding 8839e5f096SThierry Reding /** 8939e5f096SThierry Reding * @num_parents: 9039e5f096SThierry Reding * 9139e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 9239e5f096SThierry Reding */ 9339e5f096SThierry Reding unsigned int num_parents; 9439e5f096SThierry Reding 9539e5f096SThierry Reding /** 9639e5f096SThierry Reding * @parents: 9739e5f096SThierry Reding * 9839e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 9939e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 10039e5f096SThierry Reding */ 10139e5f096SThierry Reding unsigned int *parents; 102dc6bafeeSThierry Reding 103dc6bafeeSThierry Reding /** 104e0d89728SThierry Reding * @map: 105e0d89728SThierry Reding * 106e0d89728SThierry Reding * A list of interrupt parents for each line of a GPIO chip. 107e0d89728SThierry Reding */ 108e0d89728SThierry Reding unsigned int *map; 109e0d89728SThierry Reding 110e0d89728SThierry Reding /** 111dc6bafeeSThierry Reding * @nested: 112dc6bafeeSThierry Reding * 113dc6bafeeSThierry Reding * True if set the interrupt handling is nested. 114dc6bafeeSThierry Reding */ 115dc6bafeeSThierry Reding bool nested; 116dc7b0387SThierry Reding 117dc7b0387SThierry Reding /** 118dc7b0387SThierry Reding * @need_valid_mask: 119dc7b0387SThierry Reding * 120dc7b0387SThierry Reding * If set core allocates @valid_mask with all bits set to one. 121dc7b0387SThierry Reding */ 122dc7b0387SThierry Reding bool need_valid_mask; 123dc7b0387SThierry Reding 124dc7b0387SThierry Reding /** 125dc7b0387SThierry Reding * @valid_mask: 126dc7b0387SThierry Reding * 127dc7b0387SThierry Reding * If not %NULL holds bitmask of GPIOs which are valid to be included 128dc7b0387SThierry Reding * in IRQ domain of the chip. 129dc7b0387SThierry Reding */ 130dc7b0387SThierry Reding unsigned long *valid_mask; 131c44eafd7SThierry Reding }; 132da80ff81SThierry Reding 133da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip) 134da80ff81SThierry Reding { 135da80ff81SThierry Reding return container_of(chip, struct gpio_irq_chip, chip); 136da80ff81SThierry Reding } 137c44eafd7SThierry Reding #endif 138c44eafd7SThierry Reding 13979a9becdSAlexandre Courbot /** 14079a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 141df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 142df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 143ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 14458383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 14579a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 14679a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 14779a9becdSAlexandre Courbot * enabling module power and clock; may sleep 14879a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 14979a9becdSAlexandre Courbot * disabling module power and clock; may sleep 15079a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 15179a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 15279a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 15379a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 15460befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 155eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 156eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 15779a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1585f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1592956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1602956b5d9SMika Westerberg * packed config format as generic pinconf. 16179a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 16279a9becdSAlexandre Courbot * implementation may not sleep 16379a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 16479a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 16579a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 166af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 167af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 168af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 16930bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 170af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 171af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 17279a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 17379a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 17479a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 17579a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 17679a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 17779a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 17879a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 17979a9becdSAlexandre Courbot * number of the gpio. 1809fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 1811c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 1821c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 1831c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 1841c8732bbSLinus Walleij * registers. 1850f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 1860f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 18724efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 18824efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 18924efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 1900f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 1910f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 19208bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 1930f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 1940f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 1950f4630f3SLinus Walleij * <register width> * 8 1960f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 1970f4630f3SLinus Walleij * shadowed and real data registers writes together. 1980f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 1990f4630f3SLinus Walleij * safely. 2000f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 2010f4630f3SLinus Walleij * direction safely. 20279a9becdSAlexandre Courbot * 20379a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 20479a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 20579a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 20679a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 20779a9becdSAlexandre Courbot * 20879a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 20979a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 21079a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 21179a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 21279a9becdSAlexandre Courbot */ 21379a9becdSAlexandre Courbot struct gpio_chip { 21479a9becdSAlexandre Courbot const char *label; 215ff2b1359SLinus Walleij struct gpio_device *gpiodev; 21658383c78SLinus Walleij struct device *parent; 21779a9becdSAlexandre Courbot struct module *owner; 21879a9becdSAlexandre Courbot 21979a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 22079a9becdSAlexandre Courbot unsigned offset); 22179a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 22279a9becdSAlexandre Courbot unsigned offset); 22379a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 22479a9becdSAlexandre Courbot unsigned offset); 22579a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 22679a9becdSAlexandre Courbot unsigned offset); 22779a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 22879a9becdSAlexandre Courbot unsigned offset, int value); 22979a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 23079a9becdSAlexandre Courbot unsigned offset); 231eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 232eec1d566SLukas Wunner unsigned long *mask, 233eec1d566SLukas Wunner unsigned long *bits); 23479a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 23579a9becdSAlexandre Courbot unsigned offset, int value); 2365f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2375f424243SRojhalat Ibrahim unsigned long *mask, 2385f424243SRojhalat Ibrahim unsigned long *bits); 2392956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 24079a9becdSAlexandre Courbot unsigned offset, 2412956b5d9SMika Westerberg unsigned long config); 24279a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 24379a9becdSAlexandre Courbot unsigned offset); 24479a9becdSAlexandre Courbot 24579a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 24679a9becdSAlexandre Courbot struct gpio_chip *chip); 24779a9becdSAlexandre Courbot int base; 24879a9becdSAlexandre Courbot u16 ngpio; 24979a9becdSAlexandre Courbot const char *const *names; 2509fb1f39eSLinus Walleij bool can_sleep; 25179a9becdSAlexandre Courbot 2520f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2530f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2540f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 25524efd94bSLinus Walleij bool be_bits; 2560f4630f3SLinus Walleij void __iomem *reg_dat; 2570f4630f3SLinus Walleij void __iomem *reg_set; 2580f4630f3SLinus Walleij void __iomem *reg_clr; 2590f4630f3SLinus Walleij void __iomem *reg_dir; 2600f4630f3SLinus Walleij int bgpio_bits; 2610f4630f3SLinus Walleij spinlock_t bgpio_lock; 2620f4630f3SLinus Walleij unsigned long bgpio_data; 2630f4630f3SLinus Walleij unsigned long bgpio_dir; 2640f4630f3SLinus Walleij #endif 2650f4630f3SLinus Walleij 26614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 26714250520SLinus Walleij /* 2687d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 26914250520SLinus Walleij * to handle IRQs for most practical cases. 27014250520SLinus Walleij */ 271c44eafd7SThierry Reding 272c44eafd7SThierry Reding /** 273c44eafd7SThierry Reding * @irq: 274c44eafd7SThierry Reding * 275c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 276c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 277c44eafd7SThierry Reding */ 278c44eafd7SThierry Reding struct gpio_irq_chip irq; 27914250520SLinus Walleij #endif 28014250520SLinus Walleij 28179a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 28279a9becdSAlexandre Courbot /* 28379a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 28479a9becdSAlexandre Courbot * device tree automatically may have an OF translation 28579a9becdSAlexandre Courbot */ 28667049c50SThierry Reding 28767049c50SThierry Reding /** 28867049c50SThierry Reding * @of_node: 28967049c50SThierry Reding * 29067049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 29167049c50SThierry Reding */ 29279a9becdSAlexandre Courbot struct device_node *of_node; 29367049c50SThierry Reding 29467049c50SThierry Reding /** 29567049c50SThierry Reding * @of_gpio_n_cells: 29667049c50SThierry Reding * 29767049c50SThierry Reding * Number of cells used to form the GPIO specifier. 29867049c50SThierry Reding */ 299e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 30067049c50SThierry Reding 30167049c50SThierry Reding /** 30267049c50SThierry Reding * @of_xlate: 30367049c50SThierry Reding * 30467049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 30567049c50SThierry Reding * relative GPIO number and flags. 30667049c50SThierry Reding */ 30779a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 30879a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 30979a9becdSAlexandre Courbot #endif 31079a9becdSAlexandre Courbot }; 31179a9becdSAlexandre Courbot 31279a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 31379a9becdSAlexandre Courbot unsigned offset); 31479a9becdSAlexandre Courbot 31579a9becdSAlexandre Courbot /* add/remove chips */ 316b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data); 317b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 318b08ea35aSLinus Walleij { 319b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 320b08ea35aSLinus Walleij } 321e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 3220cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 3230cf3292cSLaxman Dewangan void *data); 3240cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip); 3250cf3292cSLaxman Dewangan 32679a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 32779a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 32879a9becdSAlexandre Courbot 32979a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 330e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 331e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 3326cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 33379a9becdSAlexandre Courbot 334143b65d6SLinus Walleij /* Line status inquiry for drivers */ 335143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 336143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 337143b65d6SLinus Walleij 33805f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 33905f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 34005f479bfSCharles Keepax 341b08ea35aSLinus Walleij /* get driver data */ 34243c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 343b08ea35aSLinus Walleij 344bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 345bb1e88ccSAlexandre Courbot 3460f4630f3SLinus Walleij struct bgpio_pdata { 3470f4630f3SLinus Walleij const char *label; 3480f4630f3SLinus Walleij int base; 3490f4630f3SLinus Walleij int ngpio; 3500f4630f3SLinus Walleij }; 3510f4630f3SLinus Walleij 352c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 353c474e348SArnd Bergmann 3540f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 3550f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 3560f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 3570f4630f3SLinus Walleij unsigned long flags); 3580f4630f3SLinus Walleij 3590f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 3600f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 3610f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 3620f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 3630f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 3640f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 3650f4630f3SLinus Walleij 3660f4630f3SLinus Walleij #endif 3670f4630f3SLinus Walleij 36814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 36914250520SLinus Walleij 37014250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 37114250520SLinus Walleij struct irq_chip *irqchip, 3726f79309aSThierry Reding unsigned int parent_irq, 37314250520SLinus Walleij irq_flow_handler_t parent_handler); 37414250520SLinus Walleij 375d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 376d245b3f9SLinus Walleij struct irq_chip *irqchip, 3776f79309aSThierry Reding unsigned int parent_irq); 378d245b3f9SLinus Walleij 379739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 38014250520SLinus Walleij struct irq_chip *irqchip, 38114250520SLinus Walleij unsigned int first_irq, 38214250520SLinus Walleij irq_flow_handler_t handler, 383a0a8bcf4SGrygorii Strashko unsigned int type, 384d245b3f9SLinus Walleij bool nested, 385a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key); 386a0a8bcf4SGrygorii Strashko 387739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 388739e6f59SLinus Walleij 389739e6f59SLinus Walleij /* 390739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 391739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 392739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 393739e6f59SLinus Walleij * unique instance. 394739e6f59SLinus Walleij */ 395739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 396739e6f59SLinus Walleij struct irq_chip *irqchip, 397739e6f59SLinus Walleij unsigned int first_irq, 398739e6f59SLinus Walleij irq_flow_handler_t handler, 399739e6f59SLinus Walleij unsigned int type) 400739e6f59SLinus Walleij { 401739e6f59SLinus Walleij static struct lock_class_key key; 402739e6f59SLinus Walleij 403739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 404739e6f59SLinus Walleij handler, type, false, &key); 405739e6f59SLinus Walleij } 406739e6f59SLinus Walleij 407d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 408d245b3f9SLinus Walleij struct irq_chip *irqchip, 409d245b3f9SLinus Walleij unsigned int first_irq, 410d245b3f9SLinus Walleij irq_flow_handler_t handler, 411d245b3f9SLinus Walleij unsigned int type) 412d245b3f9SLinus Walleij { 413739e6f59SLinus Walleij 414739e6f59SLinus Walleij static struct lock_class_key key; 415739e6f59SLinus Walleij 416739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 417739e6f59SLinus Walleij handler, type, true, &key); 418739e6f59SLinus Walleij } 419739e6f59SLinus Walleij #else 420739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 421739e6f59SLinus Walleij struct irq_chip *irqchip, 422739e6f59SLinus Walleij unsigned int first_irq, 423739e6f59SLinus Walleij irq_flow_handler_t handler, 424739e6f59SLinus Walleij unsigned int type) 425739e6f59SLinus Walleij { 426739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 427739e6f59SLinus Walleij handler, type, false, NULL); 428d245b3f9SLinus Walleij } 429d245b3f9SLinus Walleij 430739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 431739e6f59SLinus Walleij struct irq_chip *irqchip, 432739e6f59SLinus Walleij unsigned int first_irq, 433739e6f59SLinus Walleij irq_flow_handler_t handler, 434739e6f59SLinus Walleij unsigned int type) 435739e6f59SLinus Walleij { 436739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 437739e6f59SLinus Walleij handler, type, true, NULL); 438739e6f59SLinus Walleij } 439739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 44014250520SLinus Walleij 4417d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 44214250520SLinus Walleij 443c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 444c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 4452956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 4462956b5d9SMika Westerberg unsigned long config); 447c771c2f4SJonas Gorski 448964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 449964cb341SLinus Walleij 450964cb341SLinus Walleij /** 451964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 452950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 453964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 454964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 455964cb341SLinus Walleij */ 456964cb341SLinus Walleij struct gpio_pin_range { 457964cb341SLinus Walleij struct list_head node; 458964cb341SLinus Walleij struct pinctrl_dev *pctldev; 459964cb341SLinus Walleij struct pinctrl_gpio_range range; 460964cb341SLinus Walleij }; 461964cb341SLinus Walleij 462964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 463964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 464964cb341SLinus Walleij unsigned int npins); 465964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 466964cb341SLinus Walleij struct pinctrl_dev *pctldev, 467964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 468964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 469964cb341SLinus Walleij 470964cb341SLinus Walleij #else 471964cb341SLinus Walleij 472964cb341SLinus Walleij static inline int 473964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 474964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 475964cb341SLinus Walleij unsigned int npins) 476964cb341SLinus Walleij { 477964cb341SLinus Walleij return 0; 478964cb341SLinus Walleij } 479964cb341SLinus Walleij static inline int 480964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 481964cb341SLinus Walleij struct pinctrl_dev *pctldev, 482964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 483964cb341SLinus Walleij { 484964cb341SLinus Walleij return 0; 485964cb341SLinus Walleij } 486964cb341SLinus Walleij 487964cb341SLinus Walleij static inline void 488964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 489964cb341SLinus Walleij { 490964cb341SLinus Walleij } 491964cb341SLinus Walleij 492964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 493964cb341SLinus Walleij 494abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 495abdc08a3SAlexandre Courbot const char *label); 496f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 497f7d4ad98SGuenter Roeck 498bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 499bb1e88ccSAlexandre Courbot 500bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 501bb1e88ccSAlexandre Courbot { 502bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 503bb1e88ccSAlexandre Courbot WARN_ON(1); 504bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 505bb1e88ccSAlexandre Courbot } 506bb1e88ccSAlexandre Courbot 507bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 508bb1e88ccSAlexandre Courbot 50979a9becdSAlexandre Courbot #endif 510