179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot 4ff2b1359SLinus Walleij #include <linux/device.h> 579a9becdSAlexandre Courbot #include <linux/types.h> 6c9a9972bSAlexandre Courbot #include <linux/module.h> 714250520SLinus Walleij #include <linux/irq.h> 814250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 914250520SLinus Walleij #include <linux/irqdomain.h> 10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 120f4630f3SLinus Walleij #include <linux/kconfig.h> 1379a9becdSAlexandre Courbot 1479a9becdSAlexandre Courbot struct gpio_desc; 15c9a9972bSAlexandre Courbot struct of_phandle_args; 16c9a9972bSAlexandre Courbot struct device_node; 17f3ed0b66SStephen Rothwell struct seq_file; 18ff2b1359SLinus Walleij struct gpio_device; 1979a9becdSAlexandre Courbot 20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 21bb1e88ccSAlexandre Courbot 2279a9becdSAlexandre Courbot /** 2379a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 24df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 25df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 26ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 2758383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 2879a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 2979a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 3079a9becdSAlexandre Courbot * enabling module power and clock; may sleep 3179a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 3279a9becdSAlexandre Courbot * disabling module power and clock; may sleep 3379a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 3479a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 3579a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 3679a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 3760befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 3879a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 395f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 4079a9becdSAlexandre Courbot * @set_debounce: optional hook for setting debounce time for specified gpio in 4179a9becdSAlexandre Courbot * interrupt triggered gpio chips 4279a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 4379a9becdSAlexandre Courbot * implementation may not sleep 4479a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 4579a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 4679a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 47af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 48af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 49af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 5030bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 51af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 52af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 5379a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 5479a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 5579a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 5679a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 5779a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 5879a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 5979a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 6079a9becdSAlexandre Courbot * number of the gpio. 619fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 621c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 631c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 641c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 651c8732bbSLinus Walleij * registers. 66295494afSOctavian Purdila * @irq_not_threaded: flag must be set if @can_sleep is set but the 67295494afSOctavian Purdila * IRQs don't need to be threaded 680f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 690f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 700f4630f3SLinus Walleij * @pin2mask: some generic GPIO controllers work with the big-endian bits 710f4630f3SLinus Walleij * notation, e.g. in a 8-bits register, GPIO7 is the least significant 720f4630f3SLinus Walleij * bit. This callback assigns the right bit mask. 730f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 740f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 750f4630f3SLinus Walleij * @reg_clk: output clear register (out=low) for generic GPIO 760f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 770f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 780f4630f3SLinus Walleij * <register width> * 8 790f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 800f4630f3SLinus Walleij * shadowed and real data registers writes together. 810f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 820f4630f3SLinus Walleij * safely. 830f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 840f4630f3SLinus Walleij * direction safely. 8541d6bb4cSGrygorii Strashko * @irqchip: GPIO IRQ chip impl, provided by GPIO driver 8641d6bb4cSGrygorii Strashko * @irqdomain: Interrupt translation domain; responsible for mapping 8741d6bb4cSGrygorii Strashko * between GPIO hwirq number and linux irq number 8841d6bb4cSGrygorii Strashko * @irq_base: first linux IRQ number assigned to GPIO IRQ chip (deprecated) 8941d6bb4cSGrygorii Strashko * @irq_handler: the irq handler to use (often a predefined irq core function) 9041d6bb4cSGrygorii Strashko * for GPIO IRQs, provided by GPIO driver 9141d6bb4cSGrygorii Strashko * @irq_default_type: default IRQ triggering type applied during GPIO driver 9241d6bb4cSGrygorii Strashko * initialization, provided by GPIO driver 9341d6bb4cSGrygorii Strashko * @irq_parent: GPIO IRQ chip parent/bank linux irq number, 9441d6bb4cSGrygorii Strashko * provided by GPIO driver 9541d6bb4cSGrygorii Strashko * @lock_key: per GPIO IRQ chip lockdep class 9679a9becdSAlexandre Courbot * 9779a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 9879a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 9979a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 10079a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 10179a9becdSAlexandre Courbot * 10279a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 10379a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 10479a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 10579a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 10679a9becdSAlexandre Courbot */ 10779a9becdSAlexandre Courbot struct gpio_chip { 10879a9becdSAlexandre Courbot const char *label; 109ff2b1359SLinus Walleij struct gpio_device *gpiodev; 11058383c78SLinus Walleij struct device *parent; 11179a9becdSAlexandre Courbot struct module *owner; 11279a9becdSAlexandre Courbot 11379a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 11479a9becdSAlexandre Courbot unsigned offset); 11579a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 11679a9becdSAlexandre Courbot unsigned offset); 11779a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 11879a9becdSAlexandre Courbot unsigned offset); 11979a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 12079a9becdSAlexandre Courbot unsigned offset); 12179a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 12279a9becdSAlexandre Courbot unsigned offset, int value); 12379a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 12479a9becdSAlexandre Courbot unsigned offset); 12579a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 12679a9becdSAlexandre Courbot unsigned offset, int value); 1275f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 1285f424243SRojhalat Ibrahim unsigned long *mask, 1295f424243SRojhalat Ibrahim unsigned long *bits); 13079a9becdSAlexandre Courbot int (*set_debounce)(struct gpio_chip *chip, 13179a9becdSAlexandre Courbot unsigned offset, 13279a9becdSAlexandre Courbot unsigned debounce); 13379a9becdSAlexandre Courbot 13479a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 13579a9becdSAlexandre Courbot unsigned offset); 13679a9becdSAlexandre Courbot 13779a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 13879a9becdSAlexandre Courbot struct gpio_chip *chip); 13979a9becdSAlexandre Courbot int base; 14079a9becdSAlexandre Courbot u16 ngpio; 14179a9becdSAlexandre Courbot const char *const *names; 1429fb1f39eSLinus Walleij bool can_sleep; 143295494afSOctavian Purdila bool irq_not_threaded; 14479a9becdSAlexandre Courbot 1450f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 1460f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 1470f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 1480f4630f3SLinus Walleij unsigned long (*pin2mask)(struct gpio_chip *gc, unsigned int pin); 1490f4630f3SLinus Walleij void __iomem *reg_dat; 1500f4630f3SLinus Walleij void __iomem *reg_set; 1510f4630f3SLinus Walleij void __iomem *reg_clr; 1520f4630f3SLinus Walleij void __iomem *reg_dir; 1530f4630f3SLinus Walleij int bgpio_bits; 1540f4630f3SLinus Walleij spinlock_t bgpio_lock; 1550f4630f3SLinus Walleij unsigned long bgpio_data; 1560f4630f3SLinus Walleij unsigned long bgpio_dir; 1570f4630f3SLinus Walleij #endif 1580f4630f3SLinus Walleij 15914250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 16014250520SLinus Walleij /* 1617d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 16214250520SLinus Walleij * to handle IRQs for most practical cases. 16314250520SLinus Walleij */ 16414250520SLinus Walleij struct irq_chip *irqchip; 16514250520SLinus Walleij struct irq_domain *irqdomain; 166c3626fdeSLinus Walleij unsigned int irq_base; 16714250520SLinus Walleij irq_flow_handler_t irq_handler; 16814250520SLinus Walleij unsigned int irq_default_type; 16925e4fe92SDmitry Eremin-Solenikov int irq_parent; 170a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key; 17114250520SLinus Walleij #endif 17214250520SLinus Walleij 17379a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 17479a9becdSAlexandre Courbot /* 17579a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 17679a9becdSAlexandre Courbot * device tree automatically may have an OF translation 17779a9becdSAlexandre Courbot */ 17879a9becdSAlexandre Courbot struct device_node *of_node; 17979a9becdSAlexandre Courbot int of_gpio_n_cells; 18079a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 18179a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 18279a9becdSAlexandre Courbot #endif 18379a9becdSAlexandre Courbot }; 18479a9becdSAlexandre Courbot 18579a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 18679a9becdSAlexandre Courbot unsigned offset); 18779a9becdSAlexandre Courbot 18879a9becdSAlexandre Courbot /* add/remove chips */ 189b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data); 190b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 191b08ea35aSLinus Walleij { 192b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 193b08ea35aSLinus Walleij } 194e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 19579a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 19679a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 19779a9becdSAlexandre Courbot 19879a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 199e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 200e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 2016cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 20279a9becdSAlexandre Courbot 203143b65d6SLinus Walleij /* Line status inquiry for drivers */ 204143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 205143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 206143b65d6SLinus Walleij 207b08ea35aSLinus Walleij /* get driver data */ 20843c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 209b08ea35aSLinus Walleij 210bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 211bb1e88ccSAlexandre Courbot 2120f4630f3SLinus Walleij struct bgpio_pdata { 2130f4630f3SLinus Walleij const char *label; 2140f4630f3SLinus Walleij int base; 2150f4630f3SLinus Walleij int ngpio; 2160f4630f3SLinus Walleij }; 2170f4630f3SLinus Walleij 218c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 219c474e348SArnd Bergmann 2200f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 2210f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 2220f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 2230f4630f3SLinus Walleij unsigned long flags); 2240f4630f3SLinus Walleij 2250f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 2260f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 2270f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 2280f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 2290f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 2300f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 2310f4630f3SLinus Walleij 2320f4630f3SLinus Walleij #endif 2330f4630f3SLinus Walleij 23414250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 23514250520SLinus Walleij 23614250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 23714250520SLinus Walleij struct irq_chip *irqchip, 23814250520SLinus Walleij int parent_irq, 23914250520SLinus Walleij irq_flow_handler_t parent_handler); 24014250520SLinus Walleij 241a0a8bcf4SGrygorii Strashko int _gpiochip_irqchip_add(struct gpio_chip *gpiochip, 24214250520SLinus Walleij struct irq_chip *irqchip, 24314250520SLinus Walleij unsigned int first_irq, 24414250520SLinus Walleij irq_flow_handler_t handler, 245a0a8bcf4SGrygorii Strashko unsigned int type, 246a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key); 247a0a8bcf4SGrygorii Strashko 248a0a8bcf4SGrygorii Strashko #ifdef CONFIG_LOCKDEP 249a0a8bcf4SGrygorii Strashko #define gpiochip_irqchip_add(...) \ 250a0a8bcf4SGrygorii Strashko ( \ 251a0a8bcf4SGrygorii Strashko ({ \ 252a0a8bcf4SGrygorii Strashko static struct lock_class_key _key; \ 253a0a8bcf4SGrygorii Strashko _gpiochip_irqchip_add(__VA_ARGS__, &_key); \ 254a0a8bcf4SGrygorii Strashko }) \ 255a0a8bcf4SGrygorii Strashko ) 256a0a8bcf4SGrygorii Strashko #else 257a0a8bcf4SGrygorii Strashko #define gpiochip_irqchip_add(...) \ 258a0a8bcf4SGrygorii Strashko _gpiochip_irqchip_add(__VA_ARGS__, NULL) 259a0a8bcf4SGrygorii Strashko #endif 26014250520SLinus Walleij 2617d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 26214250520SLinus Walleij 263c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 264c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 265c771c2f4SJonas Gorski 266964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 267964cb341SLinus Walleij 268964cb341SLinus Walleij /** 269964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 270964cb341SLinus Walleij * @head: list for maintaining set of pin ranges, used internally 271964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 272964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 273964cb341SLinus Walleij */ 274964cb341SLinus Walleij 275964cb341SLinus Walleij struct gpio_pin_range { 276964cb341SLinus Walleij struct list_head node; 277964cb341SLinus Walleij struct pinctrl_dev *pctldev; 278964cb341SLinus Walleij struct pinctrl_gpio_range range; 279964cb341SLinus Walleij }; 280964cb341SLinus Walleij 281964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 282964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 283964cb341SLinus Walleij unsigned int npins); 284964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 285964cb341SLinus Walleij struct pinctrl_dev *pctldev, 286964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 287964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 288964cb341SLinus Walleij 289964cb341SLinus Walleij #else 290964cb341SLinus Walleij 291964cb341SLinus Walleij static inline int 292964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 293964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 294964cb341SLinus Walleij unsigned int npins) 295964cb341SLinus Walleij { 296964cb341SLinus Walleij return 0; 297964cb341SLinus Walleij } 298964cb341SLinus Walleij static inline int 299964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 300964cb341SLinus Walleij struct pinctrl_dev *pctldev, 301964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 302964cb341SLinus Walleij { 303964cb341SLinus Walleij return 0; 304964cb341SLinus Walleij } 305964cb341SLinus Walleij 306964cb341SLinus Walleij static inline void 307964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 308964cb341SLinus Walleij { 309964cb341SLinus Walleij } 310964cb341SLinus Walleij 311964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 312964cb341SLinus Walleij 313abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 314abdc08a3SAlexandre Courbot const char *label); 315f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 316f7d4ad98SGuenter Roeck 317bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 318bb1e88ccSAlexandre Courbot 319bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 320bb1e88ccSAlexandre Courbot { 321bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 322bb1e88ccSAlexandre Courbot WARN_ON(1); 323bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 324bb1e88ccSAlexandre Courbot } 325bb1e88ccSAlexandre Courbot 326bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 327bb1e88ccSAlexandre Courbot 32879a9becdSAlexandre Courbot #endif 329