179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot 4ff2b1359SLinus Walleij #include <linux/device.h> 579a9becdSAlexandre Courbot #include <linux/types.h> 614250520SLinus Walleij #include <linux/irq.h> 714250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 814250520SLinus Walleij #include <linux/irqdomain.h> 9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1279a9becdSAlexandre Courbot 1379a9becdSAlexandre Courbot struct gpio_desc; 14c9a9972bSAlexandre Courbot struct of_phandle_args; 15c9a9972bSAlexandre Courbot struct device_node; 16f3ed0b66SStephen Rothwell struct seq_file; 17ff2b1359SLinus Walleij struct gpio_device; 18d47529b2SPaul Gortmaker struct module; 1979a9becdSAlexandre Courbot 20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 21bb1e88ccSAlexandre Courbot 22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 23c44eafd7SThierry Reding /** 24c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 25c44eafd7SThierry Reding */ 26c44eafd7SThierry Reding struct gpio_irq_chip { 27c44eafd7SThierry Reding /** 28da80ff81SThierry Reding * @chip: 29da80ff81SThierry Reding * 30da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 31da80ff81SThierry Reding */ 32da80ff81SThierry Reding struct irq_chip *chip; 33da80ff81SThierry Reding 34da80ff81SThierry Reding /** 35f0fbe7bcSThierry Reding * @domain: 36f0fbe7bcSThierry Reding * 37f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 38f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 39f0fbe7bcSThierry Reding */ 40f0fbe7bcSThierry Reding struct irq_domain *domain; 41f0fbe7bcSThierry Reding 42f0fbe7bcSThierry Reding /** 43c44eafd7SThierry Reding * @domain_ops: 44c44eafd7SThierry Reding * 45c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 46c44eafd7SThierry Reding */ 47c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 48c44eafd7SThierry Reding 49c44eafd7SThierry Reding /** 50c7a0aa59SThierry Reding * @handler: 51c7a0aa59SThierry Reding * 52c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 53c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 54c7a0aa59SThierry Reding */ 55c7a0aa59SThierry Reding irq_flow_handler_t handler; 56c7a0aa59SThierry Reding 57c7a0aa59SThierry Reding /** 583634eeb0SThierry Reding * @default_type: 593634eeb0SThierry Reding * 603634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 613634eeb0SThierry Reding * initialization, provided by GPIO driver. 623634eeb0SThierry Reding */ 633634eeb0SThierry Reding unsigned int default_type; 643634eeb0SThierry Reding 653634eeb0SThierry Reding /** 66c44eafd7SThierry Reding * @parent_handler: 67c44eafd7SThierry Reding * 68c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 69c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 70c44eafd7SThierry Reding */ 71c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 72c44eafd7SThierry Reding 73c44eafd7SThierry Reding /** 74c44eafd7SThierry Reding * @parent_handler_data: 75c44eafd7SThierry Reding * 76c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 77c44eafd7SThierry Reding * interrupt. 78c44eafd7SThierry Reding */ 79c44eafd7SThierry Reding void *parent_handler_data; 8039e5f096SThierry Reding 8139e5f096SThierry Reding /** 8239e5f096SThierry Reding * @num_parents: 8339e5f096SThierry Reding * 8439e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 8539e5f096SThierry Reding */ 8639e5f096SThierry Reding unsigned int num_parents; 8739e5f096SThierry Reding 8839e5f096SThierry Reding /** 8939e5f096SThierry Reding * @parents: 9039e5f096SThierry Reding * 9139e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 9239e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 9339e5f096SThierry Reding */ 9439e5f096SThierry Reding unsigned int *parents; 95dc6bafeeSThierry Reding 96dc6bafeeSThierry Reding /** 97dc6bafeeSThierry Reding * @nested: 98dc6bafeeSThierry Reding * 99dc6bafeeSThierry Reding * True if set the interrupt handling is nested. 100dc6bafeeSThierry Reding */ 101dc6bafeeSThierry Reding bool nested; 102c44eafd7SThierry Reding }; 103da80ff81SThierry Reding 104da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip) 105da80ff81SThierry Reding { 106da80ff81SThierry Reding return container_of(chip, struct gpio_irq_chip, chip); 107da80ff81SThierry Reding } 108c44eafd7SThierry Reding #endif 109c44eafd7SThierry Reding 11079a9becdSAlexandre Courbot /** 11179a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 112df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 113df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 114ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 11558383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 11679a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 11779a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 11879a9becdSAlexandre Courbot * enabling module power and clock; may sleep 11979a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 12079a9becdSAlexandre Courbot * disabling module power and clock; may sleep 12179a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 12279a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 12379a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 12479a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 12560befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 126eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 127eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 12879a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1295f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1302956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1312956b5d9SMika Westerberg * packed config format as generic pinconf. 13279a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 13379a9becdSAlexandre Courbot * implementation may not sleep 13479a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 13579a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 13679a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 137af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 138af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 139af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 14030bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 141af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 142af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 14379a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 14479a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 14579a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 14679a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 14779a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 14879a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 14979a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 15079a9becdSAlexandre Courbot * number of the gpio. 1519fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 1521c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 1531c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 1541c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 1551c8732bbSLinus Walleij * registers. 1560f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 1570f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 15824efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 15924efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 16024efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 1610f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 1620f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 16308bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 1640f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 1650f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 1660f4630f3SLinus Walleij * <register width> * 8 1670f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 1680f4630f3SLinus Walleij * shadowed and real data registers writes together. 1690f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 1700f4630f3SLinus Walleij * safely. 1710f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 1720f4630f3SLinus Walleij * direction safely. 17379b804cbSMika Westerberg * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all 17479b804cbSMika Westerberg * bits set to one 17579b804cbSMika Westerberg * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to 17679b804cbSMika Westerberg * be included in IRQ domain of the chip 17741d6bb4cSGrygorii Strashko * @lock_key: per GPIO IRQ chip lockdep class 17879a9becdSAlexandre Courbot * 17979a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 18079a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 18179a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 18279a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 18379a9becdSAlexandre Courbot * 18479a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 18579a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 18679a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 18779a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 18879a9becdSAlexandre Courbot */ 18979a9becdSAlexandre Courbot struct gpio_chip { 19079a9becdSAlexandre Courbot const char *label; 191ff2b1359SLinus Walleij struct gpio_device *gpiodev; 19258383c78SLinus Walleij struct device *parent; 19379a9becdSAlexandre Courbot struct module *owner; 19479a9becdSAlexandre Courbot 19579a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 19679a9becdSAlexandre Courbot unsigned offset); 19779a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 19879a9becdSAlexandre Courbot unsigned offset); 19979a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 20079a9becdSAlexandre Courbot unsigned offset); 20179a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 20279a9becdSAlexandre Courbot unsigned offset); 20379a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 20479a9becdSAlexandre Courbot unsigned offset, int value); 20579a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 20679a9becdSAlexandre Courbot unsigned offset); 207eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 208eec1d566SLukas Wunner unsigned long *mask, 209eec1d566SLukas Wunner unsigned long *bits); 21079a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 21179a9becdSAlexandre Courbot unsigned offset, int value); 2125f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2135f424243SRojhalat Ibrahim unsigned long *mask, 2145f424243SRojhalat Ibrahim unsigned long *bits); 2152956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 21679a9becdSAlexandre Courbot unsigned offset, 2172956b5d9SMika Westerberg unsigned long config); 21879a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 21979a9becdSAlexandre Courbot unsigned offset); 22079a9becdSAlexandre Courbot 22179a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 22279a9becdSAlexandre Courbot struct gpio_chip *chip); 22379a9becdSAlexandre Courbot int base; 22479a9becdSAlexandre Courbot u16 ngpio; 22579a9becdSAlexandre Courbot const char *const *names; 2269fb1f39eSLinus Walleij bool can_sleep; 22779a9becdSAlexandre Courbot 2280f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2290f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2300f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 23124efd94bSLinus Walleij bool be_bits; 2320f4630f3SLinus Walleij void __iomem *reg_dat; 2330f4630f3SLinus Walleij void __iomem *reg_set; 2340f4630f3SLinus Walleij void __iomem *reg_clr; 2350f4630f3SLinus Walleij void __iomem *reg_dir; 2360f4630f3SLinus Walleij int bgpio_bits; 2370f4630f3SLinus Walleij spinlock_t bgpio_lock; 2380f4630f3SLinus Walleij unsigned long bgpio_data; 2390f4630f3SLinus Walleij unsigned long bgpio_dir; 2400f4630f3SLinus Walleij #endif 2410f4630f3SLinus Walleij 24214250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 24314250520SLinus Walleij /* 2447d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 24514250520SLinus Walleij * to handle IRQs for most practical cases. 24614250520SLinus Walleij */ 24779b804cbSMika Westerberg bool irq_need_valid_mask; 24879b804cbSMika Westerberg unsigned long *irq_valid_mask; 249a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key; 250c44eafd7SThierry Reding 251c44eafd7SThierry Reding /** 252c44eafd7SThierry Reding * @irq: 253c44eafd7SThierry Reding * 254c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 255c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 256c44eafd7SThierry Reding */ 257c44eafd7SThierry Reding struct gpio_irq_chip irq; 25814250520SLinus Walleij #endif 25914250520SLinus Walleij 26079a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 26179a9becdSAlexandre Courbot /* 26279a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 26379a9becdSAlexandre Courbot * device tree automatically may have an OF translation 26479a9becdSAlexandre Courbot */ 26567049c50SThierry Reding 26667049c50SThierry Reding /** 26767049c50SThierry Reding * @of_node: 26867049c50SThierry Reding * 26967049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 27067049c50SThierry Reding */ 27179a9becdSAlexandre Courbot struct device_node *of_node; 27267049c50SThierry Reding 27367049c50SThierry Reding /** 27467049c50SThierry Reding * @of_gpio_n_cells: 27567049c50SThierry Reding * 27667049c50SThierry Reding * Number of cells used to form the GPIO specifier. 27767049c50SThierry Reding */ 278e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 27967049c50SThierry Reding 28067049c50SThierry Reding /** 28167049c50SThierry Reding * @of_xlate: 28267049c50SThierry Reding * 28367049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 28467049c50SThierry Reding * relative GPIO number and flags. 28567049c50SThierry Reding */ 28679a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 28779a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 28879a9becdSAlexandre Courbot #endif 28979a9becdSAlexandre Courbot }; 29079a9becdSAlexandre Courbot 29179a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 29279a9becdSAlexandre Courbot unsigned offset); 29379a9becdSAlexandre Courbot 29479a9becdSAlexandre Courbot /* add/remove chips */ 295b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data); 296b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 297b08ea35aSLinus Walleij { 298b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 299b08ea35aSLinus Walleij } 300e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 3010cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 3020cf3292cSLaxman Dewangan void *data); 3030cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip); 3040cf3292cSLaxman Dewangan 30579a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 30679a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 30779a9becdSAlexandre Courbot 30879a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 309e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 310e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 3116cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 31279a9becdSAlexandre Courbot 313143b65d6SLinus Walleij /* Line status inquiry for drivers */ 314143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 315143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 316143b65d6SLinus Walleij 31705f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 31805f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 31905f479bfSCharles Keepax 320b08ea35aSLinus Walleij /* get driver data */ 32143c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 322b08ea35aSLinus Walleij 323bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 324bb1e88ccSAlexandre Courbot 3250f4630f3SLinus Walleij struct bgpio_pdata { 3260f4630f3SLinus Walleij const char *label; 3270f4630f3SLinus Walleij int base; 3280f4630f3SLinus Walleij int ngpio; 3290f4630f3SLinus Walleij }; 3300f4630f3SLinus Walleij 331c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 332c474e348SArnd Bergmann 3330f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 3340f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 3350f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 3360f4630f3SLinus Walleij unsigned long flags); 3370f4630f3SLinus Walleij 3380f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 3390f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 3400f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 3410f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 3420f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 3430f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 3440f4630f3SLinus Walleij 3450f4630f3SLinus Walleij #endif 3460f4630f3SLinus Walleij 34714250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 34814250520SLinus Walleij 34914250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 35014250520SLinus Walleij struct irq_chip *irqchip, 3516f79309aSThierry Reding unsigned int parent_irq, 35214250520SLinus Walleij irq_flow_handler_t parent_handler); 35314250520SLinus Walleij 354d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 355d245b3f9SLinus Walleij struct irq_chip *irqchip, 3566f79309aSThierry Reding unsigned int parent_irq); 357d245b3f9SLinus Walleij 358739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 35914250520SLinus Walleij struct irq_chip *irqchip, 36014250520SLinus Walleij unsigned int first_irq, 36114250520SLinus Walleij irq_flow_handler_t handler, 362a0a8bcf4SGrygorii Strashko unsigned int type, 363d245b3f9SLinus Walleij bool nested, 364a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key); 365a0a8bcf4SGrygorii Strashko 366739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 367739e6f59SLinus Walleij 368739e6f59SLinus Walleij /* 369739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 370739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 371739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 372739e6f59SLinus Walleij * unique instance. 373739e6f59SLinus Walleij */ 374739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 375739e6f59SLinus Walleij struct irq_chip *irqchip, 376739e6f59SLinus Walleij unsigned int first_irq, 377739e6f59SLinus Walleij irq_flow_handler_t handler, 378739e6f59SLinus Walleij unsigned int type) 379739e6f59SLinus Walleij { 380739e6f59SLinus Walleij static struct lock_class_key key; 381739e6f59SLinus Walleij 382739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 383739e6f59SLinus Walleij handler, type, false, &key); 384739e6f59SLinus Walleij } 385739e6f59SLinus Walleij 386d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 387d245b3f9SLinus Walleij struct irq_chip *irqchip, 388d245b3f9SLinus Walleij unsigned int first_irq, 389d245b3f9SLinus Walleij irq_flow_handler_t handler, 390d245b3f9SLinus Walleij unsigned int type) 391d245b3f9SLinus Walleij { 392739e6f59SLinus Walleij 393739e6f59SLinus Walleij static struct lock_class_key key; 394739e6f59SLinus Walleij 395739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 396739e6f59SLinus Walleij handler, type, true, &key); 397739e6f59SLinus Walleij } 398739e6f59SLinus Walleij #else 399739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 400739e6f59SLinus Walleij struct irq_chip *irqchip, 401739e6f59SLinus Walleij unsigned int first_irq, 402739e6f59SLinus Walleij irq_flow_handler_t handler, 403739e6f59SLinus Walleij unsigned int type) 404739e6f59SLinus Walleij { 405739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 406739e6f59SLinus Walleij handler, type, false, NULL); 407d245b3f9SLinus Walleij } 408d245b3f9SLinus Walleij 409739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 410739e6f59SLinus Walleij struct irq_chip *irqchip, 411739e6f59SLinus Walleij unsigned int first_irq, 412739e6f59SLinus Walleij irq_flow_handler_t handler, 413739e6f59SLinus Walleij unsigned int type) 414739e6f59SLinus Walleij { 415739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 416739e6f59SLinus Walleij handler, type, true, NULL); 417739e6f59SLinus Walleij } 418739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 41914250520SLinus Walleij 4207d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 42114250520SLinus Walleij 422c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 423c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 4242956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 4252956b5d9SMika Westerberg unsigned long config); 426c771c2f4SJonas Gorski 427964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 428964cb341SLinus Walleij 429964cb341SLinus Walleij /** 430964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 431950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 432964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 433964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 434964cb341SLinus Walleij */ 435964cb341SLinus Walleij struct gpio_pin_range { 436964cb341SLinus Walleij struct list_head node; 437964cb341SLinus Walleij struct pinctrl_dev *pctldev; 438964cb341SLinus Walleij struct pinctrl_gpio_range range; 439964cb341SLinus Walleij }; 440964cb341SLinus Walleij 441964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 442964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 443964cb341SLinus Walleij unsigned int npins); 444964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 445964cb341SLinus Walleij struct pinctrl_dev *pctldev, 446964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 447964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 448964cb341SLinus Walleij 449964cb341SLinus Walleij #else 450964cb341SLinus Walleij 451964cb341SLinus Walleij static inline int 452964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 453964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 454964cb341SLinus Walleij unsigned int npins) 455964cb341SLinus Walleij { 456964cb341SLinus Walleij return 0; 457964cb341SLinus Walleij } 458964cb341SLinus Walleij static inline int 459964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 460964cb341SLinus Walleij struct pinctrl_dev *pctldev, 461964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 462964cb341SLinus Walleij { 463964cb341SLinus Walleij return 0; 464964cb341SLinus Walleij } 465964cb341SLinus Walleij 466964cb341SLinus Walleij static inline void 467964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 468964cb341SLinus Walleij { 469964cb341SLinus Walleij } 470964cb341SLinus Walleij 471964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 472964cb341SLinus Walleij 473abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 474abdc08a3SAlexandre Courbot const char *label); 475f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 476f7d4ad98SGuenter Roeck 477bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 478bb1e88ccSAlexandre Courbot 479bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 480bb1e88ccSAlexandre Courbot { 481bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 482bb1e88ccSAlexandre Courbot WARN_ON(1); 483bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 484bb1e88ccSAlexandre Courbot } 485bb1e88ccSAlexandre Courbot 486bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 487bb1e88ccSAlexandre Courbot 48879a9becdSAlexandre Courbot #endif 489