179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot 4ff2b1359SLinus Walleij #include <linux/device.h> 579a9becdSAlexandre Courbot #include <linux/types.h> 614250520SLinus Walleij #include <linux/irq.h> 714250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 814250520SLinus Walleij #include <linux/irqdomain.h> 9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1279a9becdSAlexandre Courbot 1379a9becdSAlexandre Courbot struct gpio_desc; 14c9a9972bSAlexandre Courbot struct of_phandle_args; 15c9a9972bSAlexandre Courbot struct device_node; 16f3ed0b66SStephen Rothwell struct seq_file; 17ff2b1359SLinus Walleij struct gpio_device; 18d47529b2SPaul Gortmaker struct module; 1979a9becdSAlexandre Courbot 20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 21bb1e88ccSAlexandre Courbot 22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 23c44eafd7SThierry Reding /** 24c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 25c44eafd7SThierry Reding */ 26c44eafd7SThierry Reding struct gpio_irq_chip { 27c44eafd7SThierry Reding /** 28da80ff81SThierry Reding * @chip: 29da80ff81SThierry Reding * 30da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 31da80ff81SThierry Reding */ 32da80ff81SThierry Reding struct irq_chip *chip; 33da80ff81SThierry Reding 34da80ff81SThierry Reding /** 35c44eafd7SThierry Reding * @domain_ops: 36c44eafd7SThierry Reding * 37c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 38c44eafd7SThierry Reding */ 39c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 40c44eafd7SThierry Reding 41c44eafd7SThierry Reding /** 42c44eafd7SThierry Reding * @parent_handler: 43c44eafd7SThierry Reding * 44c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 45c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 46c44eafd7SThierry Reding */ 47c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 48c44eafd7SThierry Reding 49c44eafd7SThierry Reding /** 50c44eafd7SThierry Reding * @parent_handler_data: 51c44eafd7SThierry Reding * 52c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 53c44eafd7SThierry Reding * interrupt. 54c44eafd7SThierry Reding */ 55c44eafd7SThierry Reding void *parent_handler_data; 56c44eafd7SThierry Reding }; 57da80ff81SThierry Reding 58da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip) 59da80ff81SThierry Reding { 60da80ff81SThierry Reding return container_of(chip, struct gpio_irq_chip, chip); 61da80ff81SThierry Reding } 62c44eafd7SThierry Reding #endif 63c44eafd7SThierry Reding 6479a9becdSAlexandre Courbot /** 6579a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 66df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 67df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 68ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 6958383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 7079a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 7179a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 7279a9becdSAlexandre Courbot * enabling module power and clock; may sleep 7379a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 7479a9becdSAlexandre Courbot * disabling module power and clock; may sleep 7579a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 7679a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 7779a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 7879a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 7960befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 80eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 81eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 8279a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 835f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 842956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 852956b5d9SMika Westerberg * packed config format as generic pinconf. 8679a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 8779a9becdSAlexandre Courbot * implementation may not sleep 8879a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 8979a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 9079a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 91af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 92af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 93af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 9430bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 95af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 96af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 9779a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 9879a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 9979a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 10079a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 10179a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 10279a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 10379a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 10479a9becdSAlexandre Courbot * number of the gpio. 1059fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 1061c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 1071c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 1081c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 1091c8732bbSLinus Walleij * registers. 1100f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 1110f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 11224efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 11324efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 11424efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 1150f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 1160f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 11708bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 1180f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 1190f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 1200f4630f3SLinus Walleij * <register width> * 8 1210f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 1220f4630f3SLinus Walleij * shadowed and real data registers writes together. 1230f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 1240f4630f3SLinus Walleij * safely. 1250f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 1260f4630f3SLinus Walleij * direction safely. 12741d6bb4cSGrygorii Strashko * @irqdomain: Interrupt translation domain; responsible for mapping 12841d6bb4cSGrygorii Strashko * between GPIO hwirq number and linux irq number 12941d6bb4cSGrygorii Strashko * @irq_handler: the irq handler to use (often a predefined irq core function) 13041d6bb4cSGrygorii Strashko * for GPIO IRQs, provided by GPIO driver 13141d6bb4cSGrygorii Strashko * @irq_default_type: default IRQ triggering type applied during GPIO driver 13241d6bb4cSGrygorii Strashko * initialization, provided by GPIO driver 133d245b3f9SLinus Walleij * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number, 134d245b3f9SLinus Walleij * provided by GPIO driver for chained interrupt (not for nested 135d245b3f9SLinus Walleij * interrupts). 136d245b3f9SLinus Walleij * @irq_nested: True if set the interrupt handling is nested. 13779b804cbSMika Westerberg * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all 13879b804cbSMika Westerberg * bits set to one 13979b804cbSMika Westerberg * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to 14079b804cbSMika Westerberg * be included in IRQ domain of the chip 14141d6bb4cSGrygorii Strashko * @lock_key: per GPIO IRQ chip lockdep class 14279a9becdSAlexandre Courbot * 14379a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 14479a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 14579a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 14679a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 14779a9becdSAlexandre Courbot * 14879a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 14979a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 15079a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 15179a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 15279a9becdSAlexandre Courbot */ 15379a9becdSAlexandre Courbot struct gpio_chip { 15479a9becdSAlexandre Courbot const char *label; 155ff2b1359SLinus Walleij struct gpio_device *gpiodev; 15658383c78SLinus Walleij struct device *parent; 15779a9becdSAlexandre Courbot struct module *owner; 15879a9becdSAlexandre Courbot 15979a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 16079a9becdSAlexandre Courbot unsigned offset); 16179a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 16279a9becdSAlexandre Courbot unsigned offset); 16379a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 16479a9becdSAlexandre Courbot unsigned offset); 16579a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 16679a9becdSAlexandre Courbot unsigned offset); 16779a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 16879a9becdSAlexandre Courbot unsigned offset, int value); 16979a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 17079a9becdSAlexandre Courbot unsigned offset); 171eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 172eec1d566SLukas Wunner unsigned long *mask, 173eec1d566SLukas Wunner unsigned long *bits); 17479a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 17579a9becdSAlexandre Courbot unsigned offset, int value); 1765f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 1775f424243SRojhalat Ibrahim unsigned long *mask, 1785f424243SRojhalat Ibrahim unsigned long *bits); 1792956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 18079a9becdSAlexandre Courbot unsigned offset, 1812956b5d9SMika Westerberg unsigned long config); 18279a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 18379a9becdSAlexandre Courbot unsigned offset); 18479a9becdSAlexandre Courbot 18579a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 18679a9becdSAlexandre Courbot struct gpio_chip *chip); 18779a9becdSAlexandre Courbot int base; 18879a9becdSAlexandre Courbot u16 ngpio; 18979a9becdSAlexandre Courbot const char *const *names; 1909fb1f39eSLinus Walleij bool can_sleep; 19179a9becdSAlexandre Courbot 1920f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 1930f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 1940f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 19524efd94bSLinus Walleij bool be_bits; 1960f4630f3SLinus Walleij void __iomem *reg_dat; 1970f4630f3SLinus Walleij void __iomem *reg_set; 1980f4630f3SLinus Walleij void __iomem *reg_clr; 1990f4630f3SLinus Walleij void __iomem *reg_dir; 2000f4630f3SLinus Walleij int bgpio_bits; 2010f4630f3SLinus Walleij spinlock_t bgpio_lock; 2020f4630f3SLinus Walleij unsigned long bgpio_data; 2030f4630f3SLinus Walleij unsigned long bgpio_dir; 2040f4630f3SLinus Walleij #endif 2050f4630f3SLinus Walleij 20614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 20714250520SLinus Walleij /* 2087d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 20914250520SLinus Walleij * to handle IRQs for most practical cases. 21014250520SLinus Walleij */ 21114250520SLinus Walleij struct irq_domain *irqdomain; 21214250520SLinus Walleij irq_flow_handler_t irq_handler; 21314250520SLinus Walleij unsigned int irq_default_type; 2146f79309aSThierry Reding unsigned int irq_chained_parent; 215d245b3f9SLinus Walleij bool irq_nested; 21679b804cbSMika Westerberg bool irq_need_valid_mask; 21779b804cbSMika Westerberg unsigned long *irq_valid_mask; 218a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key; 219c44eafd7SThierry Reding 220c44eafd7SThierry Reding /** 221c44eafd7SThierry Reding * @irq: 222c44eafd7SThierry Reding * 223c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 224c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 225c44eafd7SThierry Reding */ 226c44eafd7SThierry Reding struct gpio_irq_chip irq; 22714250520SLinus Walleij #endif 22814250520SLinus Walleij 22979a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 23079a9becdSAlexandre Courbot /* 23179a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 23279a9becdSAlexandre Courbot * device tree automatically may have an OF translation 23379a9becdSAlexandre Courbot */ 23467049c50SThierry Reding 23567049c50SThierry Reding /** 23667049c50SThierry Reding * @of_node: 23767049c50SThierry Reding * 23867049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 23967049c50SThierry Reding */ 24079a9becdSAlexandre Courbot struct device_node *of_node; 24167049c50SThierry Reding 24267049c50SThierry Reding /** 24367049c50SThierry Reding * @of_gpio_n_cells: 24467049c50SThierry Reding * 24567049c50SThierry Reding * Number of cells used to form the GPIO specifier. 24667049c50SThierry Reding */ 247e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 24867049c50SThierry Reding 24967049c50SThierry Reding /** 25067049c50SThierry Reding * @of_xlate: 25167049c50SThierry Reding * 25267049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 25367049c50SThierry Reding * relative GPIO number and flags. 25467049c50SThierry Reding */ 25579a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 25679a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 25779a9becdSAlexandre Courbot #endif 25879a9becdSAlexandre Courbot }; 25979a9becdSAlexandre Courbot 26079a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 26179a9becdSAlexandre Courbot unsigned offset); 26279a9becdSAlexandre Courbot 26379a9becdSAlexandre Courbot /* add/remove chips */ 264b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data); 265b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 266b08ea35aSLinus Walleij { 267b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 268b08ea35aSLinus Walleij } 269e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 2700cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 2710cf3292cSLaxman Dewangan void *data); 2720cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip); 2730cf3292cSLaxman Dewangan 27479a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 27579a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 27679a9becdSAlexandre Courbot 27779a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 278e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 279e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 2806cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 28179a9becdSAlexandre Courbot 282143b65d6SLinus Walleij /* Line status inquiry for drivers */ 283143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 284143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 285143b65d6SLinus Walleij 28605f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 28705f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 28805f479bfSCharles Keepax 289b08ea35aSLinus Walleij /* get driver data */ 29043c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 291b08ea35aSLinus Walleij 292bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 293bb1e88ccSAlexandre Courbot 2940f4630f3SLinus Walleij struct bgpio_pdata { 2950f4630f3SLinus Walleij const char *label; 2960f4630f3SLinus Walleij int base; 2970f4630f3SLinus Walleij int ngpio; 2980f4630f3SLinus Walleij }; 2990f4630f3SLinus Walleij 300c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 301c474e348SArnd Bergmann 3020f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 3030f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 3040f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 3050f4630f3SLinus Walleij unsigned long flags); 3060f4630f3SLinus Walleij 3070f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 3080f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 3090f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 3100f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 3110f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 3120f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 3130f4630f3SLinus Walleij 3140f4630f3SLinus Walleij #endif 3150f4630f3SLinus Walleij 31614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 31714250520SLinus Walleij 31814250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 31914250520SLinus Walleij struct irq_chip *irqchip, 3206f79309aSThierry Reding unsigned int parent_irq, 32114250520SLinus Walleij irq_flow_handler_t parent_handler); 32214250520SLinus Walleij 323d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 324d245b3f9SLinus Walleij struct irq_chip *irqchip, 3256f79309aSThierry Reding unsigned int parent_irq); 326d245b3f9SLinus Walleij 327739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 32814250520SLinus Walleij struct irq_chip *irqchip, 32914250520SLinus Walleij unsigned int first_irq, 33014250520SLinus Walleij irq_flow_handler_t handler, 331a0a8bcf4SGrygorii Strashko unsigned int type, 332d245b3f9SLinus Walleij bool nested, 333a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key); 334a0a8bcf4SGrygorii Strashko 335739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 336739e6f59SLinus Walleij 337739e6f59SLinus Walleij /* 338739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 339739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 340739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 341739e6f59SLinus Walleij * unique instance. 342739e6f59SLinus Walleij */ 343739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 344739e6f59SLinus Walleij struct irq_chip *irqchip, 345739e6f59SLinus Walleij unsigned int first_irq, 346739e6f59SLinus Walleij irq_flow_handler_t handler, 347739e6f59SLinus Walleij unsigned int type) 348739e6f59SLinus Walleij { 349739e6f59SLinus Walleij static struct lock_class_key key; 350739e6f59SLinus Walleij 351739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 352739e6f59SLinus Walleij handler, type, false, &key); 353739e6f59SLinus Walleij } 354739e6f59SLinus Walleij 355d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 356d245b3f9SLinus Walleij struct irq_chip *irqchip, 357d245b3f9SLinus Walleij unsigned int first_irq, 358d245b3f9SLinus Walleij irq_flow_handler_t handler, 359d245b3f9SLinus Walleij unsigned int type) 360d245b3f9SLinus Walleij { 361739e6f59SLinus Walleij 362739e6f59SLinus Walleij static struct lock_class_key key; 363739e6f59SLinus Walleij 364739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 365739e6f59SLinus Walleij handler, type, true, &key); 366739e6f59SLinus Walleij } 367739e6f59SLinus Walleij #else 368739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 369739e6f59SLinus Walleij struct irq_chip *irqchip, 370739e6f59SLinus Walleij unsigned int first_irq, 371739e6f59SLinus Walleij irq_flow_handler_t handler, 372739e6f59SLinus Walleij unsigned int type) 373739e6f59SLinus Walleij { 374739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 375739e6f59SLinus Walleij handler, type, false, NULL); 376d245b3f9SLinus Walleij } 377d245b3f9SLinus Walleij 378739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 379739e6f59SLinus Walleij struct irq_chip *irqchip, 380739e6f59SLinus Walleij unsigned int first_irq, 381739e6f59SLinus Walleij irq_flow_handler_t handler, 382739e6f59SLinus Walleij unsigned int type) 383739e6f59SLinus Walleij { 384739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 385739e6f59SLinus Walleij handler, type, true, NULL); 386739e6f59SLinus Walleij } 387739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 38814250520SLinus Walleij 3897d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 39014250520SLinus Walleij 391c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 392c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 3932956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 3942956b5d9SMika Westerberg unsigned long config); 395c771c2f4SJonas Gorski 396964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 397964cb341SLinus Walleij 398964cb341SLinus Walleij /** 399964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 400950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 401964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 402964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 403964cb341SLinus Walleij */ 404964cb341SLinus Walleij struct gpio_pin_range { 405964cb341SLinus Walleij struct list_head node; 406964cb341SLinus Walleij struct pinctrl_dev *pctldev; 407964cb341SLinus Walleij struct pinctrl_gpio_range range; 408964cb341SLinus Walleij }; 409964cb341SLinus Walleij 410964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 411964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 412964cb341SLinus Walleij unsigned int npins); 413964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 414964cb341SLinus Walleij struct pinctrl_dev *pctldev, 415964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 416964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 417964cb341SLinus Walleij 418964cb341SLinus Walleij #else 419964cb341SLinus Walleij 420964cb341SLinus Walleij static inline int 421964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 422964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 423964cb341SLinus Walleij unsigned int npins) 424964cb341SLinus Walleij { 425964cb341SLinus Walleij return 0; 426964cb341SLinus Walleij } 427964cb341SLinus Walleij static inline int 428964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 429964cb341SLinus Walleij struct pinctrl_dev *pctldev, 430964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 431964cb341SLinus Walleij { 432964cb341SLinus Walleij return 0; 433964cb341SLinus Walleij } 434964cb341SLinus Walleij 435964cb341SLinus Walleij static inline void 436964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 437964cb341SLinus Walleij { 438964cb341SLinus Walleij } 439964cb341SLinus Walleij 440964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 441964cb341SLinus Walleij 442abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 443abdc08a3SAlexandre Courbot const char *label); 444f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 445f7d4ad98SGuenter Roeck 446bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 447bb1e88ccSAlexandre Courbot 448bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 449bb1e88ccSAlexandre Courbot { 450bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 451bb1e88ccSAlexandre Courbot WARN_ON(1); 452bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 453bb1e88ccSAlexandre Courbot } 454bb1e88ccSAlexandre Courbot 455bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 456bb1e88ccSAlexandre Courbot 45779a9becdSAlexandre Courbot #endif 458