179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot 4ff2b1359SLinus Walleij #include <linux/device.h> 579a9becdSAlexandre Courbot #include <linux/types.h> 614250520SLinus Walleij #include <linux/irq.h> 714250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 814250520SLinus Walleij #include <linux/irqdomain.h> 9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1279a9becdSAlexandre Courbot 1379a9becdSAlexandre Courbot struct gpio_desc; 14c9a9972bSAlexandre Courbot struct of_phandle_args; 15c9a9972bSAlexandre Courbot struct device_node; 16f3ed0b66SStephen Rothwell struct seq_file; 17ff2b1359SLinus Walleij struct gpio_device; 18d47529b2SPaul Gortmaker struct module; 1979a9becdSAlexandre Courbot 20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 21bb1e88ccSAlexandre Courbot 22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 23c44eafd7SThierry Reding /** 24c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 25c44eafd7SThierry Reding */ 26c44eafd7SThierry Reding struct gpio_irq_chip { 27c44eafd7SThierry Reding /** 28da80ff81SThierry Reding * @chip: 29da80ff81SThierry Reding * 30da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 31da80ff81SThierry Reding */ 32da80ff81SThierry Reding struct irq_chip *chip; 33da80ff81SThierry Reding 34da80ff81SThierry Reding /** 35f0fbe7bcSThierry Reding * @domain: 36f0fbe7bcSThierry Reding * 37f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 38f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 39f0fbe7bcSThierry Reding */ 40f0fbe7bcSThierry Reding struct irq_domain *domain; 41f0fbe7bcSThierry Reding 42f0fbe7bcSThierry Reding /** 43c44eafd7SThierry Reding * @domain_ops: 44c44eafd7SThierry Reding * 45c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 46c44eafd7SThierry Reding */ 47c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 48c44eafd7SThierry Reding 49c44eafd7SThierry Reding /** 50c7a0aa59SThierry Reding * @handler: 51c7a0aa59SThierry Reding * 52c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 53c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 54c7a0aa59SThierry Reding */ 55c7a0aa59SThierry Reding irq_flow_handler_t handler; 56c7a0aa59SThierry Reding 57c7a0aa59SThierry Reding /** 583634eeb0SThierry Reding * @default_type: 593634eeb0SThierry Reding * 603634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 613634eeb0SThierry Reding * initialization, provided by GPIO driver. 623634eeb0SThierry Reding */ 633634eeb0SThierry Reding unsigned int default_type; 643634eeb0SThierry Reding 653634eeb0SThierry Reding /** 66ca9df053SThierry Reding * @lock_key: 67ca9df053SThierry Reding * 68ca9df053SThierry Reding * Per GPIO IRQ chip lockdep class. 69ca9df053SThierry Reding */ 70ca9df053SThierry Reding struct lock_class_key *lock_key; 71ca9df053SThierry Reding 72ca9df053SThierry Reding /** 73c44eafd7SThierry Reding * @parent_handler: 74c44eafd7SThierry Reding * 75c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 76c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 77c44eafd7SThierry Reding */ 78c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 79c44eafd7SThierry Reding 80c44eafd7SThierry Reding /** 81c44eafd7SThierry Reding * @parent_handler_data: 82c44eafd7SThierry Reding * 83c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 84c44eafd7SThierry Reding * interrupt. 85c44eafd7SThierry Reding */ 86c44eafd7SThierry Reding void *parent_handler_data; 8739e5f096SThierry Reding 8839e5f096SThierry Reding /** 8939e5f096SThierry Reding * @num_parents: 9039e5f096SThierry Reding * 9139e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 9239e5f096SThierry Reding */ 9339e5f096SThierry Reding unsigned int num_parents; 9439e5f096SThierry Reding 9539e5f096SThierry Reding /** 9639e5f096SThierry Reding * @parents: 9739e5f096SThierry Reding * 9839e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 9939e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 10039e5f096SThierry Reding */ 10139e5f096SThierry Reding unsigned int *parents; 102dc6bafeeSThierry Reding 103dc6bafeeSThierry Reding /** 104dc6bafeeSThierry Reding * @nested: 105dc6bafeeSThierry Reding * 106dc6bafeeSThierry Reding * True if set the interrupt handling is nested. 107dc6bafeeSThierry Reding */ 108dc6bafeeSThierry Reding bool nested; 109dc7b0387SThierry Reding 110dc7b0387SThierry Reding /** 111dc7b0387SThierry Reding * @need_valid_mask: 112dc7b0387SThierry Reding * 113dc7b0387SThierry Reding * If set core allocates @valid_mask with all bits set to one. 114dc7b0387SThierry Reding */ 115dc7b0387SThierry Reding bool need_valid_mask; 116dc7b0387SThierry Reding 117dc7b0387SThierry Reding /** 118dc7b0387SThierry Reding * @valid_mask: 119dc7b0387SThierry Reding * 120dc7b0387SThierry Reding * If not %NULL holds bitmask of GPIOs which are valid to be included 121dc7b0387SThierry Reding * in IRQ domain of the chip. 122dc7b0387SThierry Reding */ 123dc7b0387SThierry Reding unsigned long *valid_mask; 124c44eafd7SThierry Reding }; 125da80ff81SThierry Reding 126da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip) 127da80ff81SThierry Reding { 128da80ff81SThierry Reding return container_of(chip, struct gpio_irq_chip, chip); 129da80ff81SThierry Reding } 130c44eafd7SThierry Reding #endif 131c44eafd7SThierry Reding 13279a9becdSAlexandre Courbot /** 13379a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 134df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 135df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 136ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 13758383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 13879a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 13979a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 14079a9becdSAlexandre Courbot * enabling module power and clock; may sleep 14179a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 14279a9becdSAlexandre Courbot * disabling module power and clock; may sleep 14379a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 14479a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 14579a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 14679a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 14760befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 148eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 149eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 15079a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1515f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1522956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1532956b5d9SMika Westerberg * packed config format as generic pinconf. 15479a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 15579a9becdSAlexandre Courbot * implementation may not sleep 15679a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 15779a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 15879a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 159af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 160af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 161af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 16230bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 163af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 164af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 16579a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 16679a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 16779a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 16879a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 16979a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 17079a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 17179a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 17279a9becdSAlexandre Courbot * number of the gpio. 1739fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 1741c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 1751c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 1761c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 1771c8732bbSLinus Walleij * registers. 1780f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 1790f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 18024efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 18124efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 18224efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 1830f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 1840f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 18508bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 1860f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 1870f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 1880f4630f3SLinus Walleij * <register width> * 8 1890f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 1900f4630f3SLinus Walleij * shadowed and real data registers writes together. 1910f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 1920f4630f3SLinus Walleij * safely. 1930f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 1940f4630f3SLinus Walleij * direction safely. 19579a9becdSAlexandre Courbot * 19679a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 19779a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 19879a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 19979a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 20079a9becdSAlexandre Courbot * 20179a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 20279a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 20379a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 20479a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 20579a9becdSAlexandre Courbot */ 20679a9becdSAlexandre Courbot struct gpio_chip { 20779a9becdSAlexandre Courbot const char *label; 208ff2b1359SLinus Walleij struct gpio_device *gpiodev; 20958383c78SLinus Walleij struct device *parent; 21079a9becdSAlexandre Courbot struct module *owner; 21179a9becdSAlexandre Courbot 21279a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 21379a9becdSAlexandre Courbot unsigned offset); 21479a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 21579a9becdSAlexandre Courbot unsigned offset); 21679a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 21779a9becdSAlexandre Courbot unsigned offset); 21879a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 21979a9becdSAlexandre Courbot unsigned offset); 22079a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 22179a9becdSAlexandre Courbot unsigned offset, int value); 22279a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 22379a9becdSAlexandre Courbot unsigned offset); 224eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 225eec1d566SLukas Wunner unsigned long *mask, 226eec1d566SLukas Wunner unsigned long *bits); 22779a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 22879a9becdSAlexandre Courbot unsigned offset, int value); 2295f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2305f424243SRojhalat Ibrahim unsigned long *mask, 2315f424243SRojhalat Ibrahim unsigned long *bits); 2322956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 23379a9becdSAlexandre Courbot unsigned offset, 2342956b5d9SMika Westerberg unsigned long config); 23579a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 23679a9becdSAlexandre Courbot unsigned offset); 23779a9becdSAlexandre Courbot 23879a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 23979a9becdSAlexandre Courbot struct gpio_chip *chip); 24079a9becdSAlexandre Courbot int base; 24179a9becdSAlexandre Courbot u16 ngpio; 24279a9becdSAlexandre Courbot const char *const *names; 2439fb1f39eSLinus Walleij bool can_sleep; 24479a9becdSAlexandre Courbot 2450f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2460f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2470f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 24824efd94bSLinus Walleij bool be_bits; 2490f4630f3SLinus Walleij void __iomem *reg_dat; 2500f4630f3SLinus Walleij void __iomem *reg_set; 2510f4630f3SLinus Walleij void __iomem *reg_clr; 2520f4630f3SLinus Walleij void __iomem *reg_dir; 2530f4630f3SLinus Walleij int bgpio_bits; 2540f4630f3SLinus Walleij spinlock_t bgpio_lock; 2550f4630f3SLinus Walleij unsigned long bgpio_data; 2560f4630f3SLinus Walleij unsigned long bgpio_dir; 2570f4630f3SLinus Walleij #endif 2580f4630f3SLinus Walleij 25914250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 26014250520SLinus Walleij /* 2617d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 26214250520SLinus Walleij * to handle IRQs for most practical cases. 26314250520SLinus Walleij */ 264c44eafd7SThierry Reding 265c44eafd7SThierry Reding /** 266c44eafd7SThierry Reding * @irq: 267c44eafd7SThierry Reding * 268c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 269c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 270c44eafd7SThierry Reding */ 271c44eafd7SThierry Reding struct gpio_irq_chip irq; 27214250520SLinus Walleij #endif 27314250520SLinus Walleij 27479a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 27579a9becdSAlexandre Courbot /* 27679a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 27779a9becdSAlexandre Courbot * device tree automatically may have an OF translation 27879a9becdSAlexandre Courbot */ 27967049c50SThierry Reding 28067049c50SThierry Reding /** 28167049c50SThierry Reding * @of_node: 28267049c50SThierry Reding * 28367049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 28467049c50SThierry Reding */ 28579a9becdSAlexandre Courbot struct device_node *of_node; 28667049c50SThierry Reding 28767049c50SThierry Reding /** 28867049c50SThierry Reding * @of_gpio_n_cells: 28967049c50SThierry Reding * 29067049c50SThierry Reding * Number of cells used to form the GPIO specifier. 29167049c50SThierry Reding */ 292e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 29367049c50SThierry Reding 29467049c50SThierry Reding /** 29567049c50SThierry Reding * @of_xlate: 29667049c50SThierry Reding * 29767049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 29867049c50SThierry Reding * relative GPIO number and flags. 29967049c50SThierry Reding */ 30079a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 30179a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 30279a9becdSAlexandre Courbot #endif 30379a9becdSAlexandre Courbot }; 30479a9becdSAlexandre Courbot 30579a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 30679a9becdSAlexandre Courbot unsigned offset); 30779a9becdSAlexandre Courbot 30879a9becdSAlexandre Courbot /* add/remove chips */ 309b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data); 310b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 311b08ea35aSLinus Walleij { 312b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 313b08ea35aSLinus Walleij } 314e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 3150cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 3160cf3292cSLaxman Dewangan void *data); 3170cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip); 3180cf3292cSLaxman Dewangan 31979a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 32079a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 32179a9becdSAlexandre Courbot 32279a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 323e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 324e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 3256cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 32679a9becdSAlexandre Courbot 327143b65d6SLinus Walleij /* Line status inquiry for drivers */ 328143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 329143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 330143b65d6SLinus Walleij 33105f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 33205f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 33305f479bfSCharles Keepax 334b08ea35aSLinus Walleij /* get driver data */ 33543c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 336b08ea35aSLinus Walleij 337bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 338bb1e88ccSAlexandre Courbot 3390f4630f3SLinus Walleij struct bgpio_pdata { 3400f4630f3SLinus Walleij const char *label; 3410f4630f3SLinus Walleij int base; 3420f4630f3SLinus Walleij int ngpio; 3430f4630f3SLinus Walleij }; 3440f4630f3SLinus Walleij 345c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 346c474e348SArnd Bergmann 3470f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 3480f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 3490f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 3500f4630f3SLinus Walleij unsigned long flags); 3510f4630f3SLinus Walleij 3520f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 3530f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 3540f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 3550f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 3560f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 3570f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 3580f4630f3SLinus Walleij 3590f4630f3SLinus Walleij #endif 3600f4630f3SLinus Walleij 36114250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 36214250520SLinus Walleij 36314250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 36414250520SLinus Walleij struct irq_chip *irqchip, 3656f79309aSThierry Reding unsigned int parent_irq, 36614250520SLinus Walleij irq_flow_handler_t parent_handler); 36714250520SLinus Walleij 368d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 369d245b3f9SLinus Walleij struct irq_chip *irqchip, 3706f79309aSThierry Reding unsigned int parent_irq); 371d245b3f9SLinus Walleij 372739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 37314250520SLinus Walleij struct irq_chip *irqchip, 37414250520SLinus Walleij unsigned int first_irq, 37514250520SLinus Walleij irq_flow_handler_t handler, 376a0a8bcf4SGrygorii Strashko unsigned int type, 377d245b3f9SLinus Walleij bool nested, 378a0a8bcf4SGrygorii Strashko struct lock_class_key *lock_key); 379a0a8bcf4SGrygorii Strashko 380739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 381739e6f59SLinus Walleij 382739e6f59SLinus Walleij /* 383739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 384739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 385739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 386739e6f59SLinus Walleij * unique instance. 387739e6f59SLinus Walleij */ 388739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 389739e6f59SLinus Walleij struct irq_chip *irqchip, 390739e6f59SLinus Walleij unsigned int first_irq, 391739e6f59SLinus Walleij irq_flow_handler_t handler, 392739e6f59SLinus Walleij unsigned int type) 393739e6f59SLinus Walleij { 394739e6f59SLinus Walleij static struct lock_class_key key; 395739e6f59SLinus Walleij 396739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 397739e6f59SLinus Walleij handler, type, false, &key); 398739e6f59SLinus Walleij } 399739e6f59SLinus Walleij 400d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 401d245b3f9SLinus Walleij struct irq_chip *irqchip, 402d245b3f9SLinus Walleij unsigned int first_irq, 403d245b3f9SLinus Walleij irq_flow_handler_t handler, 404d245b3f9SLinus Walleij unsigned int type) 405d245b3f9SLinus Walleij { 406739e6f59SLinus Walleij 407739e6f59SLinus Walleij static struct lock_class_key key; 408739e6f59SLinus Walleij 409739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 410739e6f59SLinus Walleij handler, type, true, &key); 411739e6f59SLinus Walleij } 412739e6f59SLinus Walleij #else 413739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 414739e6f59SLinus Walleij struct irq_chip *irqchip, 415739e6f59SLinus Walleij unsigned int first_irq, 416739e6f59SLinus Walleij irq_flow_handler_t handler, 417739e6f59SLinus Walleij unsigned int type) 418739e6f59SLinus Walleij { 419739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 420739e6f59SLinus Walleij handler, type, false, NULL); 421d245b3f9SLinus Walleij } 422d245b3f9SLinus Walleij 423739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 424739e6f59SLinus Walleij struct irq_chip *irqchip, 425739e6f59SLinus Walleij unsigned int first_irq, 426739e6f59SLinus Walleij irq_flow_handler_t handler, 427739e6f59SLinus Walleij unsigned int type) 428739e6f59SLinus Walleij { 429739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 430739e6f59SLinus Walleij handler, type, true, NULL); 431739e6f59SLinus Walleij } 432739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 43314250520SLinus Walleij 4347d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 43514250520SLinus Walleij 436c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 437c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 4382956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 4392956b5d9SMika Westerberg unsigned long config); 440c771c2f4SJonas Gorski 441964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 442964cb341SLinus Walleij 443964cb341SLinus Walleij /** 444964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 445950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 446964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 447964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 448964cb341SLinus Walleij */ 449964cb341SLinus Walleij struct gpio_pin_range { 450964cb341SLinus Walleij struct list_head node; 451964cb341SLinus Walleij struct pinctrl_dev *pctldev; 452964cb341SLinus Walleij struct pinctrl_gpio_range range; 453964cb341SLinus Walleij }; 454964cb341SLinus Walleij 455964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 456964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 457964cb341SLinus Walleij unsigned int npins); 458964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 459964cb341SLinus Walleij struct pinctrl_dev *pctldev, 460964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 461964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 462964cb341SLinus Walleij 463964cb341SLinus Walleij #else 464964cb341SLinus Walleij 465964cb341SLinus Walleij static inline int 466964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 467964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 468964cb341SLinus Walleij unsigned int npins) 469964cb341SLinus Walleij { 470964cb341SLinus Walleij return 0; 471964cb341SLinus Walleij } 472964cb341SLinus Walleij static inline int 473964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 474964cb341SLinus Walleij struct pinctrl_dev *pctldev, 475964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 476964cb341SLinus Walleij { 477964cb341SLinus Walleij return 0; 478964cb341SLinus Walleij } 479964cb341SLinus Walleij 480964cb341SLinus Walleij static inline void 481964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 482964cb341SLinus Walleij { 483964cb341SLinus Walleij } 484964cb341SLinus Walleij 485964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 486964cb341SLinus Walleij 487abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 488abdc08a3SAlexandre Courbot const char *label); 489f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 490f7d4ad98SGuenter Roeck 491bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 492bb1e88ccSAlexandre Courbot 493bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 494bb1e88ccSAlexandre Courbot { 495bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 496bb1e88ccSAlexandre Courbot WARN_ON(1); 497bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 498bb1e88ccSAlexandre Courbot } 499bb1e88ccSAlexandre Courbot 500bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 501bb1e88ccSAlexandre Courbot 50279a9becdSAlexandre Courbot #endif 503