xref: /openbmc/linux/include/linux/gpio/driver.h (revision c7a0aa59)
179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot 
4ff2b1359SLinus Walleij #include <linux/device.h>
579a9becdSAlexandre Courbot #include <linux/types.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1279a9becdSAlexandre Courbot 
1379a9becdSAlexandre Courbot struct gpio_desc;
14c9a9972bSAlexandre Courbot struct of_phandle_args;
15c9a9972bSAlexandre Courbot struct device_node;
16f3ed0b66SStephen Rothwell struct seq_file;
17ff2b1359SLinus Walleij struct gpio_device;
18d47529b2SPaul Gortmaker struct module;
1979a9becdSAlexandre Courbot 
20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
21bb1e88ccSAlexandre Courbot 
22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
23c44eafd7SThierry Reding /**
24c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
25c44eafd7SThierry Reding  */
26c44eafd7SThierry Reding struct gpio_irq_chip {
27c44eafd7SThierry Reding 	/**
28da80ff81SThierry Reding 	 * @chip:
29da80ff81SThierry Reding 	 *
30da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
31da80ff81SThierry Reding 	 */
32da80ff81SThierry Reding 	struct irq_chip *chip;
33da80ff81SThierry Reding 
34da80ff81SThierry Reding 	/**
35f0fbe7bcSThierry Reding 	 * @domain:
36f0fbe7bcSThierry Reding 	 *
37f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
38f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
39f0fbe7bcSThierry Reding 	 */
40f0fbe7bcSThierry Reding 	struct irq_domain *domain;
41f0fbe7bcSThierry Reding 
42f0fbe7bcSThierry Reding 	/**
43c44eafd7SThierry Reding 	 * @domain_ops:
44c44eafd7SThierry Reding 	 *
45c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
46c44eafd7SThierry Reding 	 */
47c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
48c44eafd7SThierry Reding 
49c44eafd7SThierry Reding 	/**
50c7a0aa59SThierry Reding 	 * @handler:
51c7a0aa59SThierry Reding 	 *
52c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
53c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
54c7a0aa59SThierry Reding 	 */
55c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
56c7a0aa59SThierry Reding 
57c7a0aa59SThierry Reding 	/**
58c44eafd7SThierry Reding 	 * @parent_handler:
59c44eafd7SThierry Reding 	 *
60c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
61c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
62c44eafd7SThierry Reding 	 */
63c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
64c44eafd7SThierry Reding 
65c44eafd7SThierry Reding 	/**
66c44eafd7SThierry Reding 	 * @parent_handler_data:
67c44eafd7SThierry Reding 	 *
68c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
69c44eafd7SThierry Reding 	 * interrupt.
70c44eafd7SThierry Reding 	 */
71c44eafd7SThierry Reding 	void *parent_handler_data;
72c44eafd7SThierry Reding };
73da80ff81SThierry Reding 
74da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
75da80ff81SThierry Reding {
76da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
77da80ff81SThierry Reding }
78c44eafd7SThierry Reding #endif
79c44eafd7SThierry Reding 
8079a9becdSAlexandre Courbot /**
8179a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
82df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
83df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
84ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
8558383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
8679a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
8779a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
8879a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
8979a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
9079a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
9179a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
9279a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
9379a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
9479a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
9560befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
96eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
97eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
9879a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
995f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1002956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1012956b5d9SMika Westerberg  *	packed config format as generic pinconf.
10279a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
10379a9becdSAlexandre Courbot  *	implementation may not sleep
10479a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
10579a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
10679a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
107af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
108af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
109af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
11030bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
111af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
112af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
11379a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
11479a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
11579a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
11679a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
11779a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
11879a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
11979a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
12079a9becdSAlexandre Courbot  *      number of the gpio.
1219fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
1221c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
1231c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
1241c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
1251c8732bbSLinus Walleij  *	registers.
1260f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
1270f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
12824efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
12924efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
13024efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
1310f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
1320f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
13308bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
1340f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
1350f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
1360f4630f3SLinus Walleij  *	<register width> * 8
1370f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
1380f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
1390f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
1400f4630f3SLinus Walleij  *	safely.
1410f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
1420f4630f3SLinus Walleij  *	direction safely.
14341d6bb4cSGrygorii Strashko  * @irq_default_type: default IRQ triggering type applied during GPIO driver
14441d6bb4cSGrygorii Strashko  *	initialization, provided by GPIO driver
145d245b3f9SLinus Walleij  * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
146d245b3f9SLinus Walleij  *	provided by GPIO driver for chained interrupt (not for nested
147d245b3f9SLinus Walleij  *	interrupts).
148d245b3f9SLinus Walleij  * @irq_nested: True if set the interrupt handling is nested.
14979b804cbSMika Westerberg  * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
15079b804cbSMika Westerberg  *	bits set to one
15179b804cbSMika Westerberg  * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
15279b804cbSMika Westerberg  *	be included in IRQ domain of the chip
15341d6bb4cSGrygorii Strashko  * @lock_key: per GPIO IRQ chip lockdep class
15479a9becdSAlexandre Courbot  *
15579a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
15679a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
15779a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
15879a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
15979a9becdSAlexandre Courbot  *
16079a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
16179a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
16279a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
16379a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
16479a9becdSAlexandre Courbot  */
16579a9becdSAlexandre Courbot struct gpio_chip {
16679a9becdSAlexandre Courbot 	const char		*label;
167ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
16858383c78SLinus Walleij 	struct device		*parent;
16979a9becdSAlexandre Courbot 	struct module		*owner;
17079a9becdSAlexandre Courbot 
17179a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
17279a9becdSAlexandre Courbot 						unsigned offset);
17379a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
17479a9becdSAlexandre Courbot 						unsigned offset);
17579a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
17679a9becdSAlexandre Courbot 						unsigned offset);
17779a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
17879a9becdSAlexandre Courbot 						unsigned offset);
17979a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
18079a9becdSAlexandre Courbot 						unsigned offset, int value);
18179a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
18279a9becdSAlexandre Courbot 						unsigned offset);
183eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
184eec1d566SLukas Wunner 						unsigned long *mask,
185eec1d566SLukas Wunner 						unsigned long *bits);
18679a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
18779a9becdSAlexandre Courbot 						unsigned offset, int value);
1885f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
1895f424243SRojhalat Ibrahim 						unsigned long *mask,
1905f424243SRojhalat Ibrahim 						unsigned long *bits);
1912956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
19279a9becdSAlexandre Courbot 					      unsigned offset,
1932956b5d9SMika Westerberg 					      unsigned long config);
19479a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
19579a9becdSAlexandre Courbot 						unsigned offset);
19679a9becdSAlexandre Courbot 
19779a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
19879a9becdSAlexandre Courbot 						struct gpio_chip *chip);
19979a9becdSAlexandre Courbot 	int			base;
20079a9becdSAlexandre Courbot 	u16			ngpio;
20179a9becdSAlexandre Courbot 	const char		*const *names;
2029fb1f39eSLinus Walleij 	bool			can_sleep;
20379a9becdSAlexandre Courbot 
2040f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2050f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2060f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
20724efd94bSLinus Walleij 	bool be_bits;
2080f4630f3SLinus Walleij 	void __iomem *reg_dat;
2090f4630f3SLinus Walleij 	void __iomem *reg_set;
2100f4630f3SLinus Walleij 	void __iomem *reg_clr;
2110f4630f3SLinus Walleij 	void __iomem *reg_dir;
2120f4630f3SLinus Walleij 	int bgpio_bits;
2130f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
2140f4630f3SLinus Walleij 	unsigned long bgpio_data;
2150f4630f3SLinus Walleij 	unsigned long bgpio_dir;
2160f4630f3SLinus Walleij #endif
2170f4630f3SLinus Walleij 
21814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
21914250520SLinus Walleij 	/*
2207d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
22114250520SLinus Walleij 	 * to handle IRQs for most practical cases.
22214250520SLinus Walleij 	 */
22314250520SLinus Walleij 	unsigned int		irq_default_type;
2246f79309aSThierry Reding 	unsigned int		irq_chained_parent;
225d245b3f9SLinus Walleij 	bool			irq_nested;
22679b804cbSMika Westerberg 	bool			irq_need_valid_mask;
22779b804cbSMika Westerberg 	unsigned long		*irq_valid_mask;
228a0a8bcf4SGrygorii Strashko 	struct lock_class_key	*lock_key;
229c44eafd7SThierry Reding 
230c44eafd7SThierry Reding 	/**
231c44eafd7SThierry Reding 	 * @irq:
232c44eafd7SThierry Reding 	 *
233c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
234c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
235c44eafd7SThierry Reding 	 */
236c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
23714250520SLinus Walleij #endif
23814250520SLinus Walleij 
23979a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
24079a9becdSAlexandre Courbot 	/*
24179a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
24279a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
24379a9becdSAlexandre Courbot 	 */
24467049c50SThierry Reding 
24567049c50SThierry Reding 	/**
24667049c50SThierry Reding 	 * @of_node:
24767049c50SThierry Reding 	 *
24867049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
24967049c50SThierry Reding 	 */
25079a9becdSAlexandre Courbot 	struct device_node *of_node;
25167049c50SThierry Reding 
25267049c50SThierry Reding 	/**
25367049c50SThierry Reding 	 * @of_gpio_n_cells:
25467049c50SThierry Reding 	 *
25567049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
25667049c50SThierry Reding 	 */
257e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
25867049c50SThierry Reding 
25967049c50SThierry Reding 	/**
26067049c50SThierry Reding 	 * @of_xlate:
26167049c50SThierry Reding 	 *
26267049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
26367049c50SThierry Reding 	 * relative GPIO number and flags.
26467049c50SThierry Reding 	 */
26579a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
26679a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
26779a9becdSAlexandre Courbot #endif
26879a9becdSAlexandre Courbot };
26979a9becdSAlexandre Courbot 
27079a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
27179a9becdSAlexandre Courbot 			unsigned offset);
27279a9becdSAlexandre Courbot 
27379a9becdSAlexandre Courbot /* add/remove chips */
274b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
275b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
276b08ea35aSLinus Walleij {
277b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
278b08ea35aSLinus Walleij }
279e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
2800cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
2810cf3292cSLaxman Dewangan 				  void *data);
2820cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
2830cf3292cSLaxman Dewangan 
28479a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
28579a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
28679a9becdSAlexandre Courbot 
28779a9becdSAlexandre Courbot /* lock/unlock as IRQ */
288e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
289e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
2906cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
29179a9becdSAlexandre Courbot 
292143b65d6SLinus Walleij /* Line status inquiry for drivers */
293143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
294143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
295143b65d6SLinus Walleij 
29605f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
29705f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
29805f479bfSCharles Keepax 
299b08ea35aSLinus Walleij /* get driver data */
30043c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
301b08ea35aSLinus Walleij 
302bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
303bb1e88ccSAlexandre Courbot 
3040f4630f3SLinus Walleij struct bgpio_pdata {
3050f4630f3SLinus Walleij 	const char *label;
3060f4630f3SLinus Walleij 	int base;
3070f4630f3SLinus Walleij 	int ngpio;
3080f4630f3SLinus Walleij };
3090f4630f3SLinus Walleij 
310c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
311c474e348SArnd Bergmann 
3120f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
3130f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
3140f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
3150f4630f3SLinus Walleij 	       unsigned long flags);
3160f4630f3SLinus Walleij 
3170f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
3180f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
3190f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
3200f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
3210f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
3220f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
3230f4630f3SLinus Walleij 
3240f4630f3SLinus Walleij #endif
3250f4630f3SLinus Walleij 
32614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
32714250520SLinus Walleij 
32814250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
32914250520SLinus Walleij 		struct irq_chip *irqchip,
3306f79309aSThierry Reding 		unsigned int parent_irq,
33114250520SLinus Walleij 		irq_flow_handler_t parent_handler);
33214250520SLinus Walleij 
333d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
334d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
3356f79309aSThierry Reding 		unsigned int parent_irq);
336d245b3f9SLinus Walleij 
337739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
33814250520SLinus Walleij 			     struct irq_chip *irqchip,
33914250520SLinus Walleij 			     unsigned int first_irq,
34014250520SLinus Walleij 			     irq_flow_handler_t handler,
341a0a8bcf4SGrygorii Strashko 			     unsigned int type,
342d245b3f9SLinus Walleij 			     bool nested,
343a0a8bcf4SGrygorii Strashko 			     struct lock_class_key *lock_key);
344a0a8bcf4SGrygorii Strashko 
345739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
346739e6f59SLinus Walleij 
347739e6f59SLinus Walleij /*
348739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
349739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
350739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
351739e6f59SLinus Walleij  * unique instance.
352739e6f59SLinus Walleij  */
353739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
354739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
355739e6f59SLinus Walleij 				       unsigned int first_irq,
356739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
357739e6f59SLinus Walleij 				       unsigned int type)
358739e6f59SLinus Walleij {
359739e6f59SLinus Walleij 	static struct lock_class_key key;
360739e6f59SLinus Walleij 
361739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
362739e6f59SLinus Walleij 					handler, type, false, &key);
363739e6f59SLinus Walleij }
364739e6f59SLinus Walleij 
365d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
366d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
367d245b3f9SLinus Walleij 			  unsigned int first_irq,
368d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
369d245b3f9SLinus Walleij 			  unsigned int type)
370d245b3f9SLinus Walleij {
371739e6f59SLinus Walleij 
372739e6f59SLinus Walleij 	static struct lock_class_key key;
373739e6f59SLinus Walleij 
374739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
375739e6f59SLinus Walleij 					handler, type, true, &key);
376739e6f59SLinus Walleij }
377739e6f59SLinus Walleij #else
378739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
379739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
380739e6f59SLinus Walleij 				       unsigned int first_irq,
381739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
382739e6f59SLinus Walleij 				       unsigned int type)
383739e6f59SLinus Walleij {
384739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
385739e6f59SLinus Walleij 					handler, type, false, NULL);
386d245b3f9SLinus Walleij }
387d245b3f9SLinus Walleij 
388739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
389739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
390739e6f59SLinus Walleij 			  unsigned int first_irq,
391739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
392739e6f59SLinus Walleij 			  unsigned int type)
393739e6f59SLinus Walleij {
394739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
395739e6f59SLinus Walleij 					handler, type, true, NULL);
396739e6f59SLinus Walleij }
397739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
39814250520SLinus Walleij 
3997d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
40014250520SLinus Walleij 
401c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
402c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
4032956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
4042956b5d9SMika Westerberg 			    unsigned long config);
405c771c2f4SJonas Gorski 
406964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
407964cb341SLinus Walleij 
408964cb341SLinus Walleij /**
409964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
410950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
411964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
412964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
413964cb341SLinus Walleij  */
414964cb341SLinus Walleij struct gpio_pin_range {
415964cb341SLinus Walleij 	struct list_head node;
416964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
417964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
418964cb341SLinus Walleij };
419964cb341SLinus Walleij 
420964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
421964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
422964cb341SLinus Walleij 			   unsigned int npins);
423964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
424964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
425964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
426964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
427964cb341SLinus Walleij 
428964cb341SLinus Walleij #else
429964cb341SLinus Walleij 
430964cb341SLinus Walleij static inline int
431964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
432964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
433964cb341SLinus Walleij 		       unsigned int npins)
434964cb341SLinus Walleij {
435964cb341SLinus Walleij 	return 0;
436964cb341SLinus Walleij }
437964cb341SLinus Walleij static inline int
438964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
439964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
440964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
441964cb341SLinus Walleij {
442964cb341SLinus Walleij 	return 0;
443964cb341SLinus Walleij }
444964cb341SLinus Walleij 
445964cb341SLinus Walleij static inline void
446964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
447964cb341SLinus Walleij {
448964cb341SLinus Walleij }
449964cb341SLinus Walleij 
450964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
451964cb341SLinus Walleij 
452abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
453abdc08a3SAlexandre Courbot 					    const char *label);
454f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
455f7d4ad98SGuenter Roeck 
456bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
457bb1e88ccSAlexandre Courbot 
458bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
459bb1e88ccSAlexandre Courbot {
460bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
461bb1e88ccSAlexandre Courbot 	WARN_ON(1);
462bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
463bb1e88ccSAlexandre Courbot }
464bb1e88ccSAlexandre Courbot 
465bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
466bb1e88ccSAlexandre Courbot 
46779a9becdSAlexandre Courbot #endif
468