xref: /openbmc/linux/include/linux/gpio/driver.h (revision 959bc7b2)
179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot 
4ff2b1359SLinus Walleij #include <linux/device.h>
579a9becdSAlexandre Courbot #include <linux/types.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1279a9becdSAlexandre Courbot 
1379a9becdSAlexandre Courbot struct gpio_desc;
14c9a9972bSAlexandre Courbot struct of_phandle_args;
15c9a9972bSAlexandre Courbot struct device_node;
16f3ed0b66SStephen Rothwell struct seq_file;
17ff2b1359SLinus Walleij struct gpio_device;
18d47529b2SPaul Gortmaker struct module;
1979a9becdSAlexandre Courbot 
20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
21bb1e88ccSAlexandre Courbot 
22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
23c44eafd7SThierry Reding /**
24c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
25c44eafd7SThierry Reding  */
26c44eafd7SThierry Reding struct gpio_irq_chip {
27c44eafd7SThierry Reding 	/**
28da80ff81SThierry Reding 	 * @chip:
29da80ff81SThierry Reding 	 *
30da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
31da80ff81SThierry Reding 	 */
32da80ff81SThierry Reding 	struct irq_chip *chip;
33da80ff81SThierry Reding 
34da80ff81SThierry Reding 	/**
35f0fbe7bcSThierry Reding 	 * @domain:
36f0fbe7bcSThierry Reding 	 *
37f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
38f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
39f0fbe7bcSThierry Reding 	 */
40f0fbe7bcSThierry Reding 	struct irq_domain *domain;
41f0fbe7bcSThierry Reding 
42f0fbe7bcSThierry Reding 	/**
43c44eafd7SThierry Reding 	 * @domain_ops:
44c44eafd7SThierry Reding 	 *
45c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
46c44eafd7SThierry Reding 	 */
47c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
48c44eafd7SThierry Reding 
49c44eafd7SThierry Reding 	/**
50c7a0aa59SThierry Reding 	 * @handler:
51c7a0aa59SThierry Reding 	 *
52c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
53c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
54c7a0aa59SThierry Reding 	 */
55c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
56c7a0aa59SThierry Reding 
57c7a0aa59SThierry Reding 	/**
583634eeb0SThierry Reding 	 * @default_type:
593634eeb0SThierry Reding 	 *
603634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
613634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
623634eeb0SThierry Reding 	 */
633634eeb0SThierry Reding 	unsigned int default_type;
643634eeb0SThierry Reding 
653634eeb0SThierry Reding 	/**
66ca9df053SThierry Reding 	 * @lock_key:
67ca9df053SThierry Reding 	 *
68ca9df053SThierry Reding 	 * Per GPIO IRQ chip lockdep class.
69ca9df053SThierry Reding 	 */
70ca9df053SThierry Reding 	struct lock_class_key *lock_key;
71ca9df053SThierry Reding 
72ca9df053SThierry Reding 	/**
73c44eafd7SThierry Reding 	 * @parent_handler:
74c44eafd7SThierry Reding 	 *
75c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
76c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
77c44eafd7SThierry Reding 	 */
78c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
79c44eafd7SThierry Reding 
80c44eafd7SThierry Reding 	/**
81c44eafd7SThierry Reding 	 * @parent_handler_data:
82c44eafd7SThierry Reding 	 *
83c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
84c44eafd7SThierry Reding 	 * interrupt.
85c44eafd7SThierry Reding 	 */
86c44eafd7SThierry Reding 	void *parent_handler_data;
8739e5f096SThierry Reding 
8839e5f096SThierry Reding 	/**
8939e5f096SThierry Reding 	 * @num_parents:
9039e5f096SThierry Reding 	 *
9139e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
9239e5f096SThierry Reding 	 */
9339e5f096SThierry Reding 	unsigned int num_parents;
9439e5f096SThierry Reding 
9539e5f096SThierry Reding 	/**
9639e5f096SThierry Reding 	 * @parents:
9739e5f096SThierry Reding 	 *
9839e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
9939e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
10039e5f096SThierry Reding 	 */
10139e5f096SThierry Reding 	unsigned int *parents;
102dc6bafeeSThierry Reding 
103dc6bafeeSThierry Reding 	/**
104e0d89728SThierry Reding 	 * @map:
105e0d89728SThierry Reding 	 *
106e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
107e0d89728SThierry Reding 	 */
108e0d89728SThierry Reding 	unsigned int *map;
109e0d89728SThierry Reding 
110e0d89728SThierry Reding 	/**
11160ed54caSThierry Reding 	 * @threaded:
112dc6bafeeSThierry Reding 	 *
11360ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
114dc6bafeeSThierry Reding 	 */
11560ed54caSThierry Reding 	bool threaded;
116dc7b0387SThierry Reding 
117dc7b0387SThierry Reding 	/**
118dc7b0387SThierry Reding 	 * @need_valid_mask:
119dc7b0387SThierry Reding 	 *
120dc7b0387SThierry Reding 	 * If set core allocates @valid_mask with all bits set to one.
121dc7b0387SThierry Reding 	 */
122dc7b0387SThierry Reding 	bool need_valid_mask;
123dc7b0387SThierry Reding 
124dc7b0387SThierry Reding 	/**
125dc7b0387SThierry Reding 	 * @valid_mask:
126dc7b0387SThierry Reding 	 *
127dc7b0387SThierry Reding 	 * If not %NULL holds bitmask of GPIOs which are valid to be included
128dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
129dc7b0387SThierry Reding 	 */
130dc7b0387SThierry Reding 	unsigned long *valid_mask;
1318302cf58SThierry Reding 
1328302cf58SThierry Reding 	/**
1338302cf58SThierry Reding 	 * @first:
1348302cf58SThierry Reding 	 *
1358302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
1368302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
1378302cf58SThierry Reding 	 */
1388302cf58SThierry Reding 	unsigned int first;
139c44eafd7SThierry Reding };
140da80ff81SThierry Reding 
141da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
142da80ff81SThierry Reding {
143da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
144da80ff81SThierry Reding }
145c44eafd7SThierry Reding #endif
146c44eafd7SThierry Reding 
14779a9becdSAlexandre Courbot /**
14879a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
149df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
150df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
151ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
15258383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
15379a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
15479a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
15579a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
15679a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
15779a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
15879a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
15979a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
16079a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
16179a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
16260befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
163eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
164eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
16579a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1665f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1672956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1682956b5d9SMika Westerberg  *	packed config format as generic pinconf.
16979a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
17079a9becdSAlexandre Courbot  *	implementation may not sleep
17179a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
17279a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
17379a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
174af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
175af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
176af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
17730bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
178af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
179af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
18079a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
18179a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
18279a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
18379a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
18479a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
18579a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
18679a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
18779a9becdSAlexandre Courbot  *      number of the gpio.
1889fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
1891c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
1901c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
1911c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
1921c8732bbSLinus Walleij  *	registers.
1930f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
1940f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
19524efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
19624efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
19724efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
1980f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
1990f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
20008bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
2010f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
2020f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
2030f4630f3SLinus Walleij  *	<register width> * 8
2040f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
2050f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
2060f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
2070f4630f3SLinus Walleij  *	safely.
2080f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
2090f4630f3SLinus Walleij  *	direction safely.
21079a9becdSAlexandre Courbot  *
21179a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
21279a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
21379a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
21479a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
21579a9becdSAlexandre Courbot  *
21679a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
21779a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
21879a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
21979a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
22079a9becdSAlexandre Courbot  */
22179a9becdSAlexandre Courbot struct gpio_chip {
22279a9becdSAlexandre Courbot 	const char		*label;
223ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
22458383c78SLinus Walleij 	struct device		*parent;
22579a9becdSAlexandre Courbot 	struct module		*owner;
22679a9becdSAlexandre Courbot 
22779a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
22879a9becdSAlexandre Courbot 						unsigned offset);
22979a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
23079a9becdSAlexandre Courbot 						unsigned offset);
23179a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
23279a9becdSAlexandre Courbot 						unsigned offset);
23379a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
23479a9becdSAlexandre Courbot 						unsigned offset);
23579a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
23679a9becdSAlexandre Courbot 						unsigned offset, int value);
23779a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
23879a9becdSAlexandre Courbot 						unsigned offset);
239eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
240eec1d566SLukas Wunner 						unsigned long *mask,
241eec1d566SLukas Wunner 						unsigned long *bits);
24279a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
24379a9becdSAlexandre Courbot 						unsigned offset, int value);
2445f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
2455f424243SRojhalat Ibrahim 						unsigned long *mask,
2465f424243SRojhalat Ibrahim 						unsigned long *bits);
2472956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
24879a9becdSAlexandre Courbot 					      unsigned offset,
2492956b5d9SMika Westerberg 					      unsigned long config);
25079a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
25179a9becdSAlexandre Courbot 						unsigned offset);
25279a9becdSAlexandre Courbot 
25379a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
25479a9becdSAlexandre Courbot 						struct gpio_chip *chip);
25579a9becdSAlexandre Courbot 	int			base;
25679a9becdSAlexandre Courbot 	u16			ngpio;
25779a9becdSAlexandre Courbot 	const char		*const *names;
2589fb1f39eSLinus Walleij 	bool			can_sleep;
25979a9becdSAlexandre Courbot 
2600f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2610f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2620f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
26324efd94bSLinus Walleij 	bool be_bits;
2640f4630f3SLinus Walleij 	void __iomem *reg_dat;
2650f4630f3SLinus Walleij 	void __iomem *reg_set;
2660f4630f3SLinus Walleij 	void __iomem *reg_clr;
2670f4630f3SLinus Walleij 	void __iomem *reg_dir;
2680f4630f3SLinus Walleij 	int bgpio_bits;
2690f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
2700f4630f3SLinus Walleij 	unsigned long bgpio_data;
2710f4630f3SLinus Walleij 	unsigned long bgpio_dir;
2720f4630f3SLinus Walleij #endif
2730f4630f3SLinus Walleij 
27414250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
27514250520SLinus Walleij 	/*
2767d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
27714250520SLinus Walleij 	 * to handle IRQs for most practical cases.
27814250520SLinus Walleij 	 */
279c44eafd7SThierry Reding 
280c44eafd7SThierry Reding 	/**
281c44eafd7SThierry Reding 	 * @irq:
282c44eafd7SThierry Reding 	 *
283c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
284c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
285c44eafd7SThierry Reding 	 */
286c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
28714250520SLinus Walleij #endif
28814250520SLinus Walleij 
28979a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
29079a9becdSAlexandre Courbot 	/*
29179a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
29279a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
29379a9becdSAlexandre Courbot 	 */
29467049c50SThierry Reding 
29567049c50SThierry Reding 	/**
29667049c50SThierry Reding 	 * @of_node:
29767049c50SThierry Reding 	 *
29867049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
29967049c50SThierry Reding 	 */
30079a9becdSAlexandre Courbot 	struct device_node *of_node;
30167049c50SThierry Reding 
30267049c50SThierry Reding 	/**
30367049c50SThierry Reding 	 * @of_gpio_n_cells:
30467049c50SThierry Reding 	 *
30567049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
30667049c50SThierry Reding 	 */
307e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
30867049c50SThierry Reding 
30967049c50SThierry Reding 	/**
31067049c50SThierry Reding 	 * @of_xlate:
31167049c50SThierry Reding 	 *
31267049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
31367049c50SThierry Reding 	 * relative GPIO number and flags.
31467049c50SThierry Reding 	 */
31579a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
31679a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
31779a9becdSAlexandre Courbot #endif
31879a9becdSAlexandre Courbot };
31979a9becdSAlexandre Courbot 
32079a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
32179a9becdSAlexandre Courbot 			unsigned offset);
32279a9becdSAlexandre Courbot 
32379a9becdSAlexandre Courbot /* add/remove chips */
324959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
325959bc7b2SThierry Reding 				      struct lock_class_key *lock_key);
326959bc7b2SThierry Reding 
327959bc7b2SThierry Reding /**
328959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
329959bc7b2SThierry Reding  * @chip: the chip to register, with chip->base initialized
330959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
331959bc7b2SThierry Reding  *
332959bc7b2SThierry Reding  * Context: potentially before irqs will work
333959bc7b2SThierry Reding  *
334959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
335959bc7b2SThierry Reding  * can be freely used, the chip->parent device must be registered before
336959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
337959bc7b2SThierry Reding  * for GPIOs will fail rudely.
338959bc7b2SThierry Reding  *
339959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
340959bc7b2SThierry Reding  * ie after core_initcall().
341959bc7b2SThierry Reding  *
342959bc7b2SThierry Reding  * If chip->base is negative, this requests dynamic assignment of
343959bc7b2SThierry Reding  * a range of valid GPIOs.
344959bc7b2SThierry Reding  *
345959bc7b2SThierry Reding  * Returns:
346959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
347959bc7b2SThierry Reding  * chip->base is invalid or already associated with a different chip.
348959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
349959bc7b2SThierry Reding  */
350959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
351959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({		\
352959bc7b2SThierry Reding 		static struct lock_class_key key;	\
353959bc7b2SThierry Reding 		gpiochip_add_data_with_key(chip, data, &key);	\
354959bc7b2SThierry Reding 	})
355959bc7b2SThierry Reding #else
356959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL)
357959bc7b2SThierry Reding #endif
358959bc7b2SThierry Reding 
359b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
360b08ea35aSLinus Walleij {
361b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
362b08ea35aSLinus Walleij }
363e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
3640cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
3650cf3292cSLaxman Dewangan 				  void *data);
3660cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
3670cf3292cSLaxman Dewangan 
36879a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
36979a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
37079a9becdSAlexandre Courbot 
37179a9becdSAlexandre Courbot /* lock/unlock as IRQ */
372e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
373e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
3746cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
37579a9becdSAlexandre Courbot 
376143b65d6SLinus Walleij /* Line status inquiry for drivers */
377143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
378143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
379143b65d6SLinus Walleij 
38005f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
38105f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
38205f479bfSCharles Keepax 
383b08ea35aSLinus Walleij /* get driver data */
38443c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
385b08ea35aSLinus Walleij 
386bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
387bb1e88ccSAlexandre Courbot 
3880f4630f3SLinus Walleij struct bgpio_pdata {
3890f4630f3SLinus Walleij 	const char *label;
3900f4630f3SLinus Walleij 	int base;
3910f4630f3SLinus Walleij 	int ngpio;
3920f4630f3SLinus Walleij };
3930f4630f3SLinus Walleij 
394c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
395c474e348SArnd Bergmann 
3960f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
3970f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
3980f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
3990f4630f3SLinus Walleij 	       unsigned long flags);
4000f4630f3SLinus Walleij 
4010f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
4020f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
4030f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
4040f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
4050f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
4060f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
4070f4630f3SLinus Walleij 
4080f4630f3SLinus Walleij #endif
4090f4630f3SLinus Walleij 
41014250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
41114250520SLinus Walleij 
4121b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
4131b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
4141b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
4151b95b4ebSThierry Reding 
41614250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
41714250520SLinus Walleij 		struct irq_chip *irqchip,
4186f79309aSThierry Reding 		unsigned int parent_irq,
41914250520SLinus Walleij 		irq_flow_handler_t parent_handler);
42014250520SLinus Walleij 
421d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
422d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
4236f79309aSThierry Reding 		unsigned int parent_irq);
424d245b3f9SLinus Walleij 
425739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
42614250520SLinus Walleij 			     struct irq_chip *irqchip,
42714250520SLinus Walleij 			     unsigned int first_irq,
42814250520SLinus Walleij 			     irq_flow_handler_t handler,
429a0a8bcf4SGrygorii Strashko 			     unsigned int type,
43060ed54caSThierry Reding 			     bool threaded,
431a0a8bcf4SGrygorii Strashko 			     struct lock_class_key *lock_key);
432a0a8bcf4SGrygorii Strashko 
433739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
434739e6f59SLinus Walleij 
435739e6f59SLinus Walleij /*
436739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
437739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
438739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
439739e6f59SLinus Walleij  * unique instance.
440739e6f59SLinus Walleij  */
441739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
442739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
443739e6f59SLinus Walleij 				       unsigned int first_irq,
444739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
445739e6f59SLinus Walleij 				       unsigned int type)
446739e6f59SLinus Walleij {
447739e6f59SLinus Walleij 	static struct lock_class_key key;
448739e6f59SLinus Walleij 
449739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
450739e6f59SLinus Walleij 					handler, type, false, &key);
451739e6f59SLinus Walleij }
452739e6f59SLinus Walleij 
453d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
454d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
455d245b3f9SLinus Walleij 			  unsigned int first_irq,
456d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
457d245b3f9SLinus Walleij 			  unsigned int type)
458d245b3f9SLinus Walleij {
459739e6f59SLinus Walleij 
460739e6f59SLinus Walleij 	static struct lock_class_key key;
461739e6f59SLinus Walleij 
462739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
463739e6f59SLinus Walleij 					handler, type, true, &key);
464739e6f59SLinus Walleij }
465739e6f59SLinus Walleij #else
466739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
467739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
468739e6f59SLinus Walleij 				       unsigned int first_irq,
469739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
470739e6f59SLinus Walleij 				       unsigned int type)
471739e6f59SLinus Walleij {
472739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
473739e6f59SLinus Walleij 					handler, type, false, NULL);
474d245b3f9SLinus Walleij }
475d245b3f9SLinus Walleij 
476739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
477739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
478739e6f59SLinus Walleij 			  unsigned int first_irq,
479739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
480739e6f59SLinus Walleij 			  unsigned int type)
481739e6f59SLinus Walleij {
482739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
483739e6f59SLinus Walleij 					handler, type, true, NULL);
484739e6f59SLinus Walleij }
485739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
48614250520SLinus Walleij 
4877d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
48814250520SLinus Walleij 
489c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
490c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
4912956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
4922956b5d9SMika Westerberg 			    unsigned long config);
493c771c2f4SJonas Gorski 
494964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
495964cb341SLinus Walleij 
496964cb341SLinus Walleij /**
497964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
498950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
499964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
500964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
501964cb341SLinus Walleij  */
502964cb341SLinus Walleij struct gpio_pin_range {
503964cb341SLinus Walleij 	struct list_head node;
504964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
505964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
506964cb341SLinus Walleij };
507964cb341SLinus Walleij 
508964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
509964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
510964cb341SLinus Walleij 			   unsigned int npins);
511964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
512964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
513964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
514964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
515964cb341SLinus Walleij 
516964cb341SLinus Walleij #else
517964cb341SLinus Walleij 
518964cb341SLinus Walleij static inline int
519964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
520964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
521964cb341SLinus Walleij 		       unsigned int npins)
522964cb341SLinus Walleij {
523964cb341SLinus Walleij 	return 0;
524964cb341SLinus Walleij }
525964cb341SLinus Walleij static inline int
526964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
527964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
528964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
529964cb341SLinus Walleij {
530964cb341SLinus Walleij 	return 0;
531964cb341SLinus Walleij }
532964cb341SLinus Walleij 
533964cb341SLinus Walleij static inline void
534964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
535964cb341SLinus Walleij {
536964cb341SLinus Walleij }
537964cb341SLinus Walleij 
538964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
539964cb341SLinus Walleij 
540abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
541abdc08a3SAlexandre Courbot 					    const char *label);
542f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
543f7d4ad98SGuenter Roeck 
544bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
545bb1e88ccSAlexandre Courbot 
546bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
547bb1e88ccSAlexandre Courbot {
548bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
549bb1e88ccSAlexandre Courbot 	WARN_ON(1);
550bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
551bb1e88ccSAlexandre Courbot }
552bb1e88ccSAlexandre Courbot 
553bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
554bb1e88ccSAlexandre Courbot 
55579a9becdSAlexandre Courbot #endif
556