xref: /openbmc/linux/include/linux/gpio/driver.h (revision 9411e3aa)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5ff2b1359SLinus Walleij #include <linux/device.h>
679a9becdSAlexandre Courbot #include <linux/types.h>
714250520SLinus Walleij #include <linux/irq.h>
814250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
914250520SLinus Walleij #include <linux/irqdomain.h>
10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1379a9becdSAlexandre Courbot 
1479a9becdSAlexandre Courbot struct gpio_desc;
15c9a9972bSAlexandre Courbot struct of_phandle_args;
16c9a9972bSAlexandre Courbot struct device_node;
17f3ed0b66SStephen Rothwell struct seq_file;
18ff2b1359SLinus Walleij struct gpio_device;
19d47529b2SPaul Gortmaker struct module;
2021abf103SLinus Walleij enum gpiod_flags;
215923ea6cSLinus Walleij enum gpio_lookup_flags;
2279a9becdSAlexandre Courbot 
23fdd61a01SLinus Walleij struct gpio_chip;
24fdd61a01SLinus Walleij 
25c44eafd7SThierry Reding /**
26c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
27c44eafd7SThierry Reding  */
28c44eafd7SThierry Reding struct gpio_irq_chip {
29c44eafd7SThierry Reding 	/**
30da80ff81SThierry Reding 	 * @chip:
31da80ff81SThierry Reding 	 *
32da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
33da80ff81SThierry Reding 	 */
34da80ff81SThierry Reding 	struct irq_chip *chip;
35da80ff81SThierry Reding 
36da80ff81SThierry Reding 	/**
37f0fbe7bcSThierry Reding 	 * @domain:
38f0fbe7bcSThierry Reding 	 *
39f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
40f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
41f0fbe7bcSThierry Reding 	 */
42f0fbe7bcSThierry Reding 	struct irq_domain *domain;
43f0fbe7bcSThierry Reding 
44f0fbe7bcSThierry Reding 	/**
45c44eafd7SThierry Reding 	 * @domain_ops:
46c44eafd7SThierry Reding 	 *
47c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
48c44eafd7SThierry Reding 	 */
49c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
50c44eafd7SThierry Reding 
51fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
52fdd61a01SLinus Walleij 	/**
53fdd61a01SLinus Walleij 	 * @fwnode:
54fdd61a01SLinus Walleij 	 *
55fdd61a01SLinus Walleij 	 * Firmware node corresponding to this gpiochip/irqchip, necessary
56fdd61a01SLinus Walleij 	 * for hierarchical irqdomain support.
57fdd61a01SLinus Walleij 	 */
58fdd61a01SLinus Walleij 	struct fwnode_handle *fwnode;
59fdd61a01SLinus Walleij 
60fdd61a01SLinus Walleij 	/**
61fdd61a01SLinus Walleij 	 * @parent_domain:
62fdd61a01SLinus Walleij 	 *
63fdd61a01SLinus Walleij 	 * If non-NULL, will be set as the parent of this GPIO interrupt
64fdd61a01SLinus Walleij 	 * controller's IRQ domain to establish a hierarchical interrupt
65fdd61a01SLinus Walleij 	 * domain. The presence of this will activate the hierarchical
66fdd61a01SLinus Walleij 	 * interrupt support.
67fdd61a01SLinus Walleij 	 */
68fdd61a01SLinus Walleij 	struct irq_domain *parent_domain;
69fdd61a01SLinus Walleij 
70fdd61a01SLinus Walleij 	/**
71fdd61a01SLinus Walleij 	 * @child_to_parent_hwirq:
72fdd61a01SLinus Walleij 	 *
73fdd61a01SLinus Walleij 	 * This callback translates a child hardware IRQ offset to a parent
74fdd61a01SLinus Walleij 	 * hardware IRQ offset on a hierarchical interrupt chip. The child
75fdd61a01SLinus Walleij 	 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
76fdd61a01SLinus Walleij 	 * ngpio field of struct gpio_chip) and the corresponding parent
77fdd61a01SLinus Walleij 	 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
78fdd61a01SLinus Walleij 	 * the driver. The driver can calculate this from an offset or using
79fdd61a01SLinus Walleij 	 * a lookup table or whatever method is best for this chip. Return
80fdd61a01SLinus Walleij 	 * 0 on successful translation in the driver.
81fdd61a01SLinus Walleij 	 *
82fdd61a01SLinus Walleij 	 * If some ranges of hardware IRQs do not have a corresponding parent
83fdd61a01SLinus Walleij 	 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
84fdd61a01SLinus Walleij 	 * @need_valid_mask to make these GPIO lines unavailable for
85fdd61a01SLinus Walleij 	 * translation.
86fdd61a01SLinus Walleij 	 */
87fdd61a01SLinus Walleij 	int (*child_to_parent_hwirq)(struct gpio_chip *chip,
88fdd61a01SLinus Walleij 				     unsigned int child_hwirq,
89fdd61a01SLinus Walleij 				     unsigned int child_type,
90fdd61a01SLinus Walleij 				     unsigned int *parent_hwirq,
91fdd61a01SLinus Walleij 				     unsigned int *parent_type);
92fdd61a01SLinus Walleij 
93fdd61a01SLinus Walleij 	/**
94fdd61a01SLinus Walleij 	 * @populate_parent_fwspec:
95fdd61a01SLinus Walleij 	 *
96fdd61a01SLinus Walleij 	 * This optional callback populates the &struct irq_fwspec for the
97fdd61a01SLinus Walleij 	 * parent's IRQ domain. If this is not specified, then
98fdd61a01SLinus Walleij 	 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
99fdd61a01SLinus Walleij 	 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
100fdd61a01SLinus Walleij 	 * available.
101fdd61a01SLinus Walleij 	 */
102fdd61a01SLinus Walleij 	void (*populate_parent_fwspec)(struct gpio_chip *chip,
103fdd61a01SLinus Walleij 				       struct irq_fwspec *fwspec,
104fdd61a01SLinus Walleij 				       unsigned int parent_hwirq,
105fdd61a01SLinus Walleij 				       unsigned int parent_type);
106fdd61a01SLinus Walleij 
107fdd61a01SLinus Walleij 	/**
108fdd61a01SLinus Walleij 	 * @child_offset_to_irq:
109fdd61a01SLinus Walleij 	 *
110fdd61a01SLinus Walleij 	 * This optional callback is used to translate the child's GPIO line
111fdd61a01SLinus Walleij 	 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
112fdd61a01SLinus Walleij 	 * callback. If this is not specified, then a default callback will be
113fdd61a01SLinus Walleij 	 * provided that returns the line offset.
114fdd61a01SLinus Walleij 	 */
115fdd61a01SLinus Walleij 	unsigned int (*child_offset_to_irq)(struct gpio_chip *chip,
116fdd61a01SLinus Walleij 					    unsigned int pin);
117fdd61a01SLinus Walleij 
118fdd61a01SLinus Walleij 	/**
119fdd61a01SLinus Walleij 	 * @child_irq_domain_ops:
120fdd61a01SLinus Walleij 	 *
121fdd61a01SLinus Walleij 	 * The IRQ domain operations that will be used for this GPIO IRQ
122fdd61a01SLinus Walleij 	 * chip. If no operations are provided, then default callbacks will
123fdd61a01SLinus Walleij 	 * be populated to setup the IRQ hierarchy. Some drivers need to
124fdd61a01SLinus Walleij 	 * supply their own translate function.
125fdd61a01SLinus Walleij 	 */
126fdd61a01SLinus Walleij 	struct irq_domain_ops child_irq_domain_ops;
127fdd61a01SLinus Walleij #endif
128fdd61a01SLinus Walleij 
129c44eafd7SThierry Reding 	/**
130c7a0aa59SThierry Reding 	 * @handler:
131c7a0aa59SThierry Reding 	 *
132c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
133c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
134c7a0aa59SThierry Reding 	 */
135c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
136c7a0aa59SThierry Reding 
137c7a0aa59SThierry Reding 	/**
1383634eeb0SThierry Reding 	 * @default_type:
1393634eeb0SThierry Reding 	 *
1403634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
1413634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
1423634eeb0SThierry Reding 	 */
1433634eeb0SThierry Reding 	unsigned int default_type;
1443634eeb0SThierry Reding 
1453634eeb0SThierry Reding 	/**
146ca9df053SThierry Reding 	 * @lock_key:
147ca9df053SThierry Reding 	 *
14802ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ lock.
149ca9df053SThierry Reding 	 */
150ca9df053SThierry Reding 	struct lock_class_key *lock_key;
15102ad0437SRandy Dunlap 
15202ad0437SRandy Dunlap 	/**
15302ad0437SRandy Dunlap 	 * @request_key:
15402ad0437SRandy Dunlap 	 *
15502ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ request.
15602ad0437SRandy Dunlap 	 */
15739c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
158ca9df053SThierry Reding 
159ca9df053SThierry Reding 	/**
160c44eafd7SThierry Reding 	 * @parent_handler:
161c44eafd7SThierry Reding 	 *
162c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
163c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
164c44eafd7SThierry Reding 	 */
165c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
166c44eafd7SThierry Reding 
167c44eafd7SThierry Reding 	/**
168c44eafd7SThierry Reding 	 * @parent_handler_data:
169c44eafd7SThierry Reding 	 *
170c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
171c44eafd7SThierry Reding 	 * interrupt.
172c44eafd7SThierry Reding 	 */
173c44eafd7SThierry Reding 	void *parent_handler_data;
17439e5f096SThierry Reding 
17539e5f096SThierry Reding 	/**
17639e5f096SThierry Reding 	 * @num_parents:
17739e5f096SThierry Reding 	 *
17839e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
17939e5f096SThierry Reding 	 */
18039e5f096SThierry Reding 	unsigned int num_parents;
18139e5f096SThierry Reding 
18239e5f096SThierry Reding 	/**
18339e5f096SThierry Reding 	 * @parents:
18439e5f096SThierry Reding 	 *
18539e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
18639e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
18739e5f096SThierry Reding 	 */
18839e5f096SThierry Reding 	unsigned int *parents;
189dc6bafeeSThierry Reding 
190dc6bafeeSThierry Reding 	/**
191e0d89728SThierry Reding 	 * @map:
192e0d89728SThierry Reding 	 *
193e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
194e0d89728SThierry Reding 	 */
195e0d89728SThierry Reding 	unsigned int *map;
196e0d89728SThierry Reding 
197e0d89728SThierry Reding 	/**
19860ed54caSThierry Reding 	 * @threaded:
199dc6bafeeSThierry Reding 	 *
20060ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
201dc6bafeeSThierry Reding 	 */
20260ed54caSThierry Reding 	bool threaded;
203dc7b0387SThierry Reding 
204dc7b0387SThierry Reding 	/**
2059411e3aaSAndy Shevchenko 	 * @init_hw: optional routine to initialize hardware before
2069411e3aaSAndy Shevchenko 	 * an IRQ chip will be added. This is quite useful when
2079411e3aaSAndy Shevchenko 	 * a particular driver wants to clear IRQ related registers
2089411e3aaSAndy Shevchenko 	 * in order to avoid undesired events.
2099411e3aaSAndy Shevchenko 	 */
2109411e3aaSAndy Shevchenko 	int (*init_hw)(struct gpio_chip *chip);
2119411e3aaSAndy Shevchenko 
2129411e3aaSAndy Shevchenko 	/**
2135fbe5b58SLinus Walleij 	 * @init_valid_mask: optional routine to initialize @valid_mask, to be
2145fbe5b58SLinus Walleij 	 * used if not all GPIO lines are valid interrupts. Sometimes some
2155fbe5b58SLinus Walleij 	 * lines just cannot fire interrupts, and this routine, when defined,
2165fbe5b58SLinus Walleij 	 * is passed a bitmap in "valid_mask" and it will have ngpios
2175fbe5b58SLinus Walleij 	 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
2185fbe5b58SLinus Walleij 	 * then directly set some bits to "0" if they cannot be used for
2195fbe5b58SLinus Walleij 	 * interrupts.
220dc7b0387SThierry Reding 	 */
2215fbe5b58SLinus Walleij 	void (*init_valid_mask)(struct gpio_chip *chip,
2225fbe5b58SLinus Walleij 				unsigned long *valid_mask,
2235fbe5b58SLinus Walleij 				unsigned int ngpios);
224dc7b0387SThierry Reding 
225dc7b0387SThierry Reding 	/**
226dc7b0387SThierry Reding 	 * @valid_mask:
227dc7b0387SThierry Reding 	 *
228dc7b0387SThierry Reding 	 * If not %NULL holds bitmask of GPIOs which are valid to be included
229dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
230dc7b0387SThierry Reding 	 */
231dc7b0387SThierry Reding 	unsigned long *valid_mask;
2328302cf58SThierry Reding 
2338302cf58SThierry Reding 	/**
2348302cf58SThierry Reding 	 * @first:
2358302cf58SThierry Reding 	 *
2368302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
2378302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
2388302cf58SThierry Reding 	 */
2398302cf58SThierry Reding 	unsigned int first;
240461c1a7dSHans Verkuil 
241461c1a7dSHans Verkuil 	/**
242461c1a7dSHans Verkuil 	 * @irq_enable:
243461c1a7dSHans Verkuil 	 *
244461c1a7dSHans Verkuil 	 * Store old irq_chip irq_enable callback
245461c1a7dSHans Verkuil 	 */
246461c1a7dSHans Verkuil 	void		(*irq_enable)(struct irq_data *data);
247461c1a7dSHans Verkuil 
248461c1a7dSHans Verkuil 	/**
249461c1a7dSHans Verkuil 	 * @irq_disable:
250461c1a7dSHans Verkuil 	 *
251461c1a7dSHans Verkuil 	 * Store old irq_chip irq_disable callback
252461c1a7dSHans Verkuil 	 */
253461c1a7dSHans Verkuil 	void		(*irq_disable)(struct irq_data *data);
254c44eafd7SThierry Reding };
255c44eafd7SThierry Reding 
25679a9becdSAlexandre Courbot /**
25779a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
258df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
259df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
260ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
26158383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
26279a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
26379a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
26479a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
26579a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
26679a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
26779a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
268e48d194dSLinus Walleij  *	(same as GPIOF_DIR_XXX), or negative error.
269e48d194dSLinus Walleij  *	It is recommended to always implement this function, even on
270e48d194dSLinus Walleij  *	input-only or output-only gpio chips.
27179a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
272e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
27379a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
274e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
27560befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
276eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
277eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
27879a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
2795f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
2802956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
2812956b5d9SMika Westerberg  *	packed config format as generic pinconf.
28279a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
28379a9becdSAlexandre Courbot  *	implementation may not sleep
28479a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
28579a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
28679a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
287f99d479bSGeert Uytterhoeven  * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
288f99d479bSGeert Uytterhoeven  *	not all GPIOs are valid.
289af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
290af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
291af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
29230bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
293af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
294af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
29579a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
29679a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
29779a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
29879a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
29979a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
30079a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
30179a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
30279a9becdSAlexandre Courbot  *      number of the gpio.
3039fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
3041c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
3051c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
3061c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
3071c8732bbSLinus Walleij  *	registers.
3080f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
3090f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
31024efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
31124efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
31224efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
3130f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
3140f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
31508bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
316f69e00bdSLinus Walleij  * @reg_dir_out: direction out setting register for generic GPIO
317f69e00bdSLinus Walleij  * @reg_dir_in: direction in setting register for generic GPIO
318f69e00bdSLinus Walleij  * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
319f69e00bdSLinus Walleij  *	be read and we need to rely on out internal state tracking.
3200f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
3210f4630f3SLinus Walleij  *	<register width> * 8
3220f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
3230f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
3240f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
3250f4630f3SLinus Walleij  *	safely.
3260f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
327f69e00bdSLinus Walleij  *	direction safely. A "1" in this word means the line is set as
328f69e00bdSLinus Walleij  *	output.
32979a9becdSAlexandre Courbot  *
33079a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
33179a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
33279a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
33379a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
33479a9becdSAlexandre Courbot  *
33579a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
33679a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
33779a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
33879a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
33979a9becdSAlexandre Courbot  */
34079a9becdSAlexandre Courbot struct gpio_chip {
34179a9becdSAlexandre Courbot 	const char		*label;
342ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
34358383c78SLinus Walleij 	struct device		*parent;
34479a9becdSAlexandre Courbot 	struct module		*owner;
34579a9becdSAlexandre Courbot 
34679a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
34779a9becdSAlexandre Courbot 						unsigned offset);
34879a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
34979a9becdSAlexandre Courbot 						unsigned offset);
35079a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
35179a9becdSAlexandre Courbot 						unsigned offset);
35279a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
35379a9becdSAlexandre Courbot 						unsigned offset);
35479a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
35579a9becdSAlexandre Courbot 						unsigned offset, int value);
35679a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
35779a9becdSAlexandre Courbot 						unsigned offset);
358eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
359eec1d566SLukas Wunner 						unsigned long *mask,
360eec1d566SLukas Wunner 						unsigned long *bits);
36179a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
36279a9becdSAlexandre Courbot 						unsigned offset, int value);
3635f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
3645f424243SRojhalat Ibrahim 						unsigned long *mask,
3655f424243SRojhalat Ibrahim 						unsigned long *bits);
3662956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
36779a9becdSAlexandre Courbot 					      unsigned offset,
3682956b5d9SMika Westerberg 					      unsigned long config);
36979a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
37079a9becdSAlexandre Courbot 						unsigned offset);
37179a9becdSAlexandre Courbot 
37279a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
37379a9becdSAlexandre Courbot 						struct gpio_chip *chip);
374f8ec92a9SRicardo Ribalda Delgado 
375c9fc5affSLinus Walleij 	int			(*init_valid_mask)(struct gpio_chip *chip,
376c9fc5affSLinus Walleij 						   unsigned long *valid_mask,
377c9fc5affSLinus Walleij 						   unsigned int ngpios);
378f8ec92a9SRicardo Ribalda Delgado 
37979a9becdSAlexandre Courbot 	int			base;
38079a9becdSAlexandre Courbot 	u16			ngpio;
38179a9becdSAlexandre Courbot 	const char		*const *names;
3829fb1f39eSLinus Walleij 	bool			can_sleep;
38379a9becdSAlexandre Courbot 
3840f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
3850f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
3860f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
38724efd94bSLinus Walleij 	bool be_bits;
3880f4630f3SLinus Walleij 	void __iomem *reg_dat;
3890f4630f3SLinus Walleij 	void __iomem *reg_set;
3900f4630f3SLinus Walleij 	void __iomem *reg_clr;
391f69e00bdSLinus Walleij 	void __iomem *reg_dir_out;
392f69e00bdSLinus Walleij 	void __iomem *reg_dir_in;
393f69e00bdSLinus Walleij 	bool bgpio_dir_unreadable;
3940f4630f3SLinus Walleij 	int bgpio_bits;
3950f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
3960f4630f3SLinus Walleij 	unsigned long bgpio_data;
3970f4630f3SLinus Walleij 	unsigned long bgpio_dir;
398f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */
3990f4630f3SLinus Walleij 
40014250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
40114250520SLinus Walleij 	/*
4027d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
40314250520SLinus Walleij 	 * to handle IRQs for most practical cases.
40414250520SLinus Walleij 	 */
405c44eafd7SThierry Reding 
406c44eafd7SThierry Reding 	/**
407c44eafd7SThierry Reding 	 * @irq:
408c44eafd7SThierry Reding 	 *
409c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
410c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
411c44eafd7SThierry Reding 	 */
412c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
413f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */
41414250520SLinus Walleij 
415726cb3baSStephen Boyd 	/**
416726cb3baSStephen Boyd 	 * @valid_mask:
417726cb3baSStephen Boyd 	 *
418726cb3baSStephen Boyd 	 * If not %NULL holds bitmask of GPIOs which are valid to be used
419726cb3baSStephen Boyd 	 * from the chip.
420726cb3baSStephen Boyd 	 */
421726cb3baSStephen Boyd 	unsigned long *valid_mask;
422726cb3baSStephen Boyd 
42379a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
42479a9becdSAlexandre Courbot 	/*
42579a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
42679a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
42779a9becdSAlexandre Courbot 	 */
42867049c50SThierry Reding 
42967049c50SThierry Reding 	/**
43067049c50SThierry Reding 	 * @of_node:
43167049c50SThierry Reding 	 *
43267049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
43367049c50SThierry Reding 	 */
43479a9becdSAlexandre Courbot 	struct device_node *of_node;
43567049c50SThierry Reding 
43667049c50SThierry Reding 	/**
43767049c50SThierry Reding 	 * @of_gpio_n_cells:
43867049c50SThierry Reding 	 *
43967049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
44067049c50SThierry Reding 	 */
441e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
44267049c50SThierry Reding 
44367049c50SThierry Reding 	/**
44467049c50SThierry Reding 	 * @of_xlate:
44567049c50SThierry Reding 	 *
44667049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
44767049c50SThierry Reding 	 * relative GPIO number and flags.
44867049c50SThierry Reding 	 */
44979a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
45079a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
451f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */
45279a9becdSAlexandre Courbot };
45379a9becdSAlexandre Courbot 
45479a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
45579a9becdSAlexandre Courbot 			unsigned offset);
45679a9becdSAlexandre Courbot 
45779a9becdSAlexandre Courbot /* add/remove chips */
458959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
45939c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
46039c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
461959bc7b2SThierry Reding 
462959bc7b2SThierry Reding /**
463959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
464959bc7b2SThierry Reding  * @chip: the chip to register, with chip->base initialized
465959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
466959bc7b2SThierry Reding  *
467959bc7b2SThierry Reding  * Context: potentially before irqs will work
468959bc7b2SThierry Reding  *
469959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
470959bc7b2SThierry Reding  * can be freely used, the chip->parent device must be registered before
471959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
472959bc7b2SThierry Reding  * for GPIOs will fail rudely.
473959bc7b2SThierry Reding  *
474959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
475959bc7b2SThierry Reding  * ie after core_initcall().
476959bc7b2SThierry Reding  *
477959bc7b2SThierry Reding  * If chip->base is negative, this requests dynamic assignment of
478959bc7b2SThierry Reding  * a range of valid GPIOs.
479959bc7b2SThierry Reding  *
480959bc7b2SThierry Reding  * Returns:
481959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
482959bc7b2SThierry Reding  * chip->base is invalid or already associated with a different chip.
483959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
484959bc7b2SThierry Reding  */
485959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
486959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({		\
48739c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
48839c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
48939c3fd58SAndrew Lunn 		gpiochip_add_data_with_key(chip, data, &lock_key, \
49039c3fd58SAndrew Lunn 					   &request_key);	  \
491959bc7b2SThierry Reding 	})
492959bc7b2SThierry Reding #else
49339c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
494f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */
495959bc7b2SThierry Reding 
496b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
497b08ea35aSLinus Walleij {
498b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
499b08ea35aSLinus Walleij }
500e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
5010cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
5020cf3292cSLaxman Dewangan 				  void *data);
5030cf3292cSLaxman Dewangan 
50479a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
50579a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
50679a9becdSAlexandre Courbot 
5076cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
5084e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
5094e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
5104e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
5114e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
51279a9becdSAlexandre Courbot 
513143b65d6SLinus Walleij /* Line status inquiry for drivers */
514143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
515143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
516143b65d6SLinus Walleij 
51705f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
51805f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
519726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
52005f479bfSCharles Keepax 
521b08ea35aSLinus Walleij /* get driver data */
52243c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
523b08ea35aSLinus Walleij 
5240f4630f3SLinus Walleij struct bgpio_pdata {
5250f4630f3SLinus Walleij 	const char *label;
5260f4630f3SLinus Walleij 	int base;
5270f4630f3SLinus Walleij 	int ngpio;
5280f4630f3SLinus Walleij };
5290f4630f3SLinus Walleij 
530fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
531fdd61a01SLinus Walleij 
532fdd61a01SLinus Walleij void gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *chip,
533fdd61a01SLinus Walleij 					     struct irq_fwspec *fwspec,
534fdd61a01SLinus Walleij 					     unsigned int parent_hwirq,
535fdd61a01SLinus Walleij 					     unsigned int parent_type);
536fdd61a01SLinus Walleij void gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *chip,
537fdd61a01SLinus Walleij 					      struct irq_fwspec *fwspec,
538fdd61a01SLinus Walleij 					      unsigned int parent_hwirq,
539fdd61a01SLinus Walleij 					      unsigned int parent_type);
540fdd61a01SLinus Walleij 
541fdd61a01SLinus Walleij #else
542fdd61a01SLinus Walleij 
543f52a0c7bSStephen Rothwell static inline void gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *chip,
544fdd61a01SLinus Walleij 						    struct irq_fwspec *fwspec,
545fdd61a01SLinus Walleij 						    unsigned int parent_hwirq,
546fdd61a01SLinus Walleij 						    unsigned int parent_type)
547fdd61a01SLinus Walleij {
548fdd61a01SLinus Walleij }
549fdd61a01SLinus Walleij 
550f52a0c7bSStephen Rothwell static inline void gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *chip,
551fdd61a01SLinus Walleij 						     struct irq_fwspec *fwspec,
552fdd61a01SLinus Walleij 						     unsigned int parent_hwirq,
553fdd61a01SLinus Walleij 						     unsigned int parent_type)
554fdd61a01SLinus Walleij {
555fdd61a01SLinus Walleij }
556fdd61a01SLinus Walleij 
557fdd61a01SLinus Walleij #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
558fdd61a01SLinus Walleij 
5590f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
5600f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
5610f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
5620f4630f3SLinus Walleij 	       unsigned long flags);
5630f4630f3SLinus Walleij 
5640f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
5650f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
5660f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
5670f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
5680f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
5690f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
5700f4630f3SLinus Walleij 
5711b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
5721b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
5731b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
5741b95b4ebSThierry Reding 
575ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain,
576ef74f70eSBrian Masney 				 struct irq_data *data, bool reserve);
577ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
578ef74f70eSBrian Masney 				    struct irq_data *data);
579ef74f70eSBrian Masney 
58014250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
58114250520SLinus Walleij 		struct irq_chip *irqchip,
5826f79309aSThierry Reding 		unsigned int parent_irq,
58314250520SLinus Walleij 		irq_flow_handler_t parent_handler);
58414250520SLinus Walleij 
585d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
586d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
5876f79309aSThierry Reding 		unsigned int parent_irq);
588d245b3f9SLinus Walleij 
589739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
59014250520SLinus Walleij 			     struct irq_chip *irqchip,
59114250520SLinus Walleij 			     unsigned int first_irq,
59214250520SLinus Walleij 			     irq_flow_handler_t handler,
593a0a8bcf4SGrygorii Strashko 			     unsigned int type,
59460ed54caSThierry Reding 			     bool threaded,
59539c3fd58SAndrew Lunn 			     struct lock_class_key *lock_key,
59639c3fd58SAndrew Lunn 			     struct lock_class_key *request_key);
597a0a8bcf4SGrygorii Strashko 
59864ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
59964ff2c8eSStephen Boyd 				unsigned int offset);
60064ff2c8eSStephen Boyd 
601739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
602739e6f59SLinus Walleij 
603739e6f59SLinus Walleij /*
604739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
605739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
606739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
607739e6f59SLinus Walleij  * unique instance.
608739e6f59SLinus Walleij  */
609739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
610739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
611739e6f59SLinus Walleij 				       unsigned int first_irq,
612739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
613739e6f59SLinus Walleij 				       unsigned int type)
614739e6f59SLinus Walleij {
61539c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
61639c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
617739e6f59SLinus Walleij 
618739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
61939c3fd58SAndrew Lunn 					handler, type, false,
62039c3fd58SAndrew Lunn 					&lock_key, &request_key);
621739e6f59SLinus Walleij }
622739e6f59SLinus Walleij 
623d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
624d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
625d245b3f9SLinus Walleij 			  unsigned int first_irq,
626d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
627d245b3f9SLinus Walleij 			  unsigned int type)
628d245b3f9SLinus Walleij {
629739e6f59SLinus Walleij 
63039c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
63139c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
632739e6f59SLinus Walleij 
633739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
63439c3fd58SAndrew Lunn 					handler, type, true,
63539c3fd58SAndrew Lunn 					&lock_key, &request_key);
636739e6f59SLinus Walleij }
637f310f2efSEnrico Weigelt #else /* ! CONFIG_LOCKDEP */
638739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
639739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
640739e6f59SLinus Walleij 				       unsigned int first_irq,
641739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
642739e6f59SLinus Walleij 				       unsigned int type)
643739e6f59SLinus Walleij {
644739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
64539c3fd58SAndrew Lunn 					handler, type, false, NULL, NULL);
646d245b3f9SLinus Walleij }
647d245b3f9SLinus Walleij 
648739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
649739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
650739e6f59SLinus Walleij 			  unsigned int first_irq,
651739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
652739e6f59SLinus Walleij 			  unsigned int type)
653739e6f59SLinus Walleij {
654739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
65539c3fd58SAndrew Lunn 					handler, type, true, NULL, NULL);
656739e6f59SLinus Walleij }
657739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
65814250520SLinus Walleij 
659c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
660c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
6612956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
6622956b5d9SMika Westerberg 			    unsigned long config);
663c771c2f4SJonas Gorski 
664964cb341SLinus Walleij /**
665964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
666950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
667964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
668964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
669964cb341SLinus Walleij  */
670964cb341SLinus Walleij struct gpio_pin_range {
671964cb341SLinus Walleij 	struct list_head node;
672964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
673964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
674964cb341SLinus Walleij };
675964cb341SLinus Walleij 
6769091373aSMasahiro Yamada #ifdef CONFIG_PINCTRL
6779091373aSMasahiro Yamada 
678964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
679964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
680964cb341SLinus Walleij 			   unsigned int npins);
681964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
682964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
683964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
684964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
685964cb341SLinus Walleij 
686f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */
687964cb341SLinus Walleij 
688964cb341SLinus Walleij static inline int
689964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
690964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
691964cb341SLinus Walleij 		       unsigned int npins)
692964cb341SLinus Walleij {
693964cb341SLinus Walleij 	return 0;
694964cb341SLinus Walleij }
695964cb341SLinus Walleij static inline int
696964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
697964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
698964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
699964cb341SLinus Walleij {
700964cb341SLinus Walleij 	return 0;
701964cb341SLinus Walleij }
702964cb341SLinus Walleij 
703964cb341SLinus Walleij static inline void
704964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
705964cb341SLinus Walleij {
706964cb341SLinus Walleij }
707964cb341SLinus Walleij 
708964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
709964cb341SLinus Walleij 
710abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
71121abf103SLinus Walleij 					    const char *label,
7125923ea6cSLinus Walleij 					    enum gpio_lookup_flags lflags,
7135923ea6cSLinus Walleij 					    enum gpiod_flags dflags);
714f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
715f7d4ad98SGuenter Roeck 
71664ebde5bSJan Kundrát void devprop_gpiochip_set_names(struct gpio_chip *chip,
71764ebde5bSJan Kundrát 				const struct fwnode_handle *fwnode);
71864ebde5bSJan Kundrát 
719ae0755b5SLinus Walleij #ifdef CONFIG_GPIOLIB
720ae0755b5SLinus Walleij 
721c7663fa2SYueHaibing /* lock/unlock as IRQ */
722c7663fa2SYueHaibing int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
723c7663fa2SYueHaibing void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
724c7663fa2SYueHaibing 
7259091373aSMasahiro Yamada 
7269091373aSMasahiro Yamada struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
7279091373aSMasahiro Yamada 
728bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
729bb1e88ccSAlexandre Courbot 
730bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
731bb1e88ccSAlexandre Courbot {
732bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
733bb1e88ccSAlexandre Courbot 	WARN_ON(1);
734bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
735bb1e88ccSAlexandre Courbot }
736bb1e88ccSAlexandre Courbot 
737c7663fa2SYueHaibing static inline int gpiochip_lock_as_irq(struct gpio_chip *chip,
738c7663fa2SYueHaibing 				       unsigned int offset)
739c7663fa2SYueHaibing {
740c7663fa2SYueHaibing 	WARN_ON(1);
741c7663fa2SYueHaibing 	return -EINVAL;
742c7663fa2SYueHaibing }
743c7663fa2SYueHaibing 
744c7663fa2SYueHaibing static inline void gpiochip_unlock_as_irq(struct gpio_chip *chip,
745c7663fa2SYueHaibing 					  unsigned int offset)
746c7663fa2SYueHaibing {
747c7663fa2SYueHaibing 	WARN_ON(1);
748c7663fa2SYueHaibing }
749bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
750bb1e88ccSAlexandre Courbot 
7519091373aSMasahiro Yamada #endif /* __LINUX_GPIO_DRIVER_H */
752