1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 479a9becdSAlexandre Courbot 5ff2b1359SLinus Walleij #include <linux/device.h> 679a9becdSAlexandre Courbot #include <linux/types.h> 714250520SLinus Walleij #include <linux/irq.h> 814250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 914250520SLinus Walleij #include <linux/irqdomain.h> 10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1379a9becdSAlexandre Courbot 1479a9becdSAlexandre Courbot struct gpio_desc; 15c9a9972bSAlexandre Courbot struct of_phandle_args; 16c9a9972bSAlexandre Courbot struct device_node; 17f3ed0b66SStephen Rothwell struct seq_file; 18ff2b1359SLinus Walleij struct gpio_device; 19d47529b2SPaul Gortmaker struct module; 2021abf103SLinus Walleij enum gpiod_flags; 215923ea6cSLinus Walleij enum gpio_lookup_flags; 2279a9becdSAlexandre Courbot 23c44eafd7SThierry Reding /** 24c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 25c44eafd7SThierry Reding */ 26c44eafd7SThierry Reding struct gpio_irq_chip { 27c44eafd7SThierry Reding /** 28da80ff81SThierry Reding * @chip: 29da80ff81SThierry Reding * 30da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 31da80ff81SThierry Reding */ 32da80ff81SThierry Reding struct irq_chip *chip; 33da80ff81SThierry Reding 34da80ff81SThierry Reding /** 35f0fbe7bcSThierry Reding * @domain: 36f0fbe7bcSThierry Reding * 37f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 38f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 39f0fbe7bcSThierry Reding */ 40f0fbe7bcSThierry Reding struct irq_domain *domain; 41f0fbe7bcSThierry Reding 42f0fbe7bcSThierry Reding /** 43c44eafd7SThierry Reding * @domain_ops: 44c44eafd7SThierry Reding * 45c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 46c44eafd7SThierry Reding */ 47c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 48c44eafd7SThierry Reding 49c44eafd7SThierry Reding /** 50c7a0aa59SThierry Reding * @handler: 51c7a0aa59SThierry Reding * 52c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 53c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 54c7a0aa59SThierry Reding */ 55c7a0aa59SThierry Reding irq_flow_handler_t handler; 56c7a0aa59SThierry Reding 57c7a0aa59SThierry Reding /** 583634eeb0SThierry Reding * @default_type: 593634eeb0SThierry Reding * 603634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 613634eeb0SThierry Reding * initialization, provided by GPIO driver. 623634eeb0SThierry Reding */ 633634eeb0SThierry Reding unsigned int default_type; 643634eeb0SThierry Reding 653634eeb0SThierry Reding /** 66ca9df053SThierry Reding * @lock_key: 67ca9df053SThierry Reding * 6802ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ lock. 69ca9df053SThierry Reding */ 70ca9df053SThierry Reding struct lock_class_key *lock_key; 7102ad0437SRandy Dunlap 7202ad0437SRandy Dunlap /** 7302ad0437SRandy Dunlap * @request_key: 7402ad0437SRandy Dunlap * 7502ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ request. 7602ad0437SRandy Dunlap */ 7739c3fd58SAndrew Lunn struct lock_class_key *request_key; 78ca9df053SThierry Reding 79ca9df053SThierry Reding /** 80c44eafd7SThierry Reding * @parent_handler: 81c44eafd7SThierry Reding * 82c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 83c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 84c44eafd7SThierry Reding */ 85c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 86c44eafd7SThierry Reding 87c44eafd7SThierry Reding /** 88c44eafd7SThierry Reding * @parent_handler_data: 89c44eafd7SThierry Reding * 90c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 91c44eafd7SThierry Reding * interrupt. 92c44eafd7SThierry Reding */ 93c44eafd7SThierry Reding void *parent_handler_data; 9439e5f096SThierry Reding 9539e5f096SThierry Reding /** 9639e5f096SThierry Reding * @num_parents: 9739e5f096SThierry Reding * 9839e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 9939e5f096SThierry Reding */ 10039e5f096SThierry Reding unsigned int num_parents; 10139e5f096SThierry Reding 10239e5f096SThierry Reding /** 10339e5f096SThierry Reding * @parents: 10439e5f096SThierry Reding * 10539e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 10639e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 10739e5f096SThierry Reding */ 10839e5f096SThierry Reding unsigned int *parents; 109dc6bafeeSThierry Reding 110dc6bafeeSThierry Reding /** 111e0d89728SThierry Reding * @map: 112e0d89728SThierry Reding * 113e0d89728SThierry Reding * A list of interrupt parents for each line of a GPIO chip. 114e0d89728SThierry Reding */ 115e0d89728SThierry Reding unsigned int *map; 116e0d89728SThierry Reding 117e0d89728SThierry Reding /** 11860ed54caSThierry Reding * @threaded: 119dc6bafeeSThierry Reding * 12060ed54caSThierry Reding * True if set the interrupt handling uses nested threads. 121dc6bafeeSThierry Reding */ 12260ed54caSThierry Reding bool threaded; 123dc7b0387SThierry Reding 124dc7b0387SThierry Reding /** 125dc7b0387SThierry Reding * @need_valid_mask: 126dc7b0387SThierry Reding * 127dc7b0387SThierry Reding * If set core allocates @valid_mask with all bits set to one. 128dc7b0387SThierry Reding */ 129dc7b0387SThierry Reding bool need_valid_mask; 130dc7b0387SThierry Reding 131dc7b0387SThierry Reding /** 132dc7b0387SThierry Reding * @valid_mask: 133dc7b0387SThierry Reding * 134dc7b0387SThierry Reding * If not %NULL holds bitmask of GPIOs which are valid to be included 135dc7b0387SThierry Reding * in IRQ domain of the chip. 136dc7b0387SThierry Reding */ 137dc7b0387SThierry Reding unsigned long *valid_mask; 1388302cf58SThierry Reding 1398302cf58SThierry Reding /** 1408302cf58SThierry Reding * @first: 1418302cf58SThierry Reding * 1428302cf58SThierry Reding * Required for static IRQ allocation. If set, irq_domain_add_simple() 1438302cf58SThierry Reding * will allocate and map all IRQs during initialization. 1448302cf58SThierry Reding */ 1458302cf58SThierry Reding unsigned int first; 146461c1a7dSHans Verkuil 147461c1a7dSHans Verkuil /** 148461c1a7dSHans Verkuil * @irq_enable: 149461c1a7dSHans Verkuil * 150461c1a7dSHans Verkuil * Store old irq_chip irq_enable callback 151461c1a7dSHans Verkuil */ 152461c1a7dSHans Verkuil void (*irq_enable)(struct irq_data *data); 153461c1a7dSHans Verkuil 154461c1a7dSHans Verkuil /** 155461c1a7dSHans Verkuil * @irq_disable: 156461c1a7dSHans Verkuil * 157461c1a7dSHans Verkuil * Store old irq_chip irq_disable callback 158461c1a7dSHans Verkuil */ 159461c1a7dSHans Verkuil void (*irq_disable)(struct irq_data *data); 160c44eafd7SThierry Reding }; 161c44eafd7SThierry Reding 16279a9becdSAlexandre Courbot /** 16379a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 164df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 165df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 166ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 16758383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 16879a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 16979a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 17079a9becdSAlexandre Courbot * enabling module power and clock; may sleep 17179a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 17279a9becdSAlexandre Courbot * disabling module power and clock; may sleep 17379a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 174e48d194dSLinus Walleij * (same as GPIOF_DIR_XXX), or negative error. 175e48d194dSLinus Walleij * It is recommended to always implement this function, even on 176e48d194dSLinus Walleij * input-only or output-only gpio chips. 17779a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 178e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 17979a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 180e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 18160befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 182eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 183eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 18479a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1855f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1862956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1872956b5d9SMika Westerberg * packed config format as generic pinconf. 18879a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 18979a9becdSAlexandre Courbot * implementation may not sleep 19079a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 19179a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 19279a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 193f99d479bSGeert Uytterhoeven * @init_valid_mask: optional routine to initialize @valid_mask, to be used if 194f99d479bSGeert Uytterhoeven * not all GPIOs are valid. 195af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 196af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 197af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 19830bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 199af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 200af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 20179a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 20279a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 20379a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 20479a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 20579a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 20679a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 20779a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 20879a9becdSAlexandre Courbot * number of the gpio. 2099fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 2101c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 2111c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 2121c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 2131c8732bbSLinus Walleij * registers. 2140f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 2150f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 21624efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 21724efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 21824efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 2190f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 2200f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 22108bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 222f69e00bdSLinus Walleij * @reg_dir_out: direction out setting register for generic GPIO 223f69e00bdSLinus Walleij * @reg_dir_in: direction in setting register for generic GPIO 224f69e00bdSLinus Walleij * @bgpio_dir_unreadable: indicates that the direction register(s) cannot 225f69e00bdSLinus Walleij * be read and we need to rely on out internal state tracking. 2260f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 2270f4630f3SLinus Walleij * <register width> * 8 2280f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 2290f4630f3SLinus Walleij * shadowed and real data registers writes together. 2300f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 2310f4630f3SLinus Walleij * safely. 2320f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 233f69e00bdSLinus Walleij * direction safely. A "1" in this word means the line is set as 234f69e00bdSLinus Walleij * output. 23579a9becdSAlexandre Courbot * 23679a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 23779a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 23879a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 23979a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 24079a9becdSAlexandre Courbot * 24179a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 24279a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 24379a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 24479a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 24579a9becdSAlexandre Courbot */ 24679a9becdSAlexandre Courbot struct gpio_chip { 24779a9becdSAlexandre Courbot const char *label; 248ff2b1359SLinus Walleij struct gpio_device *gpiodev; 24958383c78SLinus Walleij struct device *parent; 25079a9becdSAlexandre Courbot struct module *owner; 25179a9becdSAlexandre Courbot 25279a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 25379a9becdSAlexandre Courbot unsigned offset); 25479a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 25579a9becdSAlexandre Courbot unsigned offset); 25679a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 25779a9becdSAlexandre Courbot unsigned offset); 25879a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 25979a9becdSAlexandre Courbot unsigned offset); 26079a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 26179a9becdSAlexandre Courbot unsigned offset, int value); 26279a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 26379a9becdSAlexandre Courbot unsigned offset); 264eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 265eec1d566SLukas Wunner unsigned long *mask, 266eec1d566SLukas Wunner unsigned long *bits); 26779a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 26879a9becdSAlexandre Courbot unsigned offset, int value); 2695f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2705f424243SRojhalat Ibrahim unsigned long *mask, 2715f424243SRojhalat Ibrahim unsigned long *bits); 2722956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 27379a9becdSAlexandre Courbot unsigned offset, 2742956b5d9SMika Westerberg unsigned long config); 27579a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 27679a9becdSAlexandre Courbot unsigned offset); 27779a9becdSAlexandre Courbot 27879a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 27979a9becdSAlexandre Courbot struct gpio_chip *chip); 280f8ec92a9SRicardo Ribalda Delgado 281f8ec92a9SRicardo Ribalda Delgado int (*init_valid_mask)(struct gpio_chip *chip); 282f8ec92a9SRicardo Ribalda Delgado 28379a9becdSAlexandre Courbot int base; 28479a9becdSAlexandre Courbot u16 ngpio; 28579a9becdSAlexandre Courbot const char *const *names; 2869fb1f39eSLinus Walleij bool can_sleep; 28779a9becdSAlexandre Courbot 2880f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2890f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2900f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 29124efd94bSLinus Walleij bool be_bits; 2920f4630f3SLinus Walleij void __iomem *reg_dat; 2930f4630f3SLinus Walleij void __iomem *reg_set; 2940f4630f3SLinus Walleij void __iomem *reg_clr; 295f69e00bdSLinus Walleij void __iomem *reg_dir_out; 296f69e00bdSLinus Walleij void __iomem *reg_dir_in; 297f69e00bdSLinus Walleij bool bgpio_dir_unreadable; 2980f4630f3SLinus Walleij int bgpio_bits; 2990f4630f3SLinus Walleij spinlock_t bgpio_lock; 3000f4630f3SLinus Walleij unsigned long bgpio_data; 3010f4630f3SLinus Walleij unsigned long bgpio_dir; 302f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */ 3030f4630f3SLinus Walleij 30414250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 30514250520SLinus Walleij /* 3067d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 30714250520SLinus Walleij * to handle IRQs for most practical cases. 30814250520SLinus Walleij */ 309c44eafd7SThierry Reding 310c44eafd7SThierry Reding /** 311c44eafd7SThierry Reding * @irq: 312c44eafd7SThierry Reding * 313c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 314c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 315c44eafd7SThierry Reding */ 316c44eafd7SThierry Reding struct gpio_irq_chip irq; 317f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */ 31814250520SLinus Walleij 319726cb3baSStephen Boyd /** 320726cb3baSStephen Boyd * @need_valid_mask: 321726cb3baSStephen Boyd * 322f8ec92a9SRicardo Ribalda Delgado * If set core allocates @valid_mask with all its values initialized 323f8ec92a9SRicardo Ribalda Delgado * with init_valid_mask() or set to one if init_valid_mask() is not 324f8ec92a9SRicardo Ribalda Delgado * defined 325726cb3baSStephen Boyd */ 326726cb3baSStephen Boyd bool need_valid_mask; 327726cb3baSStephen Boyd 328726cb3baSStephen Boyd /** 329726cb3baSStephen Boyd * @valid_mask: 330726cb3baSStephen Boyd * 331726cb3baSStephen Boyd * If not %NULL holds bitmask of GPIOs which are valid to be used 332726cb3baSStephen Boyd * from the chip. 333726cb3baSStephen Boyd */ 334726cb3baSStephen Boyd unsigned long *valid_mask; 335726cb3baSStephen Boyd 33679a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 33779a9becdSAlexandre Courbot /* 33879a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 33979a9becdSAlexandre Courbot * device tree automatically may have an OF translation 34079a9becdSAlexandre Courbot */ 34167049c50SThierry Reding 34267049c50SThierry Reding /** 34367049c50SThierry Reding * @of_node: 34467049c50SThierry Reding * 34567049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 34667049c50SThierry Reding */ 34779a9becdSAlexandre Courbot struct device_node *of_node; 34867049c50SThierry Reding 34967049c50SThierry Reding /** 35067049c50SThierry Reding * @of_gpio_n_cells: 35167049c50SThierry Reding * 35267049c50SThierry Reding * Number of cells used to form the GPIO specifier. 35367049c50SThierry Reding */ 354e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 35567049c50SThierry Reding 35667049c50SThierry Reding /** 35767049c50SThierry Reding * @of_xlate: 35867049c50SThierry Reding * 35967049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 36067049c50SThierry Reding * relative GPIO number and flags. 36167049c50SThierry Reding */ 36279a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 36379a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 364f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */ 36579a9becdSAlexandre Courbot }; 36679a9becdSAlexandre Courbot 36779a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 36879a9becdSAlexandre Courbot unsigned offset); 36979a9becdSAlexandre Courbot 37079a9becdSAlexandre Courbot /* add/remove chips */ 371959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data, 37239c3fd58SAndrew Lunn struct lock_class_key *lock_key, 37339c3fd58SAndrew Lunn struct lock_class_key *request_key); 374959bc7b2SThierry Reding 375959bc7b2SThierry Reding /** 376959bc7b2SThierry Reding * gpiochip_add_data() - register a gpio_chip 377959bc7b2SThierry Reding * @chip: the chip to register, with chip->base initialized 378959bc7b2SThierry Reding * @data: driver-private data associated with this chip 379959bc7b2SThierry Reding * 380959bc7b2SThierry Reding * Context: potentially before irqs will work 381959bc7b2SThierry Reding * 382959bc7b2SThierry Reding * When gpiochip_add_data() is called very early during boot, so that GPIOs 383959bc7b2SThierry Reding * can be freely used, the chip->parent device must be registered before 384959bc7b2SThierry Reding * the gpio framework's arch_initcall(). Otherwise sysfs initialization 385959bc7b2SThierry Reding * for GPIOs will fail rudely. 386959bc7b2SThierry Reding * 387959bc7b2SThierry Reding * gpiochip_add_data() must only be called after gpiolib initialization, 388959bc7b2SThierry Reding * ie after core_initcall(). 389959bc7b2SThierry Reding * 390959bc7b2SThierry Reding * If chip->base is negative, this requests dynamic assignment of 391959bc7b2SThierry Reding * a range of valid GPIOs. 392959bc7b2SThierry Reding * 393959bc7b2SThierry Reding * Returns: 394959bc7b2SThierry Reding * A negative errno if the chip can't be registered, such as because the 395959bc7b2SThierry Reding * chip->base is invalid or already associated with a different chip. 396959bc7b2SThierry Reding * Otherwise it returns zero as a success code. 397959bc7b2SThierry Reding */ 398959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP 399959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({ \ 40039c3fd58SAndrew Lunn static struct lock_class_key lock_key; \ 40139c3fd58SAndrew Lunn static struct lock_class_key request_key; \ 40239c3fd58SAndrew Lunn gpiochip_add_data_with_key(chip, data, &lock_key, \ 40339c3fd58SAndrew Lunn &request_key); \ 404959bc7b2SThierry Reding }) 405959bc7b2SThierry Reding #else 40639c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL) 407f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */ 408959bc7b2SThierry Reding 409b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 410b08ea35aSLinus Walleij { 411b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 412b08ea35aSLinus Walleij } 413e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 4140cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 4150cf3292cSLaxman Dewangan void *data); 4160cf3292cSLaxman Dewangan 41779a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 41879a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 41979a9becdSAlexandre Courbot 42079a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 421e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 422e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 4236cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 4244e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset); 4254e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset); 4264e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset); 4274e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset); 42879a9becdSAlexandre Courbot 429143b65d6SLinus Walleij /* Line status inquiry for drivers */ 430143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 431143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 432143b65d6SLinus Walleij 43305f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 43405f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 435726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset); 43605f479bfSCharles Keepax 437b08ea35aSLinus Walleij /* get driver data */ 43843c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 439b08ea35aSLinus Walleij 4400f4630f3SLinus Walleij struct bgpio_pdata { 4410f4630f3SLinus Walleij const char *label; 4420f4630f3SLinus Walleij int base; 4430f4630f3SLinus Walleij int ngpio; 4440f4630f3SLinus Walleij }; 4450f4630f3SLinus Walleij 4460f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 4470f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 4480f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 4490f4630f3SLinus Walleij unsigned long flags); 4500f4630f3SLinus Walleij 4510f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 4520f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 4530f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 4540f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 4550f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 4560f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 4570f4630f3SLinus Walleij 4581b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq, 4591b95b4ebSThierry Reding irq_hw_number_t hwirq); 4601b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq); 4611b95b4ebSThierry Reding 462ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain, 463ef74f70eSBrian Masney struct irq_data *data, bool reserve); 464ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain, 465ef74f70eSBrian Masney struct irq_data *data); 466ef74f70eSBrian Masney 46714250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 46814250520SLinus Walleij struct irq_chip *irqchip, 4696f79309aSThierry Reding unsigned int parent_irq, 47014250520SLinus Walleij irq_flow_handler_t parent_handler); 47114250520SLinus Walleij 472d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 473d245b3f9SLinus Walleij struct irq_chip *irqchip, 4746f79309aSThierry Reding unsigned int parent_irq); 475d245b3f9SLinus Walleij 476739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 47714250520SLinus Walleij struct irq_chip *irqchip, 47814250520SLinus Walleij unsigned int first_irq, 47914250520SLinus Walleij irq_flow_handler_t handler, 480a0a8bcf4SGrygorii Strashko unsigned int type, 48160ed54caSThierry Reding bool threaded, 48239c3fd58SAndrew Lunn struct lock_class_key *lock_key, 48339c3fd58SAndrew Lunn struct lock_class_key *request_key); 484a0a8bcf4SGrygorii Strashko 48564ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip, 48664ff2c8eSStephen Boyd unsigned int offset); 48764ff2c8eSStephen Boyd 488739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 489739e6f59SLinus Walleij 490739e6f59SLinus Walleij /* 491739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 492739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 493739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 494739e6f59SLinus Walleij * unique instance. 495739e6f59SLinus Walleij */ 496739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 497739e6f59SLinus Walleij struct irq_chip *irqchip, 498739e6f59SLinus Walleij unsigned int first_irq, 499739e6f59SLinus Walleij irq_flow_handler_t handler, 500739e6f59SLinus Walleij unsigned int type) 501739e6f59SLinus Walleij { 50239c3fd58SAndrew Lunn static struct lock_class_key lock_key; 50339c3fd58SAndrew Lunn static struct lock_class_key request_key; 504739e6f59SLinus Walleij 505739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 50639c3fd58SAndrew Lunn handler, type, false, 50739c3fd58SAndrew Lunn &lock_key, &request_key); 508739e6f59SLinus Walleij } 509739e6f59SLinus Walleij 510d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 511d245b3f9SLinus Walleij struct irq_chip *irqchip, 512d245b3f9SLinus Walleij unsigned int first_irq, 513d245b3f9SLinus Walleij irq_flow_handler_t handler, 514d245b3f9SLinus Walleij unsigned int type) 515d245b3f9SLinus Walleij { 516739e6f59SLinus Walleij 51739c3fd58SAndrew Lunn static struct lock_class_key lock_key; 51839c3fd58SAndrew Lunn static struct lock_class_key request_key; 519739e6f59SLinus Walleij 520739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 52139c3fd58SAndrew Lunn handler, type, true, 52239c3fd58SAndrew Lunn &lock_key, &request_key); 523739e6f59SLinus Walleij } 524f310f2efSEnrico Weigelt #else /* ! CONFIG_LOCKDEP */ 525739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 526739e6f59SLinus Walleij struct irq_chip *irqchip, 527739e6f59SLinus Walleij unsigned int first_irq, 528739e6f59SLinus Walleij irq_flow_handler_t handler, 529739e6f59SLinus Walleij unsigned int type) 530739e6f59SLinus Walleij { 531739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 53239c3fd58SAndrew Lunn handler, type, false, NULL, NULL); 533d245b3f9SLinus Walleij } 534d245b3f9SLinus Walleij 535739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 536739e6f59SLinus Walleij struct irq_chip *irqchip, 537739e6f59SLinus Walleij unsigned int first_irq, 538739e6f59SLinus Walleij irq_flow_handler_t handler, 539739e6f59SLinus Walleij unsigned int type) 540739e6f59SLinus Walleij { 541739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 54239c3fd58SAndrew Lunn handler, type, true, NULL, NULL); 543739e6f59SLinus Walleij } 544739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 54514250520SLinus Walleij 546c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 547c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 5482956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 5492956b5d9SMika Westerberg unsigned long config); 550c771c2f4SJonas Gorski 551964cb341SLinus Walleij /** 552964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 553950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 554964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 555964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 556964cb341SLinus Walleij */ 557964cb341SLinus Walleij struct gpio_pin_range { 558964cb341SLinus Walleij struct list_head node; 559964cb341SLinus Walleij struct pinctrl_dev *pctldev; 560964cb341SLinus Walleij struct pinctrl_gpio_range range; 561964cb341SLinus Walleij }; 562964cb341SLinus Walleij 5639091373aSMasahiro Yamada #ifdef CONFIG_PINCTRL 5649091373aSMasahiro Yamada 565964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 566964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 567964cb341SLinus Walleij unsigned int npins); 568964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 569964cb341SLinus Walleij struct pinctrl_dev *pctldev, 570964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 571964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 572964cb341SLinus Walleij 573f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */ 574964cb341SLinus Walleij 575964cb341SLinus Walleij static inline int 576964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 577964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 578964cb341SLinus Walleij unsigned int npins) 579964cb341SLinus Walleij { 580964cb341SLinus Walleij return 0; 581964cb341SLinus Walleij } 582964cb341SLinus Walleij static inline int 583964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 584964cb341SLinus Walleij struct pinctrl_dev *pctldev, 585964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 586964cb341SLinus Walleij { 587964cb341SLinus Walleij return 0; 588964cb341SLinus Walleij } 589964cb341SLinus Walleij 590964cb341SLinus Walleij static inline void 591964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 592964cb341SLinus Walleij { 593964cb341SLinus Walleij } 594964cb341SLinus Walleij 595964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 596964cb341SLinus Walleij 597abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 59821abf103SLinus Walleij const char *label, 5995923ea6cSLinus Walleij enum gpio_lookup_flags lflags, 6005923ea6cSLinus Walleij enum gpiod_flags dflags); 601f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 602f7d4ad98SGuenter Roeck 60364ebde5bSJan Kundrát void devprop_gpiochip_set_names(struct gpio_chip *chip, 60464ebde5bSJan Kundrát const struct fwnode_handle *fwnode); 60564ebde5bSJan Kundrát 6069091373aSMasahiro Yamada 6079091373aSMasahiro Yamada #ifdef CONFIG_GPIOLIB 6089091373aSMasahiro Yamada 6099091373aSMasahiro Yamada struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 6109091373aSMasahiro Yamada 611bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 612bb1e88ccSAlexandre Courbot 613bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 614bb1e88ccSAlexandre Courbot { 615bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 616bb1e88ccSAlexandre Courbot WARN_ON(1); 617bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 618bb1e88ccSAlexandre Courbot } 619bb1e88ccSAlexandre Courbot 620bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 621bb1e88ccSAlexandre Courbot 6229091373aSMasahiro Yamada #endif /* __LINUX_GPIO_DRIVER_H */ 623