xref: /openbmc/linux/include/linux/gpio/driver.h (revision 85ebb1a6)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5ff2b1359SLinus Walleij #include <linux/device.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
12*85ebb1a6SAndy Shevchenko #include <linux/property.h>
13*85ebb1a6SAndy Shevchenko #include <linux/types.h>
1479a9becdSAlexandre Courbot 
1579a9becdSAlexandre Courbot struct gpio_desc;
16c9a9972bSAlexandre Courbot struct of_phandle_args;
17c9a9972bSAlexandre Courbot struct device_node;
18f3ed0b66SStephen Rothwell struct seq_file;
19ff2b1359SLinus Walleij struct gpio_device;
20d47529b2SPaul Gortmaker struct module;
2121abf103SLinus Walleij enum gpiod_flags;
225923ea6cSLinus Walleij enum gpio_lookup_flags;
2379a9becdSAlexandre Courbot 
24fdd61a01SLinus Walleij struct gpio_chip;
25fdd61a01SLinus Walleij 
269208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_IN	1
279208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_OUT	0
289208b1e7SMatti Vaittinen 
29c44eafd7SThierry Reding /**
30c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
31c44eafd7SThierry Reding  */
32c44eafd7SThierry Reding struct gpio_irq_chip {
33c44eafd7SThierry Reding 	/**
34da80ff81SThierry Reding 	 * @chip:
35da80ff81SThierry Reding 	 *
36da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
37da80ff81SThierry Reding 	 */
38da80ff81SThierry Reding 	struct irq_chip *chip;
39da80ff81SThierry Reding 
40da80ff81SThierry Reding 	/**
41f0fbe7bcSThierry Reding 	 * @domain:
42f0fbe7bcSThierry Reding 	 *
43f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
44f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
45f0fbe7bcSThierry Reding 	 */
46f0fbe7bcSThierry Reding 	struct irq_domain *domain;
47f0fbe7bcSThierry Reding 
48f0fbe7bcSThierry Reding 	/**
49c44eafd7SThierry Reding 	 * @domain_ops:
50c44eafd7SThierry Reding 	 *
51c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
52c44eafd7SThierry Reding 	 */
53c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
54c44eafd7SThierry Reding 
55fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
56fdd61a01SLinus Walleij 	/**
57fdd61a01SLinus Walleij 	 * @fwnode:
58fdd61a01SLinus Walleij 	 *
59fdd61a01SLinus Walleij 	 * Firmware node corresponding to this gpiochip/irqchip, necessary
60fdd61a01SLinus Walleij 	 * for hierarchical irqdomain support.
61fdd61a01SLinus Walleij 	 */
62fdd61a01SLinus Walleij 	struct fwnode_handle *fwnode;
63fdd61a01SLinus Walleij 
64fdd61a01SLinus Walleij 	/**
65fdd61a01SLinus Walleij 	 * @parent_domain:
66fdd61a01SLinus Walleij 	 *
67fdd61a01SLinus Walleij 	 * If non-NULL, will be set as the parent of this GPIO interrupt
68fdd61a01SLinus Walleij 	 * controller's IRQ domain to establish a hierarchical interrupt
69fdd61a01SLinus Walleij 	 * domain. The presence of this will activate the hierarchical
70fdd61a01SLinus Walleij 	 * interrupt support.
71fdd61a01SLinus Walleij 	 */
72fdd61a01SLinus Walleij 	struct irq_domain *parent_domain;
73fdd61a01SLinus Walleij 
74fdd61a01SLinus Walleij 	/**
75fdd61a01SLinus Walleij 	 * @child_to_parent_hwirq:
76fdd61a01SLinus Walleij 	 *
77fdd61a01SLinus Walleij 	 * This callback translates a child hardware IRQ offset to a parent
78fdd61a01SLinus Walleij 	 * hardware IRQ offset on a hierarchical interrupt chip. The child
79fdd61a01SLinus Walleij 	 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
80fdd61a01SLinus Walleij 	 * ngpio field of struct gpio_chip) and the corresponding parent
81fdd61a01SLinus Walleij 	 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
82fdd61a01SLinus Walleij 	 * the driver. The driver can calculate this from an offset or using
83fdd61a01SLinus Walleij 	 * a lookup table or whatever method is best for this chip. Return
84fdd61a01SLinus Walleij 	 * 0 on successful translation in the driver.
85fdd61a01SLinus Walleij 	 *
86fdd61a01SLinus Walleij 	 * If some ranges of hardware IRQs do not have a corresponding parent
87fdd61a01SLinus Walleij 	 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
88fdd61a01SLinus Walleij 	 * @need_valid_mask to make these GPIO lines unavailable for
89fdd61a01SLinus Walleij 	 * translation.
90fdd61a01SLinus Walleij 	 */
91a0b66a73SLinus Walleij 	int (*child_to_parent_hwirq)(struct gpio_chip *gc,
92fdd61a01SLinus Walleij 				     unsigned int child_hwirq,
93fdd61a01SLinus Walleij 				     unsigned int child_type,
94fdd61a01SLinus Walleij 				     unsigned int *parent_hwirq,
95fdd61a01SLinus Walleij 				     unsigned int *parent_type);
96fdd61a01SLinus Walleij 
97fdd61a01SLinus Walleij 	/**
9824258761SKevin Hao 	 * @populate_parent_alloc_arg :
99fdd61a01SLinus Walleij 	 *
10024258761SKevin Hao 	 * This optional callback allocates and populates the specific struct
10124258761SKevin Hao 	 * for the parent's IRQ domain. If this is not specified, then
102fdd61a01SLinus Walleij 	 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
103fdd61a01SLinus Walleij 	 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
104fdd61a01SLinus Walleij 	 * available.
105fdd61a01SLinus Walleij 	 */
106a0b66a73SLinus Walleij 	void *(*populate_parent_alloc_arg)(struct gpio_chip *gc,
107fdd61a01SLinus Walleij 				       unsigned int parent_hwirq,
108fdd61a01SLinus Walleij 				       unsigned int parent_type);
109fdd61a01SLinus Walleij 
110fdd61a01SLinus Walleij 	/**
111fdd61a01SLinus Walleij 	 * @child_offset_to_irq:
112fdd61a01SLinus Walleij 	 *
113fdd61a01SLinus Walleij 	 * This optional callback is used to translate the child's GPIO line
114fdd61a01SLinus Walleij 	 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
115fdd61a01SLinus Walleij 	 * callback. If this is not specified, then a default callback will be
116fdd61a01SLinus Walleij 	 * provided that returns the line offset.
117fdd61a01SLinus Walleij 	 */
118a0b66a73SLinus Walleij 	unsigned int (*child_offset_to_irq)(struct gpio_chip *gc,
119fdd61a01SLinus Walleij 					    unsigned int pin);
120fdd61a01SLinus Walleij 
121fdd61a01SLinus Walleij 	/**
122fdd61a01SLinus Walleij 	 * @child_irq_domain_ops:
123fdd61a01SLinus Walleij 	 *
124fdd61a01SLinus Walleij 	 * The IRQ domain operations that will be used for this GPIO IRQ
125fdd61a01SLinus Walleij 	 * chip. If no operations are provided, then default callbacks will
126fdd61a01SLinus Walleij 	 * be populated to setup the IRQ hierarchy. Some drivers need to
127fdd61a01SLinus Walleij 	 * supply their own translate function.
128fdd61a01SLinus Walleij 	 */
129fdd61a01SLinus Walleij 	struct irq_domain_ops child_irq_domain_ops;
130fdd61a01SLinus Walleij #endif
131fdd61a01SLinus Walleij 
132c44eafd7SThierry Reding 	/**
133c7a0aa59SThierry Reding 	 * @handler:
134c7a0aa59SThierry Reding 	 *
135c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
136c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
137c7a0aa59SThierry Reding 	 */
138c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
139c7a0aa59SThierry Reding 
140c7a0aa59SThierry Reding 	/**
1413634eeb0SThierry Reding 	 * @default_type:
1423634eeb0SThierry Reding 	 *
1433634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
1443634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
1453634eeb0SThierry Reding 	 */
1463634eeb0SThierry Reding 	unsigned int default_type;
1473634eeb0SThierry Reding 
1483634eeb0SThierry Reding 	/**
149ca9df053SThierry Reding 	 * @lock_key:
150ca9df053SThierry Reding 	 *
15102ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ lock.
152ca9df053SThierry Reding 	 */
153ca9df053SThierry Reding 	struct lock_class_key *lock_key;
15402ad0437SRandy Dunlap 
15502ad0437SRandy Dunlap 	/**
15602ad0437SRandy Dunlap 	 * @request_key:
15702ad0437SRandy Dunlap 	 *
15802ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ request.
15902ad0437SRandy Dunlap 	 */
16039c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
161ca9df053SThierry Reding 
162ca9df053SThierry Reding 	/**
163c44eafd7SThierry Reding 	 * @parent_handler:
164c44eafd7SThierry Reding 	 *
165c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
166c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
167c44eafd7SThierry Reding 	 */
168c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
169c44eafd7SThierry Reding 
170c44eafd7SThierry Reding 	/**
171c44eafd7SThierry Reding 	 * @parent_handler_data:
17248ec13d3SJoey Gouly 	 *
17348ec13d3SJoey Gouly 	 * If @per_parent_data is false, @parent_handler_data is a single
17448ec13d3SJoey Gouly 	 * pointer used as the data associated with every parent interrupt.
17548ec13d3SJoey Gouly 	 *
176cfe6807dSMarc Zyngier 	 * @parent_handler_data_array:
177c44eafd7SThierry Reding 	 *
17848ec13d3SJoey Gouly 	 * If @per_parent_data is true, @parent_handler_data_array is
17948ec13d3SJoey Gouly 	 * an array of @num_parents pointers, and is used to associate
18048ec13d3SJoey Gouly 	 * different data for each parent. This cannot be NULL if
18148ec13d3SJoey Gouly 	 * @per_parent_data is true.
182c44eafd7SThierry Reding 	 */
183cfe6807dSMarc Zyngier 	union {
184c44eafd7SThierry Reding 		void *parent_handler_data;
185cfe6807dSMarc Zyngier 		void **parent_handler_data_array;
186cfe6807dSMarc Zyngier 	};
18739e5f096SThierry Reding 
18839e5f096SThierry Reding 	/**
18939e5f096SThierry Reding 	 * @num_parents:
19039e5f096SThierry Reding 	 *
19139e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
19239e5f096SThierry Reding 	 */
19339e5f096SThierry Reding 	unsigned int num_parents;
19439e5f096SThierry Reding 
19539e5f096SThierry Reding 	/**
19639e5f096SThierry Reding 	 * @parents:
19739e5f096SThierry Reding 	 *
19839e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
19939e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
20039e5f096SThierry Reding 	 */
20139e5f096SThierry Reding 	unsigned int *parents;
202dc6bafeeSThierry Reding 
203dc6bafeeSThierry Reding 	/**
204e0d89728SThierry Reding 	 * @map:
205e0d89728SThierry Reding 	 *
206e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
207e0d89728SThierry Reding 	 */
208e0d89728SThierry Reding 	unsigned int *map;
209e0d89728SThierry Reding 
210e0d89728SThierry Reding 	/**
21160ed54caSThierry Reding 	 * @threaded:
212dc6bafeeSThierry Reding 	 *
21360ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
214dc6bafeeSThierry Reding 	 */
21560ed54caSThierry Reding 	bool threaded;
216dc7b0387SThierry Reding 
217dc7b0387SThierry Reding 	/**
218cfe6807dSMarc Zyngier 	 * @per_parent_data:
219cfe6807dSMarc Zyngier 	 *
220cfe6807dSMarc Zyngier 	 * True if parent_handler_data_array describes a @num_parents
221cfe6807dSMarc Zyngier 	 * sized array to be used as parent data.
222cfe6807dSMarc Zyngier 	 */
223cfe6807dSMarc Zyngier 	bool per_parent_data;
224cfe6807dSMarc Zyngier 
225cfe6807dSMarc Zyngier 	/**
2269411e3aaSAndy Shevchenko 	 * @init_hw: optional routine to initialize hardware before
2279411e3aaSAndy Shevchenko 	 * an IRQ chip will be added. This is quite useful when
2289411e3aaSAndy Shevchenko 	 * a particular driver wants to clear IRQ related registers
2299411e3aaSAndy Shevchenko 	 * in order to avoid undesired events.
2309411e3aaSAndy Shevchenko 	 */
231a0b66a73SLinus Walleij 	int (*init_hw)(struct gpio_chip *gc);
2329411e3aaSAndy Shevchenko 
2339411e3aaSAndy Shevchenko 	/**
2345fbe5b58SLinus Walleij 	 * @init_valid_mask: optional routine to initialize @valid_mask, to be
2355fbe5b58SLinus Walleij 	 * used if not all GPIO lines are valid interrupts. Sometimes some
2365fbe5b58SLinus Walleij 	 * lines just cannot fire interrupts, and this routine, when defined,
2375fbe5b58SLinus Walleij 	 * is passed a bitmap in "valid_mask" and it will have ngpios
2385fbe5b58SLinus Walleij 	 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
2395fbe5b58SLinus Walleij 	 * then directly set some bits to "0" if they cannot be used for
2405fbe5b58SLinus Walleij 	 * interrupts.
241dc7b0387SThierry Reding 	 */
242a0b66a73SLinus Walleij 	void (*init_valid_mask)(struct gpio_chip *gc,
2435fbe5b58SLinus Walleij 				unsigned long *valid_mask,
2445fbe5b58SLinus Walleij 				unsigned int ngpios);
245dc7b0387SThierry Reding 
246dc7b0387SThierry Reding 	/**
247dc7b0387SThierry Reding 	 * @valid_mask:
248dc7b0387SThierry Reding 	 *
2492d93018fSRandy Dunlap 	 * If not %NULL, holds bitmask of GPIOs which are valid to be included
250dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
251dc7b0387SThierry Reding 	 */
252dc7b0387SThierry Reding 	unsigned long *valid_mask;
2538302cf58SThierry Reding 
2548302cf58SThierry Reding 	/**
2558302cf58SThierry Reding 	 * @first:
2568302cf58SThierry Reding 	 *
2578302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
2588302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
2598302cf58SThierry Reding 	 */
2608302cf58SThierry Reding 	unsigned int first;
261461c1a7dSHans Verkuil 
262461c1a7dSHans Verkuil 	/**
263461c1a7dSHans Verkuil 	 * @irq_enable:
264461c1a7dSHans Verkuil 	 *
265461c1a7dSHans Verkuil 	 * Store old irq_chip irq_enable callback
266461c1a7dSHans Verkuil 	 */
267461c1a7dSHans Verkuil 	void		(*irq_enable)(struct irq_data *data);
268461c1a7dSHans Verkuil 
269461c1a7dSHans Verkuil 	/**
270461c1a7dSHans Verkuil 	 * @irq_disable:
271461c1a7dSHans Verkuil 	 *
272461c1a7dSHans Verkuil 	 * Store old irq_chip irq_disable callback
273461c1a7dSHans Verkuil 	 */
274461c1a7dSHans Verkuil 	void		(*irq_disable)(struct irq_data *data);
275a8173820SMaulik Shah 	/**
276a8173820SMaulik Shah 	 * @irq_unmask:
277a8173820SMaulik Shah 	 *
278a8173820SMaulik Shah 	 * Store old irq_chip irq_unmask callback
279a8173820SMaulik Shah 	 */
280a8173820SMaulik Shah 	void		(*irq_unmask)(struct irq_data *data);
281a8173820SMaulik Shah 
282a8173820SMaulik Shah 	/**
283a8173820SMaulik Shah 	 * @irq_mask:
284a8173820SMaulik Shah 	 *
285a8173820SMaulik Shah 	 * Store old irq_chip irq_mask callback
286a8173820SMaulik Shah 	 */
287a8173820SMaulik Shah 	void		(*irq_mask)(struct irq_data *data);
288c44eafd7SThierry Reding };
289c44eafd7SThierry Reding 
29079a9becdSAlexandre Courbot /**
29179a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
292df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
293df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
294ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
29558383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
296990f6756SBartosz Golaszewski  * @fwnode: optional fwnode providing this controller's properties
29779a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
29879a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
29979a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
30079a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
30179a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
30279a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
30336b52154SDouglas Anderson  *	(same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN),
30436b52154SDouglas Anderson  *	or negative error. It is recommended to always implement this
30536b52154SDouglas Anderson  *	function, even on input-only or output-only gpio chips.
30679a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
307e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
30879a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
309e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
31060befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
311eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
312eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
31379a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
3145f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
3152956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
3162956b5d9SMika Westerberg  *	packed config format as generic pinconf.
31779a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
31879a9becdSAlexandre Courbot  *	implementation may not sleep
31979a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
32079a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
32179a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
322f99d479bSGeert Uytterhoeven  * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
323f99d479bSGeert Uytterhoeven  *	not all GPIOs are valid.
324b056ca1cSAndy Shevchenko  * @add_pin_ranges: optional routine to initialize pin ranges, to be used when
325b056ca1cSAndy Shevchenko  *	requires special mapping of the pins that provides GPIO functionality.
326b056ca1cSAndy Shevchenko  *	It is called after adding GPIO chip and before adding IRQ chip.
327af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
328af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
329af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
33030bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
331af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
332af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
33379a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
33479a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
3354e804c39SSergio Paracuellos  * @offset: when multiple gpio chips belong to the same device this
3364e804c39SSergio Paracuellos  *	can be used as offset within the device so friendly names can
3374e804c39SSergio Paracuellos  *	be properly assigned.
33879a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
33979a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
34079a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
34179a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
34279a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
34379a9becdSAlexandre Courbot  *      number of the gpio.
3449fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
3451c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
3461c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
3471c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
3481c8732bbSLinus Walleij  *	registers.
3490f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
3500f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
35124efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
35224efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
35324efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
3540f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
3550f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
35608bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
357f69e00bdSLinus Walleij  * @reg_dir_out: direction out setting register for generic GPIO
358f69e00bdSLinus Walleij  * @reg_dir_in: direction in setting register for generic GPIO
359f69e00bdSLinus Walleij  * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
360f69e00bdSLinus Walleij  *	be read and we need to rely on out internal state tracking.
3610f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
3620f4630f3SLinus Walleij  *	<register width> * 8
3630f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
3640f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
3650f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
3660f4630f3SLinus Walleij  *	safely.
3670f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
368f69e00bdSLinus Walleij  *	direction safely. A "1" in this word means the line is set as
369f69e00bdSLinus Walleij  *	output.
37079a9becdSAlexandre Courbot  *
37179a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
3722d93018fSRandy Dunlap  * they can all be accessed through a common programming interface.
37379a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
37479a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
37579a9becdSAlexandre Courbot  *
37679a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
37779a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
37879a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
37979a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
38079a9becdSAlexandre Courbot  */
38179a9becdSAlexandre Courbot struct gpio_chip {
38279a9becdSAlexandre Courbot 	const char		*label;
383ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
38458383c78SLinus Walleij 	struct device		*parent;
385990f6756SBartosz Golaszewski 	struct fwnode_handle	*fwnode;
38679a9becdSAlexandre Courbot 	struct module		*owner;
38779a9becdSAlexandre Courbot 
388a0b66a73SLinus Walleij 	int			(*request)(struct gpio_chip *gc,
3898d091012SDouglas Anderson 						unsigned int offset);
390a0b66a73SLinus Walleij 	void			(*free)(struct gpio_chip *gc,
3918d091012SDouglas Anderson 						unsigned int offset);
392a0b66a73SLinus Walleij 	int			(*get_direction)(struct gpio_chip *gc,
3938d091012SDouglas Anderson 						unsigned int offset);
394a0b66a73SLinus Walleij 	int			(*direction_input)(struct gpio_chip *gc,
3958d091012SDouglas Anderson 						unsigned int offset);
396a0b66a73SLinus Walleij 	int			(*direction_output)(struct gpio_chip *gc,
3978d091012SDouglas Anderson 						unsigned int offset, int value);
398a0b66a73SLinus Walleij 	int			(*get)(struct gpio_chip *gc,
3998d091012SDouglas Anderson 						unsigned int offset);
400a0b66a73SLinus Walleij 	int			(*get_multiple)(struct gpio_chip *gc,
401eec1d566SLukas Wunner 						unsigned long *mask,
402eec1d566SLukas Wunner 						unsigned long *bits);
403a0b66a73SLinus Walleij 	void			(*set)(struct gpio_chip *gc,
4048d091012SDouglas Anderson 						unsigned int offset, int value);
405a0b66a73SLinus Walleij 	void			(*set_multiple)(struct gpio_chip *gc,
4065f424243SRojhalat Ibrahim 						unsigned long *mask,
4075f424243SRojhalat Ibrahim 						unsigned long *bits);
408a0b66a73SLinus Walleij 	int			(*set_config)(struct gpio_chip *gc,
4098d091012SDouglas Anderson 					      unsigned int offset,
4102956b5d9SMika Westerberg 					      unsigned long config);
411a0b66a73SLinus Walleij 	int			(*to_irq)(struct gpio_chip *gc,
4128d091012SDouglas Anderson 						unsigned int offset);
41379a9becdSAlexandre Courbot 
41479a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
415a0b66a73SLinus Walleij 						struct gpio_chip *gc);
416f8ec92a9SRicardo Ribalda Delgado 
417a0b66a73SLinus Walleij 	int			(*init_valid_mask)(struct gpio_chip *gc,
418c9fc5affSLinus Walleij 						   unsigned long *valid_mask,
419c9fc5affSLinus Walleij 						   unsigned int ngpios);
420f8ec92a9SRicardo Ribalda Delgado 
421a0b66a73SLinus Walleij 	int			(*add_pin_ranges)(struct gpio_chip *gc);
422b056ca1cSAndy Shevchenko 
42379a9becdSAlexandre Courbot 	int			base;
42479a9becdSAlexandre Courbot 	u16			ngpio;
4254e804c39SSergio Paracuellos 	u16			offset;
42679a9becdSAlexandre Courbot 	const char		*const *names;
4279fb1f39eSLinus Walleij 	bool			can_sleep;
42879a9becdSAlexandre Courbot 
4290f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
4300f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
4310f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
43224efd94bSLinus Walleij 	bool be_bits;
4330f4630f3SLinus Walleij 	void __iomem *reg_dat;
4340f4630f3SLinus Walleij 	void __iomem *reg_set;
4350f4630f3SLinus Walleij 	void __iomem *reg_clr;
436f69e00bdSLinus Walleij 	void __iomem *reg_dir_out;
437f69e00bdSLinus Walleij 	void __iomem *reg_dir_in;
438f69e00bdSLinus Walleij 	bool bgpio_dir_unreadable;
4390f4630f3SLinus Walleij 	int bgpio_bits;
4400f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
4410f4630f3SLinus Walleij 	unsigned long bgpio_data;
4420f4630f3SLinus Walleij 	unsigned long bgpio_dir;
443f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */
4440f4630f3SLinus Walleij 
44514250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
44614250520SLinus Walleij 	/*
4477d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
44814250520SLinus Walleij 	 * to handle IRQs for most practical cases.
44914250520SLinus Walleij 	 */
450c44eafd7SThierry Reding 
451c44eafd7SThierry Reding 	/**
452c44eafd7SThierry Reding 	 * @irq:
453c44eafd7SThierry Reding 	 *
454c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
455c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
456c44eafd7SThierry Reding 	 */
457c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
458f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */
45914250520SLinus Walleij 
460726cb3baSStephen Boyd 	/**
461726cb3baSStephen Boyd 	 * @valid_mask:
462726cb3baSStephen Boyd 	 *
4632d93018fSRandy Dunlap 	 * If not %NULL, holds bitmask of GPIOs which are valid to be used
464726cb3baSStephen Boyd 	 * from the chip.
465726cb3baSStephen Boyd 	 */
466726cb3baSStephen Boyd 	unsigned long *valid_mask;
467726cb3baSStephen Boyd 
46879a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
46979a9becdSAlexandre Courbot 	/*
4702d93018fSRandy Dunlap 	 * If CONFIG_OF_GPIO is enabled, then all GPIO controllers described in
4712d93018fSRandy Dunlap 	 * the device tree automatically may have an OF translation
47279a9becdSAlexandre Courbot 	 */
47367049c50SThierry Reding 
47467049c50SThierry Reding 	/**
47567049c50SThierry Reding 	 * @of_node:
47667049c50SThierry Reding 	 *
47767049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
47867049c50SThierry Reding 	 */
47979a9becdSAlexandre Courbot 	struct device_node *of_node;
48067049c50SThierry Reding 
48167049c50SThierry Reding 	/**
48267049c50SThierry Reding 	 * @of_gpio_n_cells:
48367049c50SThierry Reding 	 *
48467049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
48567049c50SThierry Reding 	 */
486e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
48767049c50SThierry Reding 
48867049c50SThierry Reding 	/**
48967049c50SThierry Reding 	 * @of_xlate:
49067049c50SThierry Reding 	 *
49167049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
49267049c50SThierry Reding 	 * relative GPIO number and flags.
49367049c50SThierry Reding 	 */
49479a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
49579a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
496f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */
49779a9becdSAlexandre Courbot };
49879a9becdSAlexandre Courbot 
499a0b66a73SLinus Walleij extern const char *gpiochip_is_requested(struct gpio_chip *gc,
5008d091012SDouglas Anderson 			unsigned int offset);
50179a9becdSAlexandre Courbot 
502b3337eb2SAndy Shevchenko /**
503b3337eb2SAndy Shevchenko  * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range
504b3337eb2SAndy Shevchenko  * @chip:	the chip to query
505b3337eb2SAndy Shevchenko  * @i:		loop variable
506b3337eb2SAndy Shevchenko  * @base:	first GPIO in the range
507b3337eb2SAndy Shevchenko  * @size:	amount of GPIOs to check starting from @base
508b3337eb2SAndy Shevchenko  * @label:	label of current GPIO
509b3337eb2SAndy Shevchenko  */
510b3337eb2SAndy Shevchenko #define for_each_requested_gpio_in_range(chip, i, base, size, label)			\
511b3337eb2SAndy Shevchenko 	for (i = 0; i < size; i++)							\
512b3337eb2SAndy Shevchenko 		if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else
513b3337eb2SAndy Shevchenko 
514b3337eb2SAndy Shevchenko /* Iterates over all requested GPIO of the given @chip */
515b3337eb2SAndy Shevchenko #define for_each_requested_gpio(chip, i, label)						\
516b3337eb2SAndy Shevchenko 	for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label)
517b3337eb2SAndy Shevchenko 
51879a9becdSAlexandre Courbot /* add/remove chips */
519a0b66a73SLinus Walleij extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data,
52039c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
52139c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
522959bc7b2SThierry Reding 
523959bc7b2SThierry Reding /**
524959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
5258fc3ed3aSColton Lewis  * @gc: the chip to register, with gc->base initialized
526959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
527959bc7b2SThierry Reding  *
528959bc7b2SThierry Reding  * Context: potentially before irqs will work
529959bc7b2SThierry Reding  *
530959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
5318fc3ed3aSColton Lewis  * can be freely used, the gc->parent device must be registered before
532959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
533959bc7b2SThierry Reding  * for GPIOs will fail rudely.
534959bc7b2SThierry Reding  *
535959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
5362d93018fSRandy Dunlap  * i.e. after core_initcall().
537959bc7b2SThierry Reding  *
5388fc3ed3aSColton Lewis  * If gc->base is negative, this requests dynamic assignment of
539959bc7b2SThierry Reding  * a range of valid GPIOs.
540959bc7b2SThierry Reding  *
541959bc7b2SThierry Reding  * Returns:
542959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
5438fc3ed3aSColton Lewis  * gc->base is invalid or already associated with a different chip.
544959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
545959bc7b2SThierry Reding  */
546959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
547a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) ({		\
54839c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
54939c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
550a0b66a73SLinus Walleij 		gpiochip_add_data_with_key(gc, data, &lock_key, \
55139c3fd58SAndrew Lunn 					   &request_key);	  \
552959bc7b2SThierry Reding 	})
5535f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) ({ \
5545f402bb1SAhmad Fatoum 		static struct lock_class_key lock_key;	\
5555f402bb1SAhmad Fatoum 		static struct lock_class_key request_key;	  \
5565f402bb1SAhmad Fatoum 		devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \
5575f402bb1SAhmad Fatoum 					   &request_key);	  \
5585f402bb1SAhmad Fatoum 	})
559959bc7b2SThierry Reding #else
560a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL)
5615f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) \
5625f402bb1SAhmad Fatoum 	devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL)
563f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */
564959bc7b2SThierry Reding 
565a0b66a73SLinus Walleij static inline int gpiochip_add(struct gpio_chip *gc)
566b08ea35aSLinus Walleij {
567a0b66a73SLinus Walleij 	return gpiochip_add_data(gc, NULL);
568b08ea35aSLinus Walleij }
569a0b66a73SLinus Walleij extern void gpiochip_remove(struct gpio_chip *gc);
5705f402bb1SAhmad Fatoum extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data,
5715f402bb1SAhmad Fatoum 					   struct lock_class_key *lock_key,
5725f402bb1SAhmad Fatoum 					   struct lock_class_key *request_key);
5730cf3292cSLaxman Dewangan 
57479a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
575a0b66a73SLinus Walleij 			      int (*match)(struct gpio_chip *gc, void *data));
57679a9becdSAlexandre Courbot 
577a0b66a73SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset);
578a0b66a73SLinus Walleij int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset);
579a0b66a73SLinus Walleij void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset);
580a0b66a73SLinus Walleij void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset);
581a0b66a73SLinus Walleij void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset);
58279a9becdSAlexandre Courbot 
583143b65d6SLinus Walleij /* Line status inquiry for drivers */
584a0b66a73SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset);
585a0b66a73SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset);
586143b65d6SLinus Walleij 
58705f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
588a0b66a73SLinus Walleij bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset);
589a0b66a73SLinus Walleij bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset);
59005f479bfSCharles Keepax 
591b08ea35aSLinus Walleij /* get driver data */
592a0b66a73SLinus Walleij void *gpiochip_get_data(struct gpio_chip *gc);
593b08ea35aSLinus Walleij 
5940f4630f3SLinus Walleij struct bgpio_pdata {
5950f4630f3SLinus Walleij 	const char *label;
5960f4630f3SLinus Walleij 	int base;
5970f4630f3SLinus Walleij 	int ngpio;
5980f4630f3SLinus Walleij };
5990f4630f3SLinus Walleij 
600fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
601fdd61a01SLinus Walleij 
602a0b66a73SLinus Walleij void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
603fdd61a01SLinus Walleij 					     unsigned int parent_hwirq,
604fdd61a01SLinus Walleij 					     unsigned int parent_type);
605a0b66a73SLinus Walleij void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
606fdd61a01SLinus Walleij 					      unsigned int parent_hwirq,
607fdd61a01SLinus Walleij 					      unsigned int parent_type);
608fdd61a01SLinus Walleij 
609fdd61a01SLinus Walleij #else
610fdd61a01SLinus Walleij 
611a0b66a73SLinus Walleij static inline void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
612fdd61a01SLinus Walleij 						    unsigned int parent_hwirq,
613fdd61a01SLinus Walleij 						    unsigned int parent_type)
614fdd61a01SLinus Walleij {
6159c6722d8SKevin Hao 	return NULL;
616fdd61a01SLinus Walleij }
617fdd61a01SLinus Walleij 
618a0b66a73SLinus Walleij static inline void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
619fdd61a01SLinus Walleij 						     unsigned int parent_hwirq,
620fdd61a01SLinus Walleij 						     unsigned int parent_type)
621fdd61a01SLinus Walleij {
6229c6722d8SKevin Hao 	return NULL;
623fdd61a01SLinus Walleij }
624fdd61a01SLinus Walleij 
625fdd61a01SLinus Walleij #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
626fdd61a01SLinus Walleij 
6270f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
6280f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
6290f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
6300f4630f3SLinus Walleij 	       unsigned long flags);
6310f4630f3SLinus Walleij 
6320f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
6330f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
6340f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
6350f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
6360f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
6370f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
638d19d2de6SChuanhong Guo #define BGPIOF_NO_SET_ON_INPUT		BIT(6)
6390f4630f3SLinus Walleij 
6401b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
6411b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
6421b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
6431b95b4ebSThierry Reding 
644ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain,
645ef74f70eSBrian Masney 				 struct irq_data *data, bool reserve);
646ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
647ef74f70eSBrian Masney 				    struct irq_data *data);
648ef74f70eSBrian Masney 
649a0b66a73SLinus Walleij bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc,
65064ff2c8eSStephen Boyd 				unsigned int offset);
65164ff2c8eSStephen Boyd 
6529c7d2469SÁlvaro Fernández Rojas #ifdef CONFIG_GPIOLIB_IRQCHIP
6536a45b0e2SMichael Walle int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
6546a45b0e2SMichael Walle 				struct irq_domain *domain);
6559c7d2469SÁlvaro Fernández Rojas #else
6569c7d2469SÁlvaro Fernández Rojas static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
6579c7d2469SÁlvaro Fernández Rojas 					      struct irq_domain *domain)
6589c7d2469SÁlvaro Fernández Rojas {
6599c7d2469SÁlvaro Fernández Rojas 	WARN_ON(1);
6609c7d2469SÁlvaro Fernández Rojas 	return -EINVAL;
6619c7d2469SÁlvaro Fernández Rojas }
6629c7d2469SÁlvaro Fernández Rojas #endif
6636a45b0e2SMichael Walle 
6648d091012SDouglas Anderson int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset);
6658d091012SDouglas Anderson void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset);
6668d091012SDouglas Anderson int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset,
6672956b5d9SMika Westerberg 			    unsigned long config);
668c771c2f4SJonas Gorski 
669964cb341SLinus Walleij /**
670964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
671950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
672964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
673964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
674964cb341SLinus Walleij  */
675964cb341SLinus Walleij struct gpio_pin_range {
676964cb341SLinus Walleij 	struct list_head node;
677964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
678964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
679964cb341SLinus Walleij };
680964cb341SLinus Walleij 
6819091373aSMasahiro Yamada #ifdef CONFIG_PINCTRL
6829091373aSMasahiro Yamada 
683a0b66a73SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
684964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
685964cb341SLinus Walleij 			   unsigned int npins);
686a0b66a73SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *gc,
687964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
688964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
689a0b66a73SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *gc);
690964cb341SLinus Walleij 
691f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */
692964cb341SLinus Walleij 
693964cb341SLinus Walleij static inline int
694a0b66a73SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
695964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
696964cb341SLinus Walleij 		       unsigned int npins)
697964cb341SLinus Walleij {
698964cb341SLinus Walleij 	return 0;
699964cb341SLinus Walleij }
700964cb341SLinus Walleij static inline int
701a0b66a73SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *gc,
702964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
703964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
704964cb341SLinus Walleij {
705964cb341SLinus Walleij 	return 0;
706964cb341SLinus Walleij }
707964cb341SLinus Walleij 
708964cb341SLinus Walleij static inline void
709a0b66a73SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *gc)
710964cb341SLinus Walleij {
711964cb341SLinus Walleij }
712964cb341SLinus Walleij 
713964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
714964cb341SLinus Walleij 
715a0b66a73SLinus Walleij struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc,
71606863620SBartosz Golaszewski 					    unsigned int hwnum,
71721abf103SLinus Walleij 					    const char *label,
7185923ea6cSLinus Walleij 					    enum gpio_lookup_flags lflags,
7195923ea6cSLinus Walleij 					    enum gpiod_flags dflags);
720f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
721f7d4ad98SGuenter Roeck 
722ae0755b5SLinus Walleij #ifdef CONFIG_GPIOLIB
723ae0755b5SLinus Walleij 
724c7663fa2SYueHaibing /* lock/unlock as IRQ */
725a0b66a73SLinus Walleij int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset);
726a0b66a73SLinus Walleij void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset);
727c7663fa2SYueHaibing 
7289091373aSMasahiro Yamada 
7299091373aSMasahiro Yamada struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
7309091373aSMasahiro Yamada 
731bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
732bb1e88ccSAlexandre Courbot 
733bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
734bb1e88ccSAlexandre Courbot {
735bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
736bb1e88ccSAlexandre Courbot 	WARN_ON(1);
737bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
738bb1e88ccSAlexandre Courbot }
739bb1e88ccSAlexandre Courbot 
740a0b66a73SLinus Walleij static inline int gpiochip_lock_as_irq(struct gpio_chip *gc,
741c7663fa2SYueHaibing 				       unsigned int offset)
742c7663fa2SYueHaibing {
743c7663fa2SYueHaibing 	WARN_ON(1);
744c7663fa2SYueHaibing 	return -EINVAL;
745c7663fa2SYueHaibing }
746c7663fa2SYueHaibing 
747a0b66a73SLinus Walleij static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc,
748c7663fa2SYueHaibing 					  unsigned int offset)
749c7663fa2SYueHaibing {
750c7663fa2SYueHaibing 	WARN_ON(1);
751c7663fa2SYueHaibing }
752bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
753bb1e88ccSAlexandre Courbot 
754*85ebb1a6SAndy Shevchenko #define for_each_gpiochip_node(dev, child)					\
755*85ebb1a6SAndy Shevchenko 	device_for_each_child_node(dev, child)					\
756*85ebb1a6SAndy Shevchenko 		if (!fwnode_property_present(child, "gpio-controller")) {} else
757*85ebb1a6SAndy Shevchenko 
7589091373aSMasahiro Yamada #endif /* __LINUX_GPIO_DRIVER_H */
759