1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 479a9becdSAlexandre Courbot 5ff2b1359SLinus Walleij #include <linux/device.h> 679a9becdSAlexandre Courbot #include <linux/types.h> 714250520SLinus Walleij #include <linux/irq.h> 814250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 914250520SLinus Walleij #include <linux/irqdomain.h> 10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h> 122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1379a9becdSAlexandre Courbot 1479a9becdSAlexandre Courbot struct gpio_desc; 15c9a9972bSAlexandre Courbot struct of_phandle_args; 16c9a9972bSAlexandre Courbot struct device_node; 17f3ed0b66SStephen Rothwell struct seq_file; 18ff2b1359SLinus Walleij struct gpio_device; 19d47529b2SPaul Gortmaker struct module; 2079a9becdSAlexandre Courbot 21bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB 22bb1e88ccSAlexandre Courbot 23c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP 24c44eafd7SThierry Reding /** 25c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 26c44eafd7SThierry Reding */ 27c44eafd7SThierry Reding struct gpio_irq_chip { 28c44eafd7SThierry Reding /** 29da80ff81SThierry Reding * @chip: 30da80ff81SThierry Reding * 31da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 32da80ff81SThierry Reding */ 33da80ff81SThierry Reding struct irq_chip *chip; 34da80ff81SThierry Reding 35da80ff81SThierry Reding /** 36f0fbe7bcSThierry Reding * @domain: 37f0fbe7bcSThierry Reding * 38f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 39f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 40f0fbe7bcSThierry Reding */ 41f0fbe7bcSThierry Reding struct irq_domain *domain; 42f0fbe7bcSThierry Reding 43f0fbe7bcSThierry Reding /** 44c44eafd7SThierry Reding * @domain_ops: 45c44eafd7SThierry Reding * 46c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 47c44eafd7SThierry Reding */ 48c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 49c44eafd7SThierry Reding 50c44eafd7SThierry Reding /** 51c7a0aa59SThierry Reding * @handler: 52c7a0aa59SThierry Reding * 53c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 54c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 55c7a0aa59SThierry Reding */ 56c7a0aa59SThierry Reding irq_flow_handler_t handler; 57c7a0aa59SThierry Reding 58c7a0aa59SThierry Reding /** 593634eeb0SThierry Reding * @default_type: 603634eeb0SThierry Reding * 613634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 623634eeb0SThierry Reding * initialization, provided by GPIO driver. 633634eeb0SThierry Reding */ 643634eeb0SThierry Reding unsigned int default_type; 653634eeb0SThierry Reding 663634eeb0SThierry Reding /** 67ca9df053SThierry Reding * @lock_key: 68ca9df053SThierry Reding * 6902ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ lock. 70ca9df053SThierry Reding */ 71ca9df053SThierry Reding struct lock_class_key *lock_key; 7202ad0437SRandy Dunlap 7302ad0437SRandy Dunlap /** 7402ad0437SRandy Dunlap * @request_key: 7502ad0437SRandy Dunlap * 7602ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ request. 7702ad0437SRandy Dunlap */ 7839c3fd58SAndrew Lunn struct lock_class_key *request_key; 79ca9df053SThierry Reding 80ca9df053SThierry Reding /** 81c44eafd7SThierry Reding * @parent_handler: 82c44eafd7SThierry Reding * 83c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 84c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 85c44eafd7SThierry Reding */ 86c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 87c44eafd7SThierry Reding 88c44eafd7SThierry Reding /** 89c44eafd7SThierry Reding * @parent_handler_data: 90c44eafd7SThierry Reding * 91c44eafd7SThierry Reding * Data associated, and passed to, the handler for the parent 92c44eafd7SThierry Reding * interrupt. 93c44eafd7SThierry Reding */ 94c44eafd7SThierry Reding void *parent_handler_data; 9539e5f096SThierry Reding 9639e5f096SThierry Reding /** 9739e5f096SThierry Reding * @num_parents: 9839e5f096SThierry Reding * 9939e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 10039e5f096SThierry Reding */ 10139e5f096SThierry Reding unsigned int num_parents; 10239e5f096SThierry Reding 10339e5f096SThierry Reding /** 10439e5f096SThierry Reding * @parents: 10539e5f096SThierry Reding * 10639e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 10739e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 10839e5f096SThierry Reding */ 10939e5f096SThierry Reding unsigned int *parents; 110dc6bafeeSThierry Reding 111dc6bafeeSThierry Reding /** 112e0d89728SThierry Reding * @map: 113e0d89728SThierry Reding * 114e0d89728SThierry Reding * A list of interrupt parents for each line of a GPIO chip. 115e0d89728SThierry Reding */ 116e0d89728SThierry Reding unsigned int *map; 117e0d89728SThierry Reding 118e0d89728SThierry Reding /** 11960ed54caSThierry Reding * @threaded: 120dc6bafeeSThierry Reding * 12160ed54caSThierry Reding * True if set the interrupt handling uses nested threads. 122dc6bafeeSThierry Reding */ 12360ed54caSThierry Reding bool threaded; 124dc7b0387SThierry Reding 125dc7b0387SThierry Reding /** 126dc7b0387SThierry Reding * @need_valid_mask: 127dc7b0387SThierry Reding * 128dc7b0387SThierry Reding * If set core allocates @valid_mask with all bits set to one. 129dc7b0387SThierry Reding */ 130dc7b0387SThierry Reding bool need_valid_mask; 131dc7b0387SThierry Reding 132dc7b0387SThierry Reding /** 133dc7b0387SThierry Reding * @valid_mask: 134dc7b0387SThierry Reding * 135dc7b0387SThierry Reding * If not %NULL holds bitmask of GPIOs which are valid to be included 136dc7b0387SThierry Reding * in IRQ domain of the chip. 137dc7b0387SThierry Reding */ 138dc7b0387SThierry Reding unsigned long *valid_mask; 1398302cf58SThierry Reding 1408302cf58SThierry Reding /** 1418302cf58SThierry Reding * @first: 1428302cf58SThierry Reding * 1438302cf58SThierry Reding * Required for static IRQ allocation. If set, irq_domain_add_simple() 1448302cf58SThierry Reding * will allocate and map all IRQs during initialization. 1458302cf58SThierry Reding */ 1468302cf58SThierry Reding unsigned int first; 147461c1a7dSHans Verkuil 148461c1a7dSHans Verkuil /** 149461c1a7dSHans Verkuil * @irq_enable: 150461c1a7dSHans Verkuil * 151461c1a7dSHans Verkuil * Store old irq_chip irq_enable callback 152461c1a7dSHans Verkuil */ 153461c1a7dSHans Verkuil void (*irq_enable)(struct irq_data *data); 154461c1a7dSHans Verkuil 155461c1a7dSHans Verkuil /** 156461c1a7dSHans Verkuil * @irq_disable: 157461c1a7dSHans Verkuil * 158461c1a7dSHans Verkuil * Store old irq_chip irq_disable callback 159461c1a7dSHans Verkuil */ 160461c1a7dSHans Verkuil void (*irq_disable)(struct irq_data *data); 161c44eafd7SThierry Reding }; 162da80ff81SThierry Reding 163da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip) 164da80ff81SThierry Reding { 165da80ff81SThierry Reding return container_of(chip, struct gpio_irq_chip, chip); 166da80ff81SThierry Reding } 167c44eafd7SThierry Reding #endif 168c44eafd7SThierry Reding 16979a9becdSAlexandre Courbot /** 17079a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 171df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 172df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 173ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 17458383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 17579a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 17679a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 17779a9becdSAlexandre Courbot * enabling module power and clock; may sleep 17879a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 17979a9becdSAlexandre Courbot * disabling module power and clock; may sleep 18079a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 18179a9becdSAlexandre Courbot * (same as GPIOF_DIR_XXX), or negative error 18279a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 18379a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 18460befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 185eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 186eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 18779a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 1885f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 1892956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 1902956b5d9SMika Westerberg * packed config format as generic pinconf. 19179a9becdSAlexandre Courbot * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 19279a9becdSAlexandre Courbot * implementation may not sleep 19379a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 19479a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 19579a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 196af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 197af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 198af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 19930bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 200af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 201af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 20279a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 20379a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 20479a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 20579a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 20679a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 20779a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 20879a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 20979a9becdSAlexandre Courbot * number of the gpio. 2109fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 2111c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 2121c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 2131c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 2141c8732bbSLinus Walleij * registers. 2150f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 2160f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 21724efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 21824efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 21924efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 2200f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 2210f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 22208bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 2230f4630f3SLinus Walleij * @reg_dir: direction setting register for generic GPIO 224d799a4deSLinus Walleij * @bgpio_dir_inverted: indicates that the direction register is inverted 225d799a4deSLinus Walleij * (gpiolib private state variable) 2260f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 2270f4630f3SLinus Walleij * <register width> * 8 2280f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 2290f4630f3SLinus Walleij * shadowed and real data registers writes together. 2300f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 2310f4630f3SLinus Walleij * safely. 2320f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 2330f4630f3SLinus Walleij * direction safely. 23479a9becdSAlexandre Courbot * 23579a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 23679a9becdSAlexandre Courbot * they can all be accessed through a common programing interface. 23779a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 23879a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 23979a9becdSAlexandre Courbot * 24079a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 24179a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 24279a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 24379a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 24479a9becdSAlexandre Courbot */ 24579a9becdSAlexandre Courbot struct gpio_chip { 24679a9becdSAlexandre Courbot const char *label; 247ff2b1359SLinus Walleij struct gpio_device *gpiodev; 24858383c78SLinus Walleij struct device *parent; 24979a9becdSAlexandre Courbot struct module *owner; 25079a9becdSAlexandre Courbot 25179a9becdSAlexandre Courbot int (*request)(struct gpio_chip *chip, 25279a9becdSAlexandre Courbot unsigned offset); 25379a9becdSAlexandre Courbot void (*free)(struct gpio_chip *chip, 25479a9becdSAlexandre Courbot unsigned offset); 25579a9becdSAlexandre Courbot int (*get_direction)(struct gpio_chip *chip, 25679a9becdSAlexandre Courbot unsigned offset); 25779a9becdSAlexandre Courbot int (*direction_input)(struct gpio_chip *chip, 25879a9becdSAlexandre Courbot unsigned offset); 25979a9becdSAlexandre Courbot int (*direction_output)(struct gpio_chip *chip, 26079a9becdSAlexandre Courbot unsigned offset, int value); 26179a9becdSAlexandre Courbot int (*get)(struct gpio_chip *chip, 26279a9becdSAlexandre Courbot unsigned offset); 263eec1d566SLukas Wunner int (*get_multiple)(struct gpio_chip *chip, 264eec1d566SLukas Wunner unsigned long *mask, 265eec1d566SLukas Wunner unsigned long *bits); 26679a9becdSAlexandre Courbot void (*set)(struct gpio_chip *chip, 26779a9becdSAlexandre Courbot unsigned offset, int value); 2685f424243SRojhalat Ibrahim void (*set_multiple)(struct gpio_chip *chip, 2695f424243SRojhalat Ibrahim unsigned long *mask, 2705f424243SRojhalat Ibrahim unsigned long *bits); 2712956b5d9SMika Westerberg int (*set_config)(struct gpio_chip *chip, 27279a9becdSAlexandre Courbot unsigned offset, 2732956b5d9SMika Westerberg unsigned long config); 27479a9becdSAlexandre Courbot int (*to_irq)(struct gpio_chip *chip, 27579a9becdSAlexandre Courbot unsigned offset); 27679a9becdSAlexandre Courbot 27779a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 27879a9becdSAlexandre Courbot struct gpio_chip *chip); 27979a9becdSAlexandre Courbot int base; 28079a9becdSAlexandre Courbot u16 ngpio; 28179a9becdSAlexandre Courbot const char *const *names; 2829fb1f39eSLinus Walleij bool can_sleep; 28379a9becdSAlexandre Courbot 2840f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 2850f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 2860f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 28724efd94bSLinus Walleij bool be_bits; 2880f4630f3SLinus Walleij void __iomem *reg_dat; 2890f4630f3SLinus Walleij void __iomem *reg_set; 2900f4630f3SLinus Walleij void __iomem *reg_clr; 2910f4630f3SLinus Walleij void __iomem *reg_dir; 292d799a4deSLinus Walleij bool bgpio_dir_inverted; 2930f4630f3SLinus Walleij int bgpio_bits; 2940f4630f3SLinus Walleij spinlock_t bgpio_lock; 2950f4630f3SLinus Walleij unsigned long bgpio_data; 2960f4630f3SLinus Walleij unsigned long bgpio_dir; 2970f4630f3SLinus Walleij #endif 2980f4630f3SLinus Walleij 29914250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 30014250520SLinus Walleij /* 3017d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 30214250520SLinus Walleij * to handle IRQs for most practical cases. 30314250520SLinus Walleij */ 304c44eafd7SThierry Reding 305c44eafd7SThierry Reding /** 306c44eafd7SThierry Reding * @irq: 307c44eafd7SThierry Reding * 308c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 309c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 310c44eafd7SThierry Reding */ 311c44eafd7SThierry Reding struct gpio_irq_chip irq; 31214250520SLinus Walleij #endif 31314250520SLinus Walleij 314726cb3baSStephen Boyd /** 315726cb3baSStephen Boyd * @need_valid_mask: 316726cb3baSStephen Boyd * 317726cb3baSStephen Boyd * If set core allocates @valid_mask with all bits set to one. 318726cb3baSStephen Boyd */ 319726cb3baSStephen Boyd bool need_valid_mask; 320726cb3baSStephen Boyd 321726cb3baSStephen Boyd /** 322726cb3baSStephen Boyd * @valid_mask: 323726cb3baSStephen Boyd * 324726cb3baSStephen Boyd * If not %NULL holds bitmask of GPIOs which are valid to be used 325726cb3baSStephen Boyd * from the chip. 326726cb3baSStephen Boyd */ 327726cb3baSStephen Boyd unsigned long *valid_mask; 328726cb3baSStephen Boyd 32979a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 33079a9becdSAlexandre Courbot /* 33179a9becdSAlexandre Courbot * If CONFIG_OF is enabled, then all GPIO controllers described in the 33279a9becdSAlexandre Courbot * device tree automatically may have an OF translation 33379a9becdSAlexandre Courbot */ 33467049c50SThierry Reding 33567049c50SThierry Reding /** 33667049c50SThierry Reding * @of_node: 33767049c50SThierry Reding * 33867049c50SThierry Reding * Pointer to a device tree node representing this GPIO controller. 33967049c50SThierry Reding */ 34079a9becdSAlexandre Courbot struct device_node *of_node; 34167049c50SThierry Reding 34267049c50SThierry Reding /** 34367049c50SThierry Reding * @of_gpio_n_cells: 34467049c50SThierry Reding * 34567049c50SThierry Reding * Number of cells used to form the GPIO specifier. 34667049c50SThierry Reding */ 347e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 34867049c50SThierry Reding 34967049c50SThierry Reding /** 35067049c50SThierry Reding * @of_xlate: 35167049c50SThierry Reding * 35267049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 35367049c50SThierry Reding * relative GPIO number and flags. 35467049c50SThierry Reding */ 35579a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 35679a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 35779a9becdSAlexandre Courbot #endif 35879a9becdSAlexandre Courbot }; 35979a9becdSAlexandre Courbot 36079a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip, 36179a9becdSAlexandre Courbot unsigned offset); 36279a9becdSAlexandre Courbot 36379a9becdSAlexandre Courbot /* add/remove chips */ 364959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data, 36539c3fd58SAndrew Lunn struct lock_class_key *lock_key, 36639c3fd58SAndrew Lunn struct lock_class_key *request_key); 367959bc7b2SThierry Reding 368959bc7b2SThierry Reding /** 369959bc7b2SThierry Reding * gpiochip_add_data() - register a gpio_chip 370959bc7b2SThierry Reding * @chip: the chip to register, with chip->base initialized 371959bc7b2SThierry Reding * @data: driver-private data associated with this chip 372959bc7b2SThierry Reding * 373959bc7b2SThierry Reding * Context: potentially before irqs will work 374959bc7b2SThierry Reding * 375959bc7b2SThierry Reding * When gpiochip_add_data() is called very early during boot, so that GPIOs 376959bc7b2SThierry Reding * can be freely used, the chip->parent device must be registered before 377959bc7b2SThierry Reding * the gpio framework's arch_initcall(). Otherwise sysfs initialization 378959bc7b2SThierry Reding * for GPIOs will fail rudely. 379959bc7b2SThierry Reding * 380959bc7b2SThierry Reding * gpiochip_add_data() must only be called after gpiolib initialization, 381959bc7b2SThierry Reding * ie after core_initcall(). 382959bc7b2SThierry Reding * 383959bc7b2SThierry Reding * If chip->base is negative, this requests dynamic assignment of 384959bc7b2SThierry Reding * a range of valid GPIOs. 385959bc7b2SThierry Reding * 386959bc7b2SThierry Reding * Returns: 387959bc7b2SThierry Reding * A negative errno if the chip can't be registered, such as because the 388959bc7b2SThierry Reding * chip->base is invalid or already associated with a different chip. 389959bc7b2SThierry Reding * Otherwise it returns zero as a success code. 390959bc7b2SThierry Reding */ 391959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP 392959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({ \ 39339c3fd58SAndrew Lunn static struct lock_class_key lock_key; \ 39439c3fd58SAndrew Lunn static struct lock_class_key request_key; \ 39539c3fd58SAndrew Lunn gpiochip_add_data_with_key(chip, data, &lock_key, \ 39639c3fd58SAndrew Lunn &request_key); \ 397959bc7b2SThierry Reding }) 398959bc7b2SThierry Reding #else 39939c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL) 400959bc7b2SThierry Reding #endif 401959bc7b2SThierry Reding 402b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip) 403b08ea35aSLinus Walleij { 404b08ea35aSLinus Walleij return gpiochip_add_data(chip, NULL); 405b08ea35aSLinus Walleij } 406e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip); 4070cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip, 4080cf3292cSLaxman Dewangan void *data); 4090cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip); 4100cf3292cSLaxman Dewangan 41179a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 41279a9becdSAlexandre Courbot int (*match)(struct gpio_chip *chip, void *data)); 41379a9becdSAlexandre Courbot 41479a9becdSAlexandre Courbot /* lock/unlock as IRQ */ 415e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset); 416e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset); 4176cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset); 4184e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset); 4194e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset); 4204e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset); 4214e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset); 42279a9becdSAlexandre Courbot 423143b65d6SLinus Walleij /* Line status inquiry for drivers */ 424143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset); 425143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset); 426143b65d6SLinus Walleij 42705f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 42805f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset); 429726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset); 43005f479bfSCharles Keepax 431b08ea35aSLinus Walleij /* get driver data */ 43243c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip); 433b08ea35aSLinus Walleij 434bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 435bb1e88ccSAlexandre Courbot 4360f4630f3SLinus Walleij struct bgpio_pdata { 4370f4630f3SLinus Walleij const char *label; 4380f4630f3SLinus Walleij int base; 4390f4630f3SLinus Walleij int ngpio; 4400f4630f3SLinus Walleij }; 4410f4630f3SLinus Walleij 442c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC) 443c474e348SArnd Bergmann 4440f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 4450f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 4460f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 4470f4630f3SLinus Walleij unsigned long flags); 4480f4630f3SLinus Walleij 4490f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 4500f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 4510f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 4520f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 4530f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 4540f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 4550f4630f3SLinus Walleij 4560f4630f3SLinus Walleij #endif 4570f4630f3SLinus Walleij 45814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 45914250520SLinus Walleij 4601b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq, 4611b95b4ebSThierry Reding irq_hw_number_t hwirq); 4621b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq); 4631b95b4ebSThierry Reding 46414250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip, 46514250520SLinus Walleij struct irq_chip *irqchip, 4666f79309aSThierry Reding unsigned int parent_irq, 46714250520SLinus Walleij irq_flow_handler_t parent_handler); 46814250520SLinus Walleij 469d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip, 470d245b3f9SLinus Walleij struct irq_chip *irqchip, 4716f79309aSThierry Reding unsigned int parent_irq); 472d245b3f9SLinus Walleij 473739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip, 47414250520SLinus Walleij struct irq_chip *irqchip, 47514250520SLinus Walleij unsigned int first_irq, 47614250520SLinus Walleij irq_flow_handler_t handler, 477a0a8bcf4SGrygorii Strashko unsigned int type, 47860ed54caSThierry Reding bool threaded, 47939c3fd58SAndrew Lunn struct lock_class_key *lock_key, 48039c3fd58SAndrew Lunn struct lock_class_key *request_key); 481a0a8bcf4SGrygorii Strashko 48264ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip, 48364ff2c8eSStephen Boyd unsigned int offset); 48464ff2c8eSStephen Boyd 485739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP 486739e6f59SLinus Walleij 487739e6f59SLinus Walleij /* 488739e6f59SLinus Walleij * Lockdep requires that each irqchip instance be created with a 489739e6f59SLinus Walleij * unique key so as to avoid unnecessary warnings. This upfront 490739e6f59SLinus Walleij * boilerplate static inlines provides such a key for each 491739e6f59SLinus Walleij * unique instance. 492739e6f59SLinus Walleij */ 493739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 494739e6f59SLinus Walleij struct irq_chip *irqchip, 495739e6f59SLinus Walleij unsigned int first_irq, 496739e6f59SLinus Walleij irq_flow_handler_t handler, 497739e6f59SLinus Walleij unsigned int type) 498739e6f59SLinus Walleij { 49939c3fd58SAndrew Lunn static struct lock_class_key lock_key; 50039c3fd58SAndrew Lunn static struct lock_class_key request_key; 501739e6f59SLinus Walleij 502739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 50339c3fd58SAndrew Lunn handler, type, false, 50439c3fd58SAndrew Lunn &lock_key, &request_key); 505739e6f59SLinus Walleij } 506739e6f59SLinus Walleij 507d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 508d245b3f9SLinus Walleij struct irq_chip *irqchip, 509d245b3f9SLinus Walleij unsigned int first_irq, 510d245b3f9SLinus Walleij irq_flow_handler_t handler, 511d245b3f9SLinus Walleij unsigned int type) 512d245b3f9SLinus Walleij { 513739e6f59SLinus Walleij 51439c3fd58SAndrew Lunn static struct lock_class_key lock_key; 51539c3fd58SAndrew Lunn static struct lock_class_key request_key; 516739e6f59SLinus Walleij 517739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 51839c3fd58SAndrew Lunn handler, type, true, 51939c3fd58SAndrew Lunn &lock_key, &request_key); 520739e6f59SLinus Walleij } 521739e6f59SLinus Walleij #else 522739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip, 523739e6f59SLinus Walleij struct irq_chip *irqchip, 524739e6f59SLinus Walleij unsigned int first_irq, 525739e6f59SLinus Walleij irq_flow_handler_t handler, 526739e6f59SLinus Walleij unsigned int type) 527739e6f59SLinus Walleij { 528739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 52939c3fd58SAndrew Lunn handler, type, false, NULL, NULL); 530d245b3f9SLinus Walleij } 531d245b3f9SLinus Walleij 532739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip, 533739e6f59SLinus Walleij struct irq_chip *irqchip, 534739e6f59SLinus Walleij unsigned int first_irq, 535739e6f59SLinus Walleij irq_flow_handler_t handler, 536739e6f59SLinus Walleij unsigned int type) 537739e6f59SLinus Walleij { 538739e6f59SLinus Walleij return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq, 53939c3fd58SAndrew Lunn handler, type, true, NULL, NULL); 540739e6f59SLinus Walleij } 541739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */ 54214250520SLinus Walleij 5437d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */ 54414250520SLinus Walleij 545c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset); 546c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset); 5472956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset, 5482956b5d9SMika Westerberg unsigned long config); 549c771c2f4SJonas Gorski 550964cb341SLinus Walleij #ifdef CONFIG_PINCTRL 551964cb341SLinus Walleij 552964cb341SLinus Walleij /** 553964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 554950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 555964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 556964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 557964cb341SLinus Walleij */ 558964cb341SLinus Walleij struct gpio_pin_range { 559964cb341SLinus Walleij struct list_head node; 560964cb341SLinus Walleij struct pinctrl_dev *pctldev; 561964cb341SLinus Walleij struct pinctrl_gpio_range range; 562964cb341SLinus Walleij }; 563964cb341SLinus Walleij 564964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 565964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 566964cb341SLinus Walleij unsigned int npins); 567964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip, 568964cb341SLinus Walleij struct pinctrl_dev *pctldev, 569964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 570964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip); 571964cb341SLinus Walleij 572964cb341SLinus Walleij #else 573964cb341SLinus Walleij 574964cb341SLinus Walleij static inline int 575964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name, 576964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 577964cb341SLinus Walleij unsigned int npins) 578964cb341SLinus Walleij { 579964cb341SLinus Walleij return 0; 580964cb341SLinus Walleij } 581964cb341SLinus Walleij static inline int 582964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip, 583964cb341SLinus Walleij struct pinctrl_dev *pctldev, 584964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 585964cb341SLinus Walleij { 586964cb341SLinus Walleij return 0; 587964cb341SLinus Walleij } 588964cb341SLinus Walleij 589964cb341SLinus Walleij static inline void 590964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip) 591964cb341SLinus Walleij { 592964cb341SLinus Walleij } 593964cb341SLinus Walleij 594964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 595964cb341SLinus Walleij 596abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum, 597abdc08a3SAlexandre Courbot const char *label); 598f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 599f7d4ad98SGuenter Roeck 600bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 601bb1e88ccSAlexandre Courbot 602bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 603bb1e88ccSAlexandre Courbot { 604bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 605bb1e88ccSAlexandre Courbot WARN_ON(1); 606bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 607bb1e88ccSAlexandre Courbot } 608bb1e88ccSAlexandre Courbot 609bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 610bb1e88ccSAlexandre Courbot 61179a9becdSAlexandre Courbot #endif 612