xref: /openbmc/linux/include/linux/gpio/driver.h (revision 3e779a2e)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5ff2b1359SLinus Walleij #include <linux/device.h>
679a9becdSAlexandre Courbot #include <linux/types.h>
714250520SLinus Walleij #include <linux/irq.h>
814250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
914250520SLinus Walleij #include <linux/irqdomain.h>
10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1379a9becdSAlexandre Courbot 
1479a9becdSAlexandre Courbot struct gpio_desc;
15c9a9972bSAlexandre Courbot struct of_phandle_args;
16c9a9972bSAlexandre Courbot struct device_node;
17f3ed0b66SStephen Rothwell struct seq_file;
18ff2b1359SLinus Walleij struct gpio_device;
19d47529b2SPaul Gortmaker struct module;
2079a9becdSAlexandre Courbot 
21bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
22bb1e88ccSAlexandre Courbot 
23c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
24c44eafd7SThierry Reding /**
25c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
26c44eafd7SThierry Reding  */
27c44eafd7SThierry Reding struct gpio_irq_chip {
28c44eafd7SThierry Reding 	/**
29da80ff81SThierry Reding 	 * @chip:
30da80ff81SThierry Reding 	 *
31da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
32da80ff81SThierry Reding 	 */
33da80ff81SThierry Reding 	struct irq_chip *chip;
34da80ff81SThierry Reding 
35da80ff81SThierry Reding 	/**
36f0fbe7bcSThierry Reding 	 * @domain:
37f0fbe7bcSThierry Reding 	 *
38f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
39f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
40f0fbe7bcSThierry Reding 	 */
41f0fbe7bcSThierry Reding 	struct irq_domain *domain;
42f0fbe7bcSThierry Reding 
43f0fbe7bcSThierry Reding 	/**
44c44eafd7SThierry Reding 	 * @domain_ops:
45c44eafd7SThierry Reding 	 *
46c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
47c44eafd7SThierry Reding 	 */
48c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
49c44eafd7SThierry Reding 
50c44eafd7SThierry Reding 	/**
51c7a0aa59SThierry Reding 	 * @handler:
52c7a0aa59SThierry Reding 	 *
53c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
54c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
55c7a0aa59SThierry Reding 	 */
56c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
57c7a0aa59SThierry Reding 
58c7a0aa59SThierry Reding 	/**
593634eeb0SThierry Reding 	 * @default_type:
603634eeb0SThierry Reding 	 *
613634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
623634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
633634eeb0SThierry Reding 	 */
643634eeb0SThierry Reding 	unsigned int default_type;
653634eeb0SThierry Reding 
663634eeb0SThierry Reding 	/**
67ca9df053SThierry Reding 	 * @lock_key:
68ca9df053SThierry Reding 	 *
6939c3fd58SAndrew Lunn 	 * Per GPIO IRQ chip lockdep classes.
70ca9df053SThierry Reding 	 */
71ca9df053SThierry Reding 	struct lock_class_key *lock_key;
7239c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
73ca9df053SThierry Reding 
74ca9df053SThierry Reding 	/**
75c44eafd7SThierry Reding 	 * @parent_handler:
76c44eafd7SThierry Reding 	 *
77c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
78c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
79c44eafd7SThierry Reding 	 */
80c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
81c44eafd7SThierry Reding 
82c44eafd7SThierry Reding 	/**
83c44eafd7SThierry Reding 	 * @parent_handler_data:
84c44eafd7SThierry Reding 	 *
85c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
86c44eafd7SThierry Reding 	 * interrupt.
87c44eafd7SThierry Reding 	 */
88c44eafd7SThierry Reding 	void *parent_handler_data;
8939e5f096SThierry Reding 
9039e5f096SThierry Reding 	/**
9139e5f096SThierry Reding 	 * @num_parents:
9239e5f096SThierry Reding 	 *
9339e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
9439e5f096SThierry Reding 	 */
9539e5f096SThierry Reding 	unsigned int num_parents;
9639e5f096SThierry Reding 
9739e5f096SThierry Reding 	/**
983e779a2eSStephen Boyd 	 * @parent_irq:
993e779a2eSStephen Boyd 	 *
1003e779a2eSStephen Boyd 	 * For use by gpiochip_set_cascaded_irqchip()
1013e779a2eSStephen Boyd 	 */
1023e779a2eSStephen Boyd 	unsigned int parent_irq;
1033e779a2eSStephen Boyd 
1043e779a2eSStephen Boyd 	/**
10539e5f096SThierry Reding 	 * @parents:
10639e5f096SThierry Reding 	 *
10739e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
10839e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
10939e5f096SThierry Reding 	 */
11039e5f096SThierry Reding 	unsigned int *parents;
111dc6bafeeSThierry Reding 
112dc6bafeeSThierry Reding 	/**
113e0d89728SThierry Reding 	 * @map:
114e0d89728SThierry Reding 	 *
115e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
116e0d89728SThierry Reding 	 */
117e0d89728SThierry Reding 	unsigned int *map;
118e0d89728SThierry Reding 
119e0d89728SThierry Reding 	/**
12060ed54caSThierry Reding 	 * @threaded:
121dc6bafeeSThierry Reding 	 *
12260ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
123dc6bafeeSThierry Reding 	 */
12460ed54caSThierry Reding 	bool threaded;
125dc7b0387SThierry Reding 
126dc7b0387SThierry Reding 	/**
127dc7b0387SThierry Reding 	 * @need_valid_mask:
128dc7b0387SThierry Reding 	 *
129dc7b0387SThierry Reding 	 * If set core allocates @valid_mask with all bits set to one.
130dc7b0387SThierry Reding 	 */
131dc7b0387SThierry Reding 	bool need_valid_mask;
132dc7b0387SThierry Reding 
133dc7b0387SThierry Reding 	/**
134dc7b0387SThierry Reding 	 * @valid_mask:
135dc7b0387SThierry Reding 	 *
136dc7b0387SThierry Reding 	 * If not %NULL holds bitmask of GPIOs which are valid to be included
137dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
138dc7b0387SThierry Reding 	 */
139dc7b0387SThierry Reding 	unsigned long *valid_mask;
1408302cf58SThierry Reding 
1418302cf58SThierry Reding 	/**
1428302cf58SThierry Reding 	 * @first:
1438302cf58SThierry Reding 	 *
1448302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
1458302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
1468302cf58SThierry Reding 	 */
1478302cf58SThierry Reding 	unsigned int first;
148c44eafd7SThierry Reding };
149da80ff81SThierry Reding 
150da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
151da80ff81SThierry Reding {
152da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
153da80ff81SThierry Reding }
154c44eafd7SThierry Reding #endif
155c44eafd7SThierry Reding 
15679a9becdSAlexandre Courbot /**
15779a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
158df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
159df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
160ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
16158383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
16279a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
16379a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
16479a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
16579a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
16679a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
16779a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
16879a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
16979a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
17079a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
17160befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
172eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
173eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
17479a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1755f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1762956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1772956b5d9SMika Westerberg  *	packed config format as generic pinconf.
17879a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
17979a9becdSAlexandre Courbot  *	implementation may not sleep
18079a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
18179a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
18279a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
183af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
184af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
185af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
18630bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
187af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
188af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
18979a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
19079a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
19179a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
19279a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
19379a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
19479a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
19579a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
19679a9becdSAlexandre Courbot  *      number of the gpio.
1979fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
1981c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
1991c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
2001c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
2011c8732bbSLinus Walleij  *	registers.
2020f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
2030f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
20424efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
20524efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
20624efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
2070f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
2080f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
20908bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
2100f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
211d799a4deSLinus Walleij  * @bgpio_dir_inverted: indicates that the direction register is inverted
212d799a4deSLinus Walleij  *	(gpiolib private state variable)
2130f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
2140f4630f3SLinus Walleij  *	<register width> * 8
2150f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
2160f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
2170f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
2180f4630f3SLinus Walleij  *	safely.
2190f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
2200f4630f3SLinus Walleij  *	direction safely.
22179a9becdSAlexandre Courbot  *
22279a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
22379a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
22479a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
22579a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
22679a9becdSAlexandre Courbot  *
22779a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
22879a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
22979a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
23079a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
23179a9becdSAlexandre Courbot  */
23279a9becdSAlexandre Courbot struct gpio_chip {
23379a9becdSAlexandre Courbot 	const char		*label;
234ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
23558383c78SLinus Walleij 	struct device		*parent;
23679a9becdSAlexandre Courbot 	struct module		*owner;
23779a9becdSAlexandre Courbot 
23879a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
23979a9becdSAlexandre Courbot 						unsigned offset);
24079a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
24179a9becdSAlexandre Courbot 						unsigned offset);
24279a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
24379a9becdSAlexandre Courbot 						unsigned offset);
24479a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
24579a9becdSAlexandre Courbot 						unsigned offset);
24679a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
24779a9becdSAlexandre Courbot 						unsigned offset, int value);
24879a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
24979a9becdSAlexandre Courbot 						unsigned offset);
250eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
251eec1d566SLukas Wunner 						unsigned long *mask,
252eec1d566SLukas Wunner 						unsigned long *bits);
25379a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
25479a9becdSAlexandre Courbot 						unsigned offset, int value);
2555f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
2565f424243SRojhalat Ibrahim 						unsigned long *mask,
2575f424243SRojhalat Ibrahim 						unsigned long *bits);
2582956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
25979a9becdSAlexandre Courbot 					      unsigned offset,
2602956b5d9SMika Westerberg 					      unsigned long config);
26179a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
26279a9becdSAlexandre Courbot 						unsigned offset);
26379a9becdSAlexandre Courbot 
26479a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
26579a9becdSAlexandre Courbot 						struct gpio_chip *chip);
26679a9becdSAlexandre Courbot 	int			base;
26779a9becdSAlexandre Courbot 	u16			ngpio;
26879a9becdSAlexandre Courbot 	const char		*const *names;
2699fb1f39eSLinus Walleij 	bool			can_sleep;
27079a9becdSAlexandre Courbot 
2710f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2720f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2730f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
27424efd94bSLinus Walleij 	bool be_bits;
2750f4630f3SLinus Walleij 	void __iomem *reg_dat;
2760f4630f3SLinus Walleij 	void __iomem *reg_set;
2770f4630f3SLinus Walleij 	void __iomem *reg_clr;
2780f4630f3SLinus Walleij 	void __iomem *reg_dir;
279d799a4deSLinus Walleij 	bool bgpio_dir_inverted;
2800f4630f3SLinus Walleij 	int bgpio_bits;
2810f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
2820f4630f3SLinus Walleij 	unsigned long bgpio_data;
2830f4630f3SLinus Walleij 	unsigned long bgpio_dir;
2840f4630f3SLinus Walleij #endif
2850f4630f3SLinus Walleij 
28614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
28714250520SLinus Walleij 	/*
2887d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
28914250520SLinus Walleij 	 * to handle IRQs for most practical cases.
29014250520SLinus Walleij 	 */
291c44eafd7SThierry Reding 
292c44eafd7SThierry Reding 	/**
293c44eafd7SThierry Reding 	 * @irq:
294c44eafd7SThierry Reding 	 *
295c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
296c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
297c44eafd7SThierry Reding 	 */
298c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
29914250520SLinus Walleij #endif
30014250520SLinus Walleij 
301726cb3baSStephen Boyd 	/**
302726cb3baSStephen Boyd 	 * @need_valid_mask:
303726cb3baSStephen Boyd 	 *
304726cb3baSStephen Boyd 	 * If set core allocates @valid_mask with all bits set to one.
305726cb3baSStephen Boyd 	 */
306726cb3baSStephen Boyd 	bool need_valid_mask;
307726cb3baSStephen Boyd 
308726cb3baSStephen Boyd 	/**
309726cb3baSStephen Boyd 	 * @valid_mask:
310726cb3baSStephen Boyd 	 *
311726cb3baSStephen Boyd 	 * If not %NULL holds bitmask of GPIOs which are valid to be used
312726cb3baSStephen Boyd 	 * from the chip.
313726cb3baSStephen Boyd 	 */
314726cb3baSStephen Boyd 	unsigned long *valid_mask;
315726cb3baSStephen Boyd 
31679a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
31779a9becdSAlexandre Courbot 	/*
31879a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
31979a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
32079a9becdSAlexandre Courbot 	 */
32167049c50SThierry Reding 
32267049c50SThierry Reding 	/**
32367049c50SThierry Reding 	 * @of_node:
32467049c50SThierry Reding 	 *
32567049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
32667049c50SThierry Reding 	 */
32779a9becdSAlexandre Courbot 	struct device_node *of_node;
32867049c50SThierry Reding 
32967049c50SThierry Reding 	/**
33067049c50SThierry Reding 	 * @of_gpio_n_cells:
33167049c50SThierry Reding 	 *
33267049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
33367049c50SThierry Reding 	 */
334e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
33567049c50SThierry Reding 
33667049c50SThierry Reding 	/**
33767049c50SThierry Reding 	 * @of_xlate:
33867049c50SThierry Reding 	 *
33967049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
34067049c50SThierry Reding 	 * relative GPIO number and flags.
34167049c50SThierry Reding 	 */
34279a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
34379a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
34479a9becdSAlexandre Courbot #endif
34579a9becdSAlexandre Courbot };
34679a9becdSAlexandre Courbot 
34779a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
34879a9becdSAlexandre Courbot 			unsigned offset);
34979a9becdSAlexandre Courbot 
35079a9becdSAlexandre Courbot /* add/remove chips */
351959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
35239c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
35339c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
354959bc7b2SThierry Reding 
355959bc7b2SThierry Reding /**
356959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
357959bc7b2SThierry Reding  * @chip: the chip to register, with chip->base initialized
358959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
359959bc7b2SThierry Reding  *
360959bc7b2SThierry Reding  * Context: potentially before irqs will work
361959bc7b2SThierry Reding  *
362959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
363959bc7b2SThierry Reding  * can be freely used, the chip->parent device must be registered before
364959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
365959bc7b2SThierry Reding  * for GPIOs will fail rudely.
366959bc7b2SThierry Reding  *
367959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
368959bc7b2SThierry Reding  * ie after core_initcall().
369959bc7b2SThierry Reding  *
370959bc7b2SThierry Reding  * If chip->base is negative, this requests dynamic assignment of
371959bc7b2SThierry Reding  * a range of valid GPIOs.
372959bc7b2SThierry Reding  *
373959bc7b2SThierry Reding  * Returns:
374959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
375959bc7b2SThierry Reding  * chip->base is invalid or already associated with a different chip.
376959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
377959bc7b2SThierry Reding  */
378959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
379959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({		\
38039c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
38139c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
38239c3fd58SAndrew Lunn 		gpiochip_add_data_with_key(chip, data, &lock_key, \
38339c3fd58SAndrew Lunn 					   &request_key);	  \
384959bc7b2SThierry Reding 	})
385959bc7b2SThierry Reding #else
38639c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
387959bc7b2SThierry Reding #endif
388959bc7b2SThierry Reding 
389b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
390b08ea35aSLinus Walleij {
391b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
392b08ea35aSLinus Walleij }
393e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
3940cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
3950cf3292cSLaxman Dewangan 				  void *data);
3960cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
3970cf3292cSLaxman Dewangan 
39879a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
39979a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
40079a9becdSAlexandre Courbot 
40179a9becdSAlexandre Courbot /* lock/unlock as IRQ */
402e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
403e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
4046cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
40579a9becdSAlexandre Courbot 
406143b65d6SLinus Walleij /* Line status inquiry for drivers */
407143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
408143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
409143b65d6SLinus Walleij 
41005f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
41105f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
412726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
41305f479bfSCharles Keepax 
414b08ea35aSLinus Walleij /* get driver data */
41543c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
416b08ea35aSLinus Walleij 
417bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
418bb1e88ccSAlexandre Courbot 
4190f4630f3SLinus Walleij struct bgpio_pdata {
4200f4630f3SLinus Walleij 	const char *label;
4210f4630f3SLinus Walleij 	int base;
4220f4630f3SLinus Walleij 	int ngpio;
4230f4630f3SLinus Walleij };
4240f4630f3SLinus Walleij 
425c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
426c474e348SArnd Bergmann 
4270f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
4280f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
4290f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
4300f4630f3SLinus Walleij 	       unsigned long flags);
4310f4630f3SLinus Walleij 
4320f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
4330f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
4340f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
4350f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
4360f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
4370f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
4380f4630f3SLinus Walleij 
4390f4630f3SLinus Walleij #endif
4400f4630f3SLinus Walleij 
44114250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
44214250520SLinus Walleij 
4431b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
4441b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
4451b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
4461b95b4ebSThierry Reding 
44714250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
44814250520SLinus Walleij 		struct irq_chip *irqchip,
4496f79309aSThierry Reding 		unsigned int parent_irq,
45014250520SLinus Walleij 		irq_flow_handler_t parent_handler);
45114250520SLinus Walleij 
452d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
453d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
4546f79309aSThierry Reding 		unsigned int parent_irq);
455d245b3f9SLinus Walleij 
456739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
45714250520SLinus Walleij 			     struct irq_chip *irqchip,
45814250520SLinus Walleij 			     unsigned int first_irq,
45914250520SLinus Walleij 			     irq_flow_handler_t handler,
460a0a8bcf4SGrygorii Strashko 			     unsigned int type,
46160ed54caSThierry Reding 			     bool threaded,
46239c3fd58SAndrew Lunn 			     struct lock_class_key *lock_key,
46339c3fd58SAndrew Lunn 			     struct lock_class_key *request_key);
464a0a8bcf4SGrygorii Strashko 
46564ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
46664ff2c8eSStephen Boyd 				unsigned int offset);
46764ff2c8eSStephen Boyd 
468739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
469739e6f59SLinus Walleij 
470739e6f59SLinus Walleij /*
471739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
472739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
473739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
474739e6f59SLinus Walleij  * unique instance.
475739e6f59SLinus Walleij  */
476739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
477739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
478739e6f59SLinus Walleij 				       unsigned int first_irq,
479739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
480739e6f59SLinus Walleij 				       unsigned int type)
481739e6f59SLinus Walleij {
48239c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
48339c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
484739e6f59SLinus Walleij 
485739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
48639c3fd58SAndrew Lunn 					handler, type, false,
48739c3fd58SAndrew Lunn 					&lock_key, &request_key);
488739e6f59SLinus Walleij }
489739e6f59SLinus Walleij 
490d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
491d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
492d245b3f9SLinus Walleij 			  unsigned int first_irq,
493d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
494d245b3f9SLinus Walleij 			  unsigned int type)
495d245b3f9SLinus Walleij {
496739e6f59SLinus Walleij 
49739c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
49839c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
499739e6f59SLinus Walleij 
500739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
50139c3fd58SAndrew Lunn 					handler, type, true,
50239c3fd58SAndrew Lunn 					&lock_key, &request_key);
503739e6f59SLinus Walleij }
504739e6f59SLinus Walleij #else
505739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
506739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
507739e6f59SLinus Walleij 				       unsigned int first_irq,
508739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
509739e6f59SLinus Walleij 				       unsigned int type)
510739e6f59SLinus Walleij {
511739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
51239c3fd58SAndrew Lunn 					handler, type, false, NULL, NULL);
513d245b3f9SLinus Walleij }
514d245b3f9SLinus Walleij 
515739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
516739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
517739e6f59SLinus Walleij 			  unsigned int first_irq,
518739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
519739e6f59SLinus Walleij 			  unsigned int type)
520739e6f59SLinus Walleij {
521739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
52239c3fd58SAndrew Lunn 					handler, type, true, NULL, NULL);
523739e6f59SLinus Walleij }
524739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
52514250520SLinus Walleij 
5267d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
52714250520SLinus Walleij 
528c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
529c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
5302956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
5312956b5d9SMika Westerberg 			    unsigned long config);
532c771c2f4SJonas Gorski 
533964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
534964cb341SLinus Walleij 
535964cb341SLinus Walleij /**
536964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
537950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
538964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
539964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
540964cb341SLinus Walleij  */
541964cb341SLinus Walleij struct gpio_pin_range {
542964cb341SLinus Walleij 	struct list_head node;
543964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
544964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
545964cb341SLinus Walleij };
546964cb341SLinus Walleij 
547964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
548964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
549964cb341SLinus Walleij 			   unsigned int npins);
550964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
551964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
552964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
553964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
554964cb341SLinus Walleij 
555964cb341SLinus Walleij #else
556964cb341SLinus Walleij 
557964cb341SLinus Walleij static inline int
558964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
559964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
560964cb341SLinus Walleij 		       unsigned int npins)
561964cb341SLinus Walleij {
562964cb341SLinus Walleij 	return 0;
563964cb341SLinus Walleij }
564964cb341SLinus Walleij static inline int
565964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
566964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
567964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
568964cb341SLinus Walleij {
569964cb341SLinus Walleij 	return 0;
570964cb341SLinus Walleij }
571964cb341SLinus Walleij 
572964cb341SLinus Walleij static inline void
573964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
574964cb341SLinus Walleij {
575964cb341SLinus Walleij }
576964cb341SLinus Walleij 
577964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
578964cb341SLinus Walleij 
579abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
580abdc08a3SAlexandre Courbot 					    const char *label);
581f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
582f7d4ad98SGuenter Roeck 
583bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
584bb1e88ccSAlexandre Courbot 
585bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
586bb1e88ccSAlexandre Courbot {
587bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
588bb1e88ccSAlexandre Courbot 	WARN_ON(1);
589bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
590bb1e88ccSAlexandre Courbot }
591bb1e88ccSAlexandre Courbot 
592bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
593bb1e88ccSAlexandre Courbot 
59479a9becdSAlexandre Courbot #endif
595