xref: /openbmc/linux/include/linux/gpio/driver.h (revision 39e5f096)
179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot 
4ff2b1359SLinus Walleij #include <linux/device.h>
579a9becdSAlexandre Courbot #include <linux/types.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1279a9becdSAlexandre Courbot 
1379a9becdSAlexandre Courbot struct gpio_desc;
14c9a9972bSAlexandre Courbot struct of_phandle_args;
15c9a9972bSAlexandre Courbot struct device_node;
16f3ed0b66SStephen Rothwell struct seq_file;
17ff2b1359SLinus Walleij struct gpio_device;
18d47529b2SPaul Gortmaker struct module;
1979a9becdSAlexandre Courbot 
20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
21bb1e88ccSAlexandre Courbot 
22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
23c44eafd7SThierry Reding /**
24c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
25c44eafd7SThierry Reding  */
26c44eafd7SThierry Reding struct gpio_irq_chip {
27c44eafd7SThierry Reding 	/**
28da80ff81SThierry Reding 	 * @chip:
29da80ff81SThierry Reding 	 *
30da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
31da80ff81SThierry Reding 	 */
32da80ff81SThierry Reding 	struct irq_chip *chip;
33da80ff81SThierry Reding 
34da80ff81SThierry Reding 	/**
35f0fbe7bcSThierry Reding 	 * @domain:
36f0fbe7bcSThierry Reding 	 *
37f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
38f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
39f0fbe7bcSThierry Reding 	 */
40f0fbe7bcSThierry Reding 	struct irq_domain *domain;
41f0fbe7bcSThierry Reding 
42f0fbe7bcSThierry Reding 	/**
43c44eafd7SThierry Reding 	 * @domain_ops:
44c44eafd7SThierry Reding 	 *
45c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
46c44eafd7SThierry Reding 	 */
47c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
48c44eafd7SThierry Reding 
49c44eafd7SThierry Reding 	/**
50c7a0aa59SThierry Reding 	 * @handler:
51c7a0aa59SThierry Reding 	 *
52c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
53c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
54c7a0aa59SThierry Reding 	 */
55c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
56c7a0aa59SThierry Reding 
57c7a0aa59SThierry Reding 	/**
583634eeb0SThierry Reding 	 * @default_type:
593634eeb0SThierry Reding 	 *
603634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
613634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
623634eeb0SThierry Reding 	 */
633634eeb0SThierry Reding 	unsigned int default_type;
643634eeb0SThierry Reding 
653634eeb0SThierry Reding 	/**
66c44eafd7SThierry Reding 	 * @parent_handler:
67c44eafd7SThierry Reding 	 *
68c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
69c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
70c44eafd7SThierry Reding 	 */
71c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
72c44eafd7SThierry Reding 
73c44eafd7SThierry Reding 	/**
74c44eafd7SThierry Reding 	 * @parent_handler_data:
75c44eafd7SThierry Reding 	 *
76c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
77c44eafd7SThierry Reding 	 * interrupt.
78c44eafd7SThierry Reding 	 */
79c44eafd7SThierry Reding 	void *parent_handler_data;
8039e5f096SThierry Reding 
8139e5f096SThierry Reding 	/**
8239e5f096SThierry Reding 	 * @num_parents:
8339e5f096SThierry Reding 	 *
8439e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
8539e5f096SThierry Reding 	 */
8639e5f096SThierry Reding 	unsigned int num_parents;
8739e5f096SThierry Reding 
8839e5f096SThierry Reding 	/**
8939e5f096SThierry Reding 	 * @parents:
9039e5f096SThierry Reding 	 *
9139e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
9239e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
9339e5f096SThierry Reding 	 */
9439e5f096SThierry Reding 	unsigned int *parents;
95c44eafd7SThierry Reding };
96da80ff81SThierry Reding 
97da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
98da80ff81SThierry Reding {
99da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
100da80ff81SThierry Reding }
101c44eafd7SThierry Reding #endif
102c44eafd7SThierry Reding 
10379a9becdSAlexandre Courbot /**
10479a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
105df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
106df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
107ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
10858383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
10979a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
11079a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
11179a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
11279a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
11379a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
11479a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
11579a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
11679a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
11779a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
11860befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
119eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
120eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
12179a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1225f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1232956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1242956b5d9SMika Westerberg  *	packed config format as generic pinconf.
12579a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
12679a9becdSAlexandre Courbot  *	implementation may not sleep
12779a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
12879a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
12979a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
130af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
131af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
132af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
13330bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
134af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
135af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
13679a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
13779a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
13879a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
13979a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
14079a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
14179a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
14279a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
14379a9becdSAlexandre Courbot  *      number of the gpio.
1449fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
1451c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
1461c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
1471c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
1481c8732bbSLinus Walleij  *	registers.
1490f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
1500f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
15124efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
15224efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
15324efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
1540f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
1550f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
15608bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
1570f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
1580f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
1590f4630f3SLinus Walleij  *	<register width> * 8
1600f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
1610f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
1620f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
1630f4630f3SLinus Walleij  *	safely.
1640f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
1650f4630f3SLinus Walleij  *	direction safely.
166d245b3f9SLinus Walleij  * @irq_nested: True if set the interrupt handling is nested.
16779b804cbSMika Westerberg  * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
16879b804cbSMika Westerberg  *	bits set to one
16979b804cbSMika Westerberg  * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
17079b804cbSMika Westerberg  *	be included in IRQ domain of the chip
17141d6bb4cSGrygorii Strashko  * @lock_key: per GPIO IRQ chip lockdep class
17279a9becdSAlexandre Courbot  *
17379a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
17479a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
17579a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
17679a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
17779a9becdSAlexandre Courbot  *
17879a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
17979a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
18079a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
18179a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
18279a9becdSAlexandre Courbot  */
18379a9becdSAlexandre Courbot struct gpio_chip {
18479a9becdSAlexandre Courbot 	const char		*label;
185ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
18658383c78SLinus Walleij 	struct device		*parent;
18779a9becdSAlexandre Courbot 	struct module		*owner;
18879a9becdSAlexandre Courbot 
18979a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
19079a9becdSAlexandre Courbot 						unsigned offset);
19179a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
19279a9becdSAlexandre Courbot 						unsigned offset);
19379a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
19479a9becdSAlexandre Courbot 						unsigned offset);
19579a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
19679a9becdSAlexandre Courbot 						unsigned offset);
19779a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
19879a9becdSAlexandre Courbot 						unsigned offset, int value);
19979a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
20079a9becdSAlexandre Courbot 						unsigned offset);
201eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
202eec1d566SLukas Wunner 						unsigned long *mask,
203eec1d566SLukas Wunner 						unsigned long *bits);
20479a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
20579a9becdSAlexandre Courbot 						unsigned offset, int value);
2065f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
2075f424243SRojhalat Ibrahim 						unsigned long *mask,
2085f424243SRojhalat Ibrahim 						unsigned long *bits);
2092956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
21079a9becdSAlexandre Courbot 					      unsigned offset,
2112956b5d9SMika Westerberg 					      unsigned long config);
21279a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
21379a9becdSAlexandre Courbot 						unsigned offset);
21479a9becdSAlexandre Courbot 
21579a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
21679a9becdSAlexandre Courbot 						struct gpio_chip *chip);
21779a9becdSAlexandre Courbot 	int			base;
21879a9becdSAlexandre Courbot 	u16			ngpio;
21979a9becdSAlexandre Courbot 	const char		*const *names;
2209fb1f39eSLinus Walleij 	bool			can_sleep;
22179a9becdSAlexandre Courbot 
2220f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2230f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2240f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
22524efd94bSLinus Walleij 	bool be_bits;
2260f4630f3SLinus Walleij 	void __iomem *reg_dat;
2270f4630f3SLinus Walleij 	void __iomem *reg_set;
2280f4630f3SLinus Walleij 	void __iomem *reg_clr;
2290f4630f3SLinus Walleij 	void __iomem *reg_dir;
2300f4630f3SLinus Walleij 	int bgpio_bits;
2310f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
2320f4630f3SLinus Walleij 	unsigned long bgpio_data;
2330f4630f3SLinus Walleij 	unsigned long bgpio_dir;
2340f4630f3SLinus Walleij #endif
2350f4630f3SLinus Walleij 
23614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
23714250520SLinus Walleij 	/*
2387d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
23914250520SLinus Walleij 	 * to handle IRQs for most practical cases.
24014250520SLinus Walleij 	 */
241d245b3f9SLinus Walleij 	bool			irq_nested;
24279b804cbSMika Westerberg 	bool			irq_need_valid_mask;
24379b804cbSMika Westerberg 	unsigned long		*irq_valid_mask;
244a0a8bcf4SGrygorii Strashko 	struct lock_class_key	*lock_key;
245c44eafd7SThierry Reding 
246c44eafd7SThierry Reding 	/**
247c44eafd7SThierry Reding 	 * @irq:
248c44eafd7SThierry Reding 	 *
249c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
250c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
251c44eafd7SThierry Reding 	 */
252c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
25314250520SLinus Walleij #endif
25414250520SLinus Walleij 
25579a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
25679a9becdSAlexandre Courbot 	/*
25779a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
25879a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
25979a9becdSAlexandre Courbot 	 */
26067049c50SThierry Reding 
26167049c50SThierry Reding 	/**
26267049c50SThierry Reding 	 * @of_node:
26367049c50SThierry Reding 	 *
26467049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
26567049c50SThierry Reding 	 */
26679a9becdSAlexandre Courbot 	struct device_node *of_node;
26767049c50SThierry Reding 
26867049c50SThierry Reding 	/**
26967049c50SThierry Reding 	 * @of_gpio_n_cells:
27067049c50SThierry Reding 	 *
27167049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
27267049c50SThierry Reding 	 */
273e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
27467049c50SThierry Reding 
27567049c50SThierry Reding 	/**
27667049c50SThierry Reding 	 * @of_xlate:
27767049c50SThierry Reding 	 *
27867049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
27967049c50SThierry Reding 	 * relative GPIO number and flags.
28067049c50SThierry Reding 	 */
28179a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
28279a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
28379a9becdSAlexandre Courbot #endif
28479a9becdSAlexandre Courbot };
28579a9becdSAlexandre Courbot 
28679a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
28779a9becdSAlexandre Courbot 			unsigned offset);
28879a9becdSAlexandre Courbot 
28979a9becdSAlexandre Courbot /* add/remove chips */
290b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
291b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
292b08ea35aSLinus Walleij {
293b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
294b08ea35aSLinus Walleij }
295e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
2960cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
2970cf3292cSLaxman Dewangan 				  void *data);
2980cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
2990cf3292cSLaxman Dewangan 
30079a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
30179a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
30279a9becdSAlexandre Courbot 
30379a9becdSAlexandre Courbot /* lock/unlock as IRQ */
304e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
305e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
3066cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
30779a9becdSAlexandre Courbot 
308143b65d6SLinus Walleij /* Line status inquiry for drivers */
309143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
310143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
311143b65d6SLinus Walleij 
31205f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
31305f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
31405f479bfSCharles Keepax 
315b08ea35aSLinus Walleij /* get driver data */
31643c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
317b08ea35aSLinus Walleij 
318bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
319bb1e88ccSAlexandre Courbot 
3200f4630f3SLinus Walleij struct bgpio_pdata {
3210f4630f3SLinus Walleij 	const char *label;
3220f4630f3SLinus Walleij 	int base;
3230f4630f3SLinus Walleij 	int ngpio;
3240f4630f3SLinus Walleij };
3250f4630f3SLinus Walleij 
326c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
327c474e348SArnd Bergmann 
3280f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
3290f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
3300f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
3310f4630f3SLinus Walleij 	       unsigned long flags);
3320f4630f3SLinus Walleij 
3330f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
3340f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
3350f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
3360f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
3370f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
3380f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
3390f4630f3SLinus Walleij 
3400f4630f3SLinus Walleij #endif
3410f4630f3SLinus Walleij 
34214250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
34314250520SLinus Walleij 
34414250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
34514250520SLinus Walleij 		struct irq_chip *irqchip,
3466f79309aSThierry Reding 		unsigned int parent_irq,
34714250520SLinus Walleij 		irq_flow_handler_t parent_handler);
34814250520SLinus Walleij 
349d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
350d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
3516f79309aSThierry Reding 		unsigned int parent_irq);
352d245b3f9SLinus Walleij 
353739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
35414250520SLinus Walleij 			     struct irq_chip *irqchip,
35514250520SLinus Walleij 			     unsigned int first_irq,
35614250520SLinus Walleij 			     irq_flow_handler_t handler,
357a0a8bcf4SGrygorii Strashko 			     unsigned int type,
358d245b3f9SLinus Walleij 			     bool nested,
359a0a8bcf4SGrygorii Strashko 			     struct lock_class_key *lock_key);
360a0a8bcf4SGrygorii Strashko 
361739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
362739e6f59SLinus Walleij 
363739e6f59SLinus Walleij /*
364739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
365739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
366739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
367739e6f59SLinus Walleij  * unique instance.
368739e6f59SLinus Walleij  */
369739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
370739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
371739e6f59SLinus Walleij 				       unsigned int first_irq,
372739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
373739e6f59SLinus Walleij 				       unsigned int type)
374739e6f59SLinus Walleij {
375739e6f59SLinus Walleij 	static struct lock_class_key key;
376739e6f59SLinus Walleij 
377739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
378739e6f59SLinus Walleij 					handler, type, false, &key);
379739e6f59SLinus Walleij }
380739e6f59SLinus Walleij 
381d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
382d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
383d245b3f9SLinus Walleij 			  unsigned int first_irq,
384d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
385d245b3f9SLinus Walleij 			  unsigned int type)
386d245b3f9SLinus Walleij {
387739e6f59SLinus Walleij 
388739e6f59SLinus Walleij 	static struct lock_class_key key;
389739e6f59SLinus Walleij 
390739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
391739e6f59SLinus Walleij 					handler, type, true, &key);
392739e6f59SLinus Walleij }
393739e6f59SLinus Walleij #else
394739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
395739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
396739e6f59SLinus Walleij 				       unsigned int first_irq,
397739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
398739e6f59SLinus Walleij 				       unsigned int type)
399739e6f59SLinus Walleij {
400739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
401739e6f59SLinus Walleij 					handler, type, false, NULL);
402d245b3f9SLinus Walleij }
403d245b3f9SLinus Walleij 
404739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
405739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
406739e6f59SLinus Walleij 			  unsigned int first_irq,
407739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
408739e6f59SLinus Walleij 			  unsigned int type)
409739e6f59SLinus Walleij {
410739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
411739e6f59SLinus Walleij 					handler, type, true, NULL);
412739e6f59SLinus Walleij }
413739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
41414250520SLinus Walleij 
4157d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
41614250520SLinus Walleij 
417c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
418c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
4192956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
4202956b5d9SMika Westerberg 			    unsigned long config);
421c771c2f4SJonas Gorski 
422964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
423964cb341SLinus Walleij 
424964cb341SLinus Walleij /**
425964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
426950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
427964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
428964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
429964cb341SLinus Walleij  */
430964cb341SLinus Walleij struct gpio_pin_range {
431964cb341SLinus Walleij 	struct list_head node;
432964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
433964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
434964cb341SLinus Walleij };
435964cb341SLinus Walleij 
436964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
437964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
438964cb341SLinus Walleij 			   unsigned int npins);
439964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
440964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
441964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
442964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
443964cb341SLinus Walleij 
444964cb341SLinus Walleij #else
445964cb341SLinus Walleij 
446964cb341SLinus Walleij static inline int
447964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
448964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
449964cb341SLinus Walleij 		       unsigned int npins)
450964cb341SLinus Walleij {
451964cb341SLinus Walleij 	return 0;
452964cb341SLinus Walleij }
453964cb341SLinus Walleij static inline int
454964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
455964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
456964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
457964cb341SLinus Walleij {
458964cb341SLinus Walleij 	return 0;
459964cb341SLinus Walleij }
460964cb341SLinus Walleij 
461964cb341SLinus Walleij static inline void
462964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
463964cb341SLinus Walleij {
464964cb341SLinus Walleij }
465964cb341SLinus Walleij 
466964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
467964cb341SLinus Walleij 
468abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
469abdc08a3SAlexandre Courbot 					    const char *label);
470f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
471f7d4ad98SGuenter Roeck 
472bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
473bb1e88ccSAlexandre Courbot 
474bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
475bb1e88ccSAlexandre Courbot {
476bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
477bb1e88ccSAlexandre Courbot 	WARN_ON(1);
478bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
479bb1e88ccSAlexandre Courbot }
480bb1e88ccSAlexandre Courbot 
481bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
482bb1e88ccSAlexandre Courbot 
48379a9becdSAlexandre Courbot #endif
484