xref: /openbmc/linux/include/linux/gpio/driver.h (revision 380c7ba3)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5*380c7ba3SAndy Shevchenko #include <linux/bits.h>
614250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
714250520SLinus Walleij #include <linux/irqdomain.h>
8*380c7ba3SAndy Shevchenko #include <linux/irqhandler.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
102956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1108a149c4SAndy Shevchenko #include <linux/pinctrl/pinctrl.h>
1285ebb1a6SAndy Shevchenko #include <linux/property.h>
13*380c7ba3SAndy Shevchenko #include <linux/spinlock_types.h>
1485ebb1a6SAndy Shevchenko #include <linux/types.h>
1579a9becdSAlexandre Courbot 
16*380c7ba3SAndy Shevchenko #ifdef CONFIG_GENERIC_MSI_IRQ
1791a29af4SMarc Zyngier #include <asm/msi.h>
18*380c7ba3SAndy Shevchenko #endif
1991a29af4SMarc Zyngier 
20*380c7ba3SAndy Shevchenko struct device;
21*380c7ba3SAndy Shevchenko struct irq_chip;
22*380c7ba3SAndy Shevchenko struct irq_data;
23d47529b2SPaul Gortmaker struct module;
24*380c7ba3SAndy Shevchenko struct of_phandle_args;
25*380c7ba3SAndy Shevchenko struct pinctrl_dev;
26*380c7ba3SAndy Shevchenko struct seq_file;
2779a9becdSAlexandre Courbot 
28fdd61a01SLinus Walleij struct gpio_chip;
29*380c7ba3SAndy Shevchenko struct gpio_desc;
30*380c7ba3SAndy Shevchenko struct gpio_device;
31*380c7ba3SAndy Shevchenko 
32*380c7ba3SAndy Shevchenko enum gpio_lookup_flags;
33*380c7ba3SAndy Shevchenko enum gpiod_flags;
34fdd61a01SLinus Walleij 
3591a29af4SMarc Zyngier union gpio_irq_fwspec {
3691a29af4SMarc Zyngier 	struct irq_fwspec	fwspec;
3713e7accbSThomas Gleixner #ifdef CONFIG_GENERIC_MSI_IRQ
3891a29af4SMarc Zyngier 	msi_alloc_info_t	msiinfo;
3991a29af4SMarc Zyngier #endif
4091a29af4SMarc Zyngier };
4191a29af4SMarc Zyngier 
429208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_IN	1
439208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_OUT	0
449208b1e7SMatti Vaittinen 
45c44eafd7SThierry Reding /**
46c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
47c44eafd7SThierry Reding  */
48c44eafd7SThierry Reding struct gpio_irq_chip {
49c44eafd7SThierry Reding 	/**
50da80ff81SThierry Reding 	 * @chip:
51da80ff81SThierry Reding 	 *
52da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
53da80ff81SThierry Reding 	 */
54da80ff81SThierry Reding 	struct irq_chip *chip;
55da80ff81SThierry Reding 
56da80ff81SThierry Reding 	/**
57f0fbe7bcSThierry Reding 	 * @domain:
58f0fbe7bcSThierry Reding 	 *
59f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
60f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
61f0fbe7bcSThierry Reding 	 */
62f0fbe7bcSThierry Reding 	struct irq_domain *domain;
63f0fbe7bcSThierry Reding 
64f0fbe7bcSThierry Reding 	/**
65c44eafd7SThierry Reding 	 * @domain_ops:
66c44eafd7SThierry Reding 	 *
67c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
68c44eafd7SThierry Reding 	 */
69c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
70c44eafd7SThierry Reding 
71fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
72fdd61a01SLinus Walleij 	/**
73fdd61a01SLinus Walleij 	 * @fwnode:
74fdd61a01SLinus Walleij 	 *
75fdd61a01SLinus Walleij 	 * Firmware node corresponding to this gpiochip/irqchip, necessary
76fdd61a01SLinus Walleij 	 * for hierarchical irqdomain support.
77fdd61a01SLinus Walleij 	 */
78fdd61a01SLinus Walleij 	struct fwnode_handle *fwnode;
79fdd61a01SLinus Walleij 
80fdd61a01SLinus Walleij 	/**
81fdd61a01SLinus Walleij 	 * @parent_domain:
82fdd61a01SLinus Walleij 	 *
83fdd61a01SLinus Walleij 	 * If non-NULL, will be set as the parent of this GPIO interrupt
84fdd61a01SLinus Walleij 	 * controller's IRQ domain to establish a hierarchical interrupt
85fdd61a01SLinus Walleij 	 * domain. The presence of this will activate the hierarchical
86fdd61a01SLinus Walleij 	 * interrupt support.
87fdd61a01SLinus Walleij 	 */
88fdd61a01SLinus Walleij 	struct irq_domain *parent_domain;
89fdd61a01SLinus Walleij 
90fdd61a01SLinus Walleij 	/**
91fdd61a01SLinus Walleij 	 * @child_to_parent_hwirq:
92fdd61a01SLinus Walleij 	 *
93fdd61a01SLinus Walleij 	 * This callback translates a child hardware IRQ offset to a parent
94fdd61a01SLinus Walleij 	 * hardware IRQ offset on a hierarchical interrupt chip. The child
95fdd61a01SLinus Walleij 	 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
96fdd61a01SLinus Walleij 	 * ngpio field of struct gpio_chip) and the corresponding parent
97fdd61a01SLinus Walleij 	 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
98fdd61a01SLinus Walleij 	 * the driver. The driver can calculate this from an offset or using
99fdd61a01SLinus Walleij 	 * a lookup table or whatever method is best for this chip. Return
100fdd61a01SLinus Walleij 	 * 0 on successful translation in the driver.
101fdd61a01SLinus Walleij 	 *
102fdd61a01SLinus Walleij 	 * If some ranges of hardware IRQs do not have a corresponding parent
103fdd61a01SLinus Walleij 	 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
104fdd61a01SLinus Walleij 	 * @need_valid_mask to make these GPIO lines unavailable for
105fdd61a01SLinus Walleij 	 * translation.
106fdd61a01SLinus Walleij 	 */
107a0b66a73SLinus Walleij 	int (*child_to_parent_hwirq)(struct gpio_chip *gc,
108fdd61a01SLinus Walleij 				     unsigned int child_hwirq,
109fdd61a01SLinus Walleij 				     unsigned int child_type,
110fdd61a01SLinus Walleij 				     unsigned int *parent_hwirq,
111fdd61a01SLinus Walleij 				     unsigned int *parent_type);
112fdd61a01SLinus Walleij 
113fdd61a01SLinus Walleij 	/**
11424258761SKevin Hao 	 * @populate_parent_alloc_arg :
115fdd61a01SLinus Walleij 	 *
11624258761SKevin Hao 	 * This optional callback allocates and populates the specific struct
11724258761SKevin Hao 	 * for the parent's IRQ domain. If this is not specified, then
118fdd61a01SLinus Walleij 	 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
119fdd61a01SLinus Walleij 	 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
120fdd61a01SLinus Walleij 	 * available.
121fdd61a01SLinus Walleij 	 */
12291a29af4SMarc Zyngier 	int (*populate_parent_alloc_arg)(struct gpio_chip *gc,
12391a29af4SMarc Zyngier 					 union gpio_irq_fwspec *fwspec,
124fdd61a01SLinus Walleij 					 unsigned int parent_hwirq,
125fdd61a01SLinus Walleij 					 unsigned int parent_type);
126fdd61a01SLinus Walleij 
127fdd61a01SLinus Walleij 	/**
128fdd61a01SLinus Walleij 	 * @child_offset_to_irq:
129fdd61a01SLinus Walleij 	 *
130fdd61a01SLinus Walleij 	 * This optional callback is used to translate the child's GPIO line
131fdd61a01SLinus Walleij 	 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
132fdd61a01SLinus Walleij 	 * callback. If this is not specified, then a default callback will be
133fdd61a01SLinus Walleij 	 * provided that returns the line offset.
134fdd61a01SLinus Walleij 	 */
135a0b66a73SLinus Walleij 	unsigned int (*child_offset_to_irq)(struct gpio_chip *gc,
136fdd61a01SLinus Walleij 					    unsigned int pin);
137fdd61a01SLinus Walleij 
138fdd61a01SLinus Walleij 	/**
139fdd61a01SLinus Walleij 	 * @child_irq_domain_ops:
140fdd61a01SLinus Walleij 	 *
141fdd61a01SLinus Walleij 	 * The IRQ domain operations that will be used for this GPIO IRQ
142fdd61a01SLinus Walleij 	 * chip. If no operations are provided, then default callbacks will
143fdd61a01SLinus Walleij 	 * be populated to setup the IRQ hierarchy. Some drivers need to
144fdd61a01SLinus Walleij 	 * supply their own translate function.
145fdd61a01SLinus Walleij 	 */
146fdd61a01SLinus Walleij 	struct irq_domain_ops child_irq_domain_ops;
147fdd61a01SLinus Walleij #endif
148fdd61a01SLinus Walleij 
149c44eafd7SThierry Reding 	/**
150c7a0aa59SThierry Reding 	 * @handler:
151c7a0aa59SThierry Reding 	 *
152c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
153c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
154c7a0aa59SThierry Reding 	 */
155c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
156c7a0aa59SThierry Reding 
157c7a0aa59SThierry Reding 	/**
1583634eeb0SThierry Reding 	 * @default_type:
1593634eeb0SThierry Reding 	 *
1603634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
1613634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
1623634eeb0SThierry Reding 	 */
1633634eeb0SThierry Reding 	unsigned int default_type;
1643634eeb0SThierry Reding 
1653634eeb0SThierry Reding 	/**
166ca9df053SThierry Reding 	 * @lock_key:
167ca9df053SThierry Reding 	 *
16802ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ lock.
169ca9df053SThierry Reding 	 */
170ca9df053SThierry Reding 	struct lock_class_key *lock_key;
17102ad0437SRandy Dunlap 
17202ad0437SRandy Dunlap 	/**
17302ad0437SRandy Dunlap 	 * @request_key:
17402ad0437SRandy Dunlap 	 *
17502ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ request.
17602ad0437SRandy Dunlap 	 */
17739c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
178ca9df053SThierry Reding 
179ca9df053SThierry Reding 	/**
180c44eafd7SThierry Reding 	 * @parent_handler:
181c44eafd7SThierry Reding 	 *
182c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
183c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
184c44eafd7SThierry Reding 	 */
185c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
186c44eafd7SThierry Reding 
187c7e1c443SAkira Yokosawa 	union {
188c44eafd7SThierry Reding 		/**
189c44eafd7SThierry Reding 		 * @parent_handler_data:
19048ec13d3SJoey Gouly 		 *
191c7e1c443SAkira Yokosawa 		 * If @per_parent_data is false, @parent_handler_data is a
192c7e1c443SAkira Yokosawa 		 * single pointer used as the data associated with every
193c7e1c443SAkira Yokosawa 		 * parent interrupt.
194c7e1c443SAkira Yokosawa 		 */
195c7e1c443SAkira Yokosawa 		void *parent_handler_data;
196c7e1c443SAkira Yokosawa 
197c7e1c443SAkira Yokosawa 		/**
198cfe6807dSMarc Zyngier 		 * @parent_handler_data_array:
199c44eafd7SThierry Reding 		 *
20048ec13d3SJoey Gouly 		 * If @per_parent_data is true, @parent_handler_data_array is
20148ec13d3SJoey Gouly 		 * an array of @num_parents pointers, and is used to associate
20248ec13d3SJoey Gouly 		 * different data for each parent. This cannot be NULL if
20348ec13d3SJoey Gouly 		 * @per_parent_data is true.
204c44eafd7SThierry Reding 		 */
205cfe6807dSMarc Zyngier 		void **parent_handler_data_array;
206cfe6807dSMarc Zyngier 	};
20739e5f096SThierry Reding 
20839e5f096SThierry Reding 	/**
20939e5f096SThierry Reding 	 * @num_parents:
21039e5f096SThierry Reding 	 *
21139e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
21239e5f096SThierry Reding 	 */
21339e5f096SThierry Reding 	unsigned int num_parents;
21439e5f096SThierry Reding 
21539e5f096SThierry Reding 	/**
21639e5f096SThierry Reding 	 * @parents:
21739e5f096SThierry Reding 	 *
21839e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
21939e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
22039e5f096SThierry Reding 	 */
22139e5f096SThierry Reding 	unsigned int *parents;
222dc6bafeeSThierry Reding 
223dc6bafeeSThierry Reding 	/**
224e0d89728SThierry Reding 	 * @map:
225e0d89728SThierry Reding 	 *
226e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
227e0d89728SThierry Reding 	 */
228e0d89728SThierry Reding 	unsigned int *map;
229e0d89728SThierry Reding 
230e0d89728SThierry Reding 	/**
23160ed54caSThierry Reding 	 * @threaded:
232dc6bafeeSThierry Reding 	 *
23360ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
234dc6bafeeSThierry Reding 	 */
23560ed54caSThierry Reding 	bool threaded;
236dc7b0387SThierry Reding 
237dc7b0387SThierry Reding 	/**
238cfe6807dSMarc Zyngier 	 * @per_parent_data:
239cfe6807dSMarc Zyngier 	 *
240cfe6807dSMarc Zyngier 	 * True if parent_handler_data_array describes a @num_parents
241cfe6807dSMarc Zyngier 	 * sized array to be used as parent data.
242cfe6807dSMarc Zyngier 	 */
243cfe6807dSMarc Zyngier 	bool per_parent_data;
244cfe6807dSMarc Zyngier 
245cfe6807dSMarc Zyngier 	/**
2465467801fSShreeya Patel 	 * @initialized:
2475467801fSShreeya Patel 	 *
2485467801fSShreeya Patel 	 * Flag to track GPIO chip irq member's initialization.
2495467801fSShreeya Patel 	 * This flag will make sure GPIO chip irq members are not used
2505467801fSShreeya Patel 	 * before they are initialized.
2515467801fSShreeya Patel 	 */
2525467801fSShreeya Patel 	bool initialized;
2535467801fSShreeya Patel 
2545467801fSShreeya Patel 	/**
2559411e3aaSAndy Shevchenko 	 * @init_hw: optional routine to initialize hardware before
2569411e3aaSAndy Shevchenko 	 * an IRQ chip will be added. This is quite useful when
2579411e3aaSAndy Shevchenko 	 * a particular driver wants to clear IRQ related registers
2589411e3aaSAndy Shevchenko 	 * in order to avoid undesired events.
2599411e3aaSAndy Shevchenko 	 */
260a0b66a73SLinus Walleij 	int (*init_hw)(struct gpio_chip *gc);
2619411e3aaSAndy Shevchenko 
2629411e3aaSAndy Shevchenko 	/**
2635fbe5b58SLinus Walleij 	 * @init_valid_mask: optional routine to initialize @valid_mask, to be
2645fbe5b58SLinus Walleij 	 * used if not all GPIO lines are valid interrupts. Sometimes some
2655fbe5b58SLinus Walleij 	 * lines just cannot fire interrupts, and this routine, when defined,
2665fbe5b58SLinus Walleij 	 * is passed a bitmap in "valid_mask" and it will have ngpios
2675fbe5b58SLinus Walleij 	 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
2685fbe5b58SLinus Walleij 	 * then directly set some bits to "0" if they cannot be used for
2695fbe5b58SLinus Walleij 	 * interrupts.
270dc7b0387SThierry Reding 	 */
271a0b66a73SLinus Walleij 	void (*init_valid_mask)(struct gpio_chip *gc,
2725fbe5b58SLinus Walleij 				unsigned long *valid_mask,
2735fbe5b58SLinus Walleij 				unsigned int ngpios);
274dc7b0387SThierry Reding 
275dc7b0387SThierry Reding 	/**
276dc7b0387SThierry Reding 	 * @valid_mask:
277dc7b0387SThierry Reding 	 *
2782d93018fSRandy Dunlap 	 * If not %NULL, holds bitmask of GPIOs which are valid to be included
279dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
280dc7b0387SThierry Reding 	 */
281dc7b0387SThierry Reding 	unsigned long *valid_mask;
2828302cf58SThierry Reding 
2838302cf58SThierry Reding 	/**
2848302cf58SThierry Reding 	 * @first:
2858302cf58SThierry Reding 	 *
2868302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
2878302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
2888302cf58SThierry Reding 	 */
2898302cf58SThierry Reding 	unsigned int first;
290461c1a7dSHans Verkuil 
291461c1a7dSHans Verkuil 	/**
292461c1a7dSHans Verkuil 	 * @irq_enable:
293461c1a7dSHans Verkuil 	 *
294461c1a7dSHans Verkuil 	 * Store old irq_chip irq_enable callback
295461c1a7dSHans Verkuil 	 */
296461c1a7dSHans Verkuil 	void		(*irq_enable)(struct irq_data *data);
297461c1a7dSHans Verkuil 
298461c1a7dSHans Verkuil 	/**
299461c1a7dSHans Verkuil 	 * @irq_disable:
300461c1a7dSHans Verkuil 	 *
301461c1a7dSHans Verkuil 	 * Store old irq_chip irq_disable callback
302461c1a7dSHans Verkuil 	 */
303461c1a7dSHans Verkuil 	void		(*irq_disable)(struct irq_data *data);
304a8173820SMaulik Shah 	/**
305a8173820SMaulik Shah 	 * @irq_unmask:
306a8173820SMaulik Shah 	 *
307a8173820SMaulik Shah 	 * Store old irq_chip irq_unmask callback
308a8173820SMaulik Shah 	 */
309a8173820SMaulik Shah 	void		(*irq_unmask)(struct irq_data *data);
310a8173820SMaulik Shah 
311a8173820SMaulik Shah 	/**
312a8173820SMaulik Shah 	 * @irq_mask:
313a8173820SMaulik Shah 	 *
314a8173820SMaulik Shah 	 * Store old irq_chip irq_mask callback
315a8173820SMaulik Shah 	 */
316a8173820SMaulik Shah 	void		(*irq_mask)(struct irq_data *data);
317c44eafd7SThierry Reding };
318c44eafd7SThierry Reding 
31979a9becdSAlexandre Courbot /**
32079a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
321df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
322df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
323ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
32458383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
325990f6756SBartosz Golaszewski  * @fwnode: optional fwnode providing this controller's properties
32679a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
32779a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
32879a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
32979a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
33079a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
33179a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
33236b52154SDouglas Anderson  *	(same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN),
33336b52154SDouglas Anderson  *	or negative error. It is recommended to always implement this
33436b52154SDouglas Anderson  *	function, even on input-only or output-only gpio chips.
33579a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
336e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
33779a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
338e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
33960befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
340eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
341eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
34279a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
3435f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
3442956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
3452956b5d9SMika Westerberg  *	packed config format as generic pinconf.
3469a7dcaefSAndy Shevchenko  * @to_irq: optional hook supporting non-static gpiod_to_irq() mappings;
34779a9becdSAlexandre Courbot  *	implementation may not sleep
34879a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
34979a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
35079a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
351f99d479bSGeert Uytterhoeven  * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
352f99d479bSGeert Uytterhoeven  *	not all GPIOs are valid.
353b056ca1cSAndy Shevchenko  * @add_pin_ranges: optional routine to initialize pin ranges, to be used when
354b056ca1cSAndy Shevchenko  *	requires special mapping of the pins that provides GPIO functionality.
355b056ca1cSAndy Shevchenko  *	It is called after adding GPIO chip and before adding IRQ chip.
35642112dd7SDipen Patel  * @en_hw_timestamp: Dependent on GPIO chip, an optional routine to
35742112dd7SDipen Patel  *	enable hardware timestamp.
35842112dd7SDipen Patel  * @dis_hw_timestamp: Dependent on GPIO chip, an optional routine to
35942112dd7SDipen Patel  *	disable hardware timestamp.
360af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
361af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
362af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
36330bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
364af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
365af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
36679a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
36779a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
3684e804c39SSergio Paracuellos  * @offset: when multiple gpio chips belong to the same device this
3694e804c39SSergio Paracuellos  *	can be used as offset within the device so friendly names can
3704e804c39SSergio Paracuellos  *	be properly assigned.
37179a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
37279a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
37379a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
37479a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
37579a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
37679a9becdSAlexandre Courbot  *      number of the gpio.
3779fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
3781c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
3791c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
3801c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
3811c8732bbSLinus Walleij  *	registers.
3820f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
3830f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
38424efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
38524efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
38624efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
3870f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
3880f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
38908bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
390f69e00bdSLinus Walleij  * @reg_dir_out: direction out setting register for generic GPIO
391f69e00bdSLinus Walleij  * @reg_dir_in: direction in setting register for generic GPIO
392f69e00bdSLinus Walleij  * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
393f69e00bdSLinus Walleij  *	be read and we need to rely on out internal state tracking.
3940f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
3950f4630f3SLinus Walleij  *	<register width> * 8
3960f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
3970f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
3980f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
3990f4630f3SLinus Walleij  *	safely.
4000f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
401f69e00bdSLinus Walleij  *	direction safely. A "1" in this word means the line is set as
402f69e00bdSLinus Walleij  *	output.
40379a9becdSAlexandre Courbot  *
40479a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
4052d93018fSRandy Dunlap  * they can all be accessed through a common programming interface.
40679a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
40779a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
40879a9becdSAlexandre Courbot  *
40979a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
41079a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
41179a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
41279a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
41379a9becdSAlexandre Courbot  */
41479a9becdSAlexandre Courbot struct gpio_chip {
41579a9becdSAlexandre Courbot 	const char		*label;
416ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
41758383c78SLinus Walleij 	struct device		*parent;
418990f6756SBartosz Golaszewski 	struct fwnode_handle	*fwnode;
41979a9becdSAlexandre Courbot 	struct module		*owner;
42079a9becdSAlexandre Courbot 
421a0b66a73SLinus Walleij 	int			(*request)(struct gpio_chip *gc,
4228d091012SDouglas Anderson 						unsigned int offset);
423a0b66a73SLinus Walleij 	void			(*free)(struct gpio_chip *gc,
4248d091012SDouglas Anderson 						unsigned int offset);
425a0b66a73SLinus Walleij 	int			(*get_direction)(struct gpio_chip *gc,
4268d091012SDouglas Anderson 						unsigned int offset);
427a0b66a73SLinus Walleij 	int			(*direction_input)(struct gpio_chip *gc,
4288d091012SDouglas Anderson 						unsigned int offset);
429a0b66a73SLinus Walleij 	int			(*direction_output)(struct gpio_chip *gc,
4308d091012SDouglas Anderson 						unsigned int offset, int value);
431a0b66a73SLinus Walleij 	int			(*get)(struct gpio_chip *gc,
4328d091012SDouglas Anderson 						unsigned int offset);
433a0b66a73SLinus Walleij 	int			(*get_multiple)(struct gpio_chip *gc,
434eec1d566SLukas Wunner 						unsigned long *mask,
435eec1d566SLukas Wunner 						unsigned long *bits);
436a0b66a73SLinus Walleij 	void			(*set)(struct gpio_chip *gc,
4378d091012SDouglas Anderson 						unsigned int offset, int value);
438a0b66a73SLinus Walleij 	void			(*set_multiple)(struct gpio_chip *gc,
4395f424243SRojhalat Ibrahim 						unsigned long *mask,
4405f424243SRojhalat Ibrahim 						unsigned long *bits);
441a0b66a73SLinus Walleij 	int			(*set_config)(struct gpio_chip *gc,
4428d091012SDouglas Anderson 					      unsigned int offset,
4432956b5d9SMika Westerberg 					      unsigned long config);
444a0b66a73SLinus Walleij 	int			(*to_irq)(struct gpio_chip *gc,
4458d091012SDouglas Anderson 						unsigned int offset);
44679a9becdSAlexandre Courbot 
44779a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
448a0b66a73SLinus Walleij 						struct gpio_chip *gc);
449f8ec92a9SRicardo Ribalda Delgado 
450a0b66a73SLinus Walleij 	int			(*init_valid_mask)(struct gpio_chip *gc,
451c9fc5affSLinus Walleij 						   unsigned long *valid_mask,
452c9fc5affSLinus Walleij 						   unsigned int ngpios);
453f8ec92a9SRicardo Ribalda Delgado 
454a0b66a73SLinus Walleij 	int			(*add_pin_ranges)(struct gpio_chip *gc);
455b056ca1cSAndy Shevchenko 
45642112dd7SDipen Patel 	int			(*en_hw_timestamp)(struct gpio_chip *gc,
45742112dd7SDipen Patel 						   u32 offset,
45842112dd7SDipen Patel 						   unsigned long flags);
45942112dd7SDipen Patel 	int			(*dis_hw_timestamp)(struct gpio_chip *gc,
46042112dd7SDipen Patel 						    u32 offset,
46142112dd7SDipen Patel 						    unsigned long flags);
46279a9becdSAlexandre Courbot 	int			base;
46379a9becdSAlexandre Courbot 	u16			ngpio;
4644e804c39SSergio Paracuellos 	u16			offset;
46579a9becdSAlexandre Courbot 	const char		*const *names;
4669fb1f39eSLinus Walleij 	bool			can_sleep;
46779a9becdSAlexandre Courbot 
4680f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
4690f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
4700f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
47124efd94bSLinus Walleij 	bool be_bits;
4720f4630f3SLinus Walleij 	void __iomem *reg_dat;
4730f4630f3SLinus Walleij 	void __iomem *reg_set;
4740f4630f3SLinus Walleij 	void __iomem *reg_clr;
475f69e00bdSLinus Walleij 	void __iomem *reg_dir_out;
476f69e00bdSLinus Walleij 	void __iomem *reg_dir_in;
477f69e00bdSLinus Walleij 	bool bgpio_dir_unreadable;
4780f4630f3SLinus Walleij 	int bgpio_bits;
4793c938cc5SSchspa Shi 	raw_spinlock_t bgpio_lock;
4800f4630f3SLinus Walleij 	unsigned long bgpio_data;
4810f4630f3SLinus Walleij 	unsigned long bgpio_dir;
482f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */
4830f4630f3SLinus Walleij 
48414250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
48514250520SLinus Walleij 	/*
4867d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
48714250520SLinus Walleij 	 * to handle IRQs for most practical cases.
48814250520SLinus Walleij 	 */
489c44eafd7SThierry Reding 
490c44eafd7SThierry Reding 	/**
491c44eafd7SThierry Reding 	 * @irq:
492c44eafd7SThierry Reding 	 *
493c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
494c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
495c44eafd7SThierry Reding 	 */
496c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
497f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */
49814250520SLinus Walleij 
499726cb3baSStephen Boyd 	/**
500726cb3baSStephen Boyd 	 * @valid_mask:
501726cb3baSStephen Boyd 	 *
5022d93018fSRandy Dunlap 	 * If not %NULL, holds bitmask of GPIOs which are valid to be used
503726cb3baSStephen Boyd 	 * from the chip.
504726cb3baSStephen Boyd 	 */
505726cb3baSStephen Boyd 	unsigned long *valid_mask;
506726cb3baSStephen Boyd 
50779a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
50879a9becdSAlexandre Courbot 	/*
5092d93018fSRandy Dunlap 	 * If CONFIG_OF_GPIO is enabled, then all GPIO controllers described in
5102d93018fSRandy Dunlap 	 * the device tree automatically may have an OF translation
51179a9becdSAlexandre Courbot 	 */
51267049c50SThierry Reding 
51367049c50SThierry Reding 	/**
51467049c50SThierry Reding 	 * @of_gpio_n_cells:
51567049c50SThierry Reding 	 *
51667049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
51767049c50SThierry Reding 	 */
518e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
51967049c50SThierry Reding 
52067049c50SThierry Reding 	/**
52167049c50SThierry Reding 	 * @of_xlate:
52267049c50SThierry Reding 	 *
52367049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
52467049c50SThierry Reding 	 * relative GPIO number and flags.
52567049c50SThierry Reding 	 */
52679a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
52779a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
528f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */
52979a9becdSAlexandre Courbot };
53079a9becdSAlexandre Courbot 
531a0b66a73SLinus Walleij extern const char *gpiochip_is_requested(struct gpio_chip *gc,
5328d091012SDouglas Anderson 			unsigned int offset);
53379a9becdSAlexandre Courbot 
534b3337eb2SAndy Shevchenko /**
535b3337eb2SAndy Shevchenko  * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range
536b3337eb2SAndy Shevchenko  * @chip:	the chip to query
537b3337eb2SAndy Shevchenko  * @i:		loop variable
538b3337eb2SAndy Shevchenko  * @base:	first GPIO in the range
539b3337eb2SAndy Shevchenko  * @size:	amount of GPIOs to check starting from @base
540b3337eb2SAndy Shevchenko  * @label:	label of current GPIO
541b3337eb2SAndy Shevchenko  */
542b3337eb2SAndy Shevchenko #define for_each_requested_gpio_in_range(chip, i, base, size, label)			\
543b3337eb2SAndy Shevchenko 	for (i = 0; i < size; i++)							\
544b3337eb2SAndy Shevchenko 		if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else
545b3337eb2SAndy Shevchenko 
546b3337eb2SAndy Shevchenko /* Iterates over all requested GPIO of the given @chip */
547b3337eb2SAndy Shevchenko #define for_each_requested_gpio(chip, i, label)						\
548b3337eb2SAndy Shevchenko 	for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label)
549b3337eb2SAndy Shevchenko 
55079a9becdSAlexandre Courbot /* add/remove chips */
551a0b66a73SLinus Walleij extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data,
55239c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
55339c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
554959bc7b2SThierry Reding 
555959bc7b2SThierry Reding /**
556959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
5578fc3ed3aSColton Lewis  * @gc: the chip to register, with gc->base initialized
558959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
559959bc7b2SThierry Reding  *
560959bc7b2SThierry Reding  * Context: potentially before irqs will work
561959bc7b2SThierry Reding  *
562959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
5638fc3ed3aSColton Lewis  * can be freely used, the gc->parent device must be registered before
564959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
565959bc7b2SThierry Reding  * for GPIOs will fail rudely.
566959bc7b2SThierry Reding  *
567959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
5682d93018fSRandy Dunlap  * i.e. after core_initcall().
569959bc7b2SThierry Reding  *
5708fc3ed3aSColton Lewis  * If gc->base is negative, this requests dynamic assignment of
571959bc7b2SThierry Reding  * a range of valid GPIOs.
572959bc7b2SThierry Reding  *
573959bc7b2SThierry Reding  * Returns:
574959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
5758fc3ed3aSColton Lewis  * gc->base is invalid or already associated with a different chip.
576959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
577959bc7b2SThierry Reding  */
578959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
579a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) ({		\
58039c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
58139c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
582a0b66a73SLinus Walleij 		gpiochip_add_data_with_key(gc, data, &lock_key, \
58339c3fd58SAndrew Lunn 					   &request_key);	  \
584959bc7b2SThierry Reding 	})
5855f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) ({ \
5865f402bb1SAhmad Fatoum 		static struct lock_class_key lock_key;	\
5875f402bb1SAhmad Fatoum 		static struct lock_class_key request_key;	  \
5885f402bb1SAhmad Fatoum 		devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \
5895f402bb1SAhmad Fatoum 					   &request_key);	  \
5905f402bb1SAhmad Fatoum 	})
591959bc7b2SThierry Reding #else
592a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL)
5935f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) \
5945f402bb1SAhmad Fatoum 	devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL)
595f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */
596959bc7b2SThierry Reding 
597a0b66a73SLinus Walleij static inline int gpiochip_add(struct gpio_chip *gc)
598b08ea35aSLinus Walleij {
599a0b66a73SLinus Walleij 	return gpiochip_add_data(gc, NULL);
600b08ea35aSLinus Walleij }
601a0b66a73SLinus Walleij extern void gpiochip_remove(struct gpio_chip *gc);
6025f402bb1SAhmad Fatoum extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data,
6035f402bb1SAhmad Fatoum 					   struct lock_class_key *lock_key,
6045f402bb1SAhmad Fatoum 					   struct lock_class_key *request_key);
6050cf3292cSLaxman Dewangan 
60679a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
607a0b66a73SLinus Walleij 			      int (*match)(struct gpio_chip *gc, void *data));
60879a9becdSAlexandre Courbot 
609a0b66a73SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset);
610a0b66a73SLinus Walleij int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset);
611a0b66a73SLinus Walleij void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset);
612a0b66a73SLinus Walleij void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset);
613a0b66a73SLinus Walleij void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset);
61479a9becdSAlexandre Courbot 
615704f0875SMarc Zyngier /* irq_data versions of the above */
616704f0875SMarc Zyngier int gpiochip_irq_reqres(struct irq_data *data);
617704f0875SMarc Zyngier void gpiochip_irq_relres(struct irq_data *data);
618704f0875SMarc Zyngier 
61936b78aaeSMarc Zyngier /* Paste this in your irq_chip structure  */
62036b78aaeSMarc Zyngier #define	GPIOCHIP_IRQ_RESOURCE_HELPERS					\
62136b78aaeSMarc Zyngier 		.irq_request_resources  = gpiochip_irq_reqres,		\
62236b78aaeSMarc Zyngier 		.irq_release_resources  = gpiochip_irq_relres
62336b78aaeSMarc Zyngier 
62436b78aaeSMarc Zyngier static inline void gpio_irq_chip_set_chip(struct gpio_irq_chip *girq,
62536b78aaeSMarc Zyngier 					  const struct irq_chip *chip)
62636b78aaeSMarc Zyngier {
62736b78aaeSMarc Zyngier 	/* Yes, dropping const is ugly, but it isn't like we have a choice */
62836b78aaeSMarc Zyngier 	girq->chip = (struct irq_chip *)chip;
62936b78aaeSMarc Zyngier }
63036b78aaeSMarc Zyngier 
631143b65d6SLinus Walleij /* Line status inquiry for drivers */
632a0b66a73SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset);
633a0b66a73SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset);
634143b65d6SLinus Walleij 
63505f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
636a0b66a73SLinus Walleij bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset);
637a0b66a73SLinus Walleij bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset);
63805f479bfSCharles Keepax 
639b08ea35aSLinus Walleij /* get driver data */
640a0b66a73SLinus Walleij void *gpiochip_get_data(struct gpio_chip *gc);
641b08ea35aSLinus Walleij 
6420f4630f3SLinus Walleij struct bgpio_pdata {
6430f4630f3SLinus Walleij 	const char *label;
6440f4630f3SLinus Walleij 	int base;
6450f4630f3SLinus Walleij 	int ngpio;
6460f4630f3SLinus Walleij };
6470f4630f3SLinus Walleij 
648fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
649fdd61a01SLinus Walleij 
65091a29af4SMarc Zyngier int gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
65191a29af4SMarc Zyngier 					    union gpio_irq_fwspec *gfwspec,
652fdd61a01SLinus Walleij 					    unsigned int parent_hwirq,
653fdd61a01SLinus Walleij 					    unsigned int parent_type);
65491a29af4SMarc Zyngier int gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
65591a29af4SMarc Zyngier 					     union gpio_irq_fwspec *gfwspec,
656fdd61a01SLinus Walleij 					     unsigned int parent_hwirq,
657fdd61a01SLinus Walleij 					     unsigned int parent_type);
658fdd61a01SLinus Walleij 
659fdd61a01SLinus Walleij #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
660fdd61a01SLinus Walleij 
6610f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
6620f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
6630f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
6640f4630f3SLinus Walleij 	       unsigned long flags);
6650f4630f3SLinus Walleij 
6660f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
6670f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
6680f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
6690f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
6700f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
6710f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
672d19d2de6SChuanhong Guo #define BGPIOF_NO_SET_ON_INPUT		BIT(6)
6730f4630f3SLinus Walleij 
6741b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
6751b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
6761b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
6771b95b4ebSThierry Reding 
678ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain,
679ef74f70eSBrian Masney 				 struct irq_data *data, bool reserve);
680ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
681ef74f70eSBrian Masney 				    struct irq_data *data);
682ef74f70eSBrian Masney 
683a0b66a73SLinus Walleij bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc,
68464ff2c8eSStephen Boyd 				unsigned int offset);
68564ff2c8eSStephen Boyd 
6869c7d2469SÁlvaro Fernández Rojas #ifdef CONFIG_GPIOLIB_IRQCHIP
6876a45b0e2SMichael Walle int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
6886a45b0e2SMichael Walle 				struct irq_domain *domain);
6899c7d2469SÁlvaro Fernández Rojas #else
690*380c7ba3SAndy Shevchenko 
691*380c7ba3SAndy Shevchenko #include <asm/bug.h>
692*380c7ba3SAndy Shevchenko #include <asm/errno.h>
693*380c7ba3SAndy Shevchenko 
6949c7d2469SÁlvaro Fernández Rojas static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
6959c7d2469SÁlvaro Fernández Rojas 					      struct irq_domain *domain)
6969c7d2469SÁlvaro Fernández Rojas {
6979c7d2469SÁlvaro Fernández Rojas 	WARN_ON(1);
6989c7d2469SÁlvaro Fernández Rojas 	return -EINVAL;
6999c7d2469SÁlvaro Fernández Rojas }
7009c7d2469SÁlvaro Fernández Rojas #endif
7016a45b0e2SMichael Walle 
7028d091012SDouglas Anderson int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset);
7038d091012SDouglas Anderson void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset);
7048d091012SDouglas Anderson int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset,
7052956b5d9SMika Westerberg 			    unsigned long config);
706c771c2f4SJonas Gorski 
707964cb341SLinus Walleij /**
708964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
709950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
710964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
711964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
712964cb341SLinus Walleij  */
713964cb341SLinus Walleij struct gpio_pin_range {
714964cb341SLinus Walleij 	struct list_head node;
715964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
716964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
717964cb341SLinus Walleij };
718964cb341SLinus Walleij 
7199091373aSMasahiro Yamada #ifdef CONFIG_PINCTRL
7209091373aSMasahiro Yamada 
721a0b66a73SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
722964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
723964cb341SLinus Walleij 			   unsigned int npins);
724a0b66a73SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *gc,
725964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
726964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
727a0b66a73SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *gc);
728964cb341SLinus Walleij 
729f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */
730964cb341SLinus Walleij 
731964cb341SLinus Walleij static inline int
732a0b66a73SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
733964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
734964cb341SLinus Walleij 		       unsigned int npins)
735964cb341SLinus Walleij {
736964cb341SLinus Walleij 	return 0;
737964cb341SLinus Walleij }
738964cb341SLinus Walleij static inline int
739a0b66a73SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *gc,
740964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
741964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
742964cb341SLinus Walleij {
743964cb341SLinus Walleij 	return 0;
744964cb341SLinus Walleij }
745964cb341SLinus Walleij 
746964cb341SLinus Walleij static inline void
747a0b66a73SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *gc)
748964cb341SLinus Walleij {
749964cb341SLinus Walleij }
750964cb341SLinus Walleij 
751964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
752964cb341SLinus Walleij 
753a0b66a73SLinus Walleij struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc,
75406863620SBartosz Golaszewski 					    unsigned int hwnum,
75521abf103SLinus Walleij 					    const char *label,
7565923ea6cSLinus Walleij 					    enum gpio_lookup_flags lflags,
7575923ea6cSLinus Walleij 					    enum gpiod_flags dflags);
758f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
759f7d4ad98SGuenter Roeck 
760ae0755b5SLinus Walleij #ifdef CONFIG_GPIOLIB
761ae0755b5SLinus Walleij 
762c7663fa2SYueHaibing /* lock/unlock as IRQ */
763a0b66a73SLinus Walleij int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset);
764a0b66a73SLinus Walleij void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset);
765c7663fa2SYueHaibing 
7669091373aSMasahiro Yamada 
7679091373aSMasahiro Yamada struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
7689091373aSMasahiro Yamada 
769bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
770bb1e88ccSAlexandre Courbot 
771*380c7ba3SAndy Shevchenko #include <linux/err.h>
772*380c7ba3SAndy Shevchenko 
773*380c7ba3SAndy Shevchenko #include <asm/bug.h>
774*380c7ba3SAndy Shevchenko 
775bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
776bb1e88ccSAlexandre Courbot {
777bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
778bb1e88ccSAlexandre Courbot 	WARN_ON(1);
779bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
780bb1e88ccSAlexandre Courbot }
781bb1e88ccSAlexandre Courbot 
782a0b66a73SLinus Walleij static inline int gpiochip_lock_as_irq(struct gpio_chip *gc,
783c7663fa2SYueHaibing 				       unsigned int offset)
784c7663fa2SYueHaibing {
785c7663fa2SYueHaibing 	WARN_ON(1);
786c7663fa2SYueHaibing 	return -EINVAL;
787c7663fa2SYueHaibing }
788c7663fa2SYueHaibing 
789a0b66a73SLinus Walleij static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc,
790c7663fa2SYueHaibing 					  unsigned int offset)
791c7663fa2SYueHaibing {
792c7663fa2SYueHaibing 	WARN_ON(1);
793c7663fa2SYueHaibing }
794bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
795bb1e88ccSAlexandre Courbot 
79685ebb1a6SAndy Shevchenko #define for_each_gpiochip_node(dev, child)					\
79785ebb1a6SAndy Shevchenko 	device_for_each_child_node(dev, child)					\
79885ebb1a6SAndy Shevchenko 		if (!fwnode_property_present(child, "gpio-controller")) {} else
79985ebb1a6SAndy Shevchenko 
8000b19dde9SAndy Shevchenko static inline unsigned int gpiochip_node_count(struct device *dev)
8010b19dde9SAndy Shevchenko {
8020b19dde9SAndy Shevchenko 	struct fwnode_handle *child;
8030b19dde9SAndy Shevchenko 	unsigned int count = 0;
8040b19dde9SAndy Shevchenko 
8050b19dde9SAndy Shevchenko 	for_each_gpiochip_node(dev, child)
8060b19dde9SAndy Shevchenko 		count++;
8070b19dde9SAndy Shevchenko 
8080b19dde9SAndy Shevchenko 	return count;
8090b19dde9SAndy Shevchenko }
8100b19dde9SAndy Shevchenko 
811af47d803SAndy Shevchenko static inline struct fwnode_handle *gpiochip_node_get_first(struct device *dev)
812af47d803SAndy Shevchenko {
813af47d803SAndy Shevchenko 	struct fwnode_handle *fwnode;
814af47d803SAndy Shevchenko 
815af47d803SAndy Shevchenko 	for_each_gpiochip_node(dev, fwnode)
816af47d803SAndy Shevchenko 		return fwnode;
817af47d803SAndy Shevchenko 
818af47d803SAndy Shevchenko 	return NULL;
819af47d803SAndy Shevchenko }
820af47d803SAndy Shevchenko 
8219091373aSMasahiro Yamada #endif /* __LINUX_GPIO_DRIVER_H */
822