xref: /openbmc/linux/include/linux/gpio/driver.h (revision 3634eeb0)
179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot 
4ff2b1359SLinus Walleij #include <linux/device.h>
579a9becdSAlexandre Courbot #include <linux/types.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1279a9becdSAlexandre Courbot 
1379a9becdSAlexandre Courbot struct gpio_desc;
14c9a9972bSAlexandre Courbot struct of_phandle_args;
15c9a9972bSAlexandre Courbot struct device_node;
16f3ed0b66SStephen Rothwell struct seq_file;
17ff2b1359SLinus Walleij struct gpio_device;
18d47529b2SPaul Gortmaker struct module;
1979a9becdSAlexandre Courbot 
20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
21bb1e88ccSAlexandre Courbot 
22c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
23c44eafd7SThierry Reding /**
24c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
25c44eafd7SThierry Reding  */
26c44eafd7SThierry Reding struct gpio_irq_chip {
27c44eafd7SThierry Reding 	/**
28da80ff81SThierry Reding 	 * @chip:
29da80ff81SThierry Reding 	 *
30da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
31da80ff81SThierry Reding 	 */
32da80ff81SThierry Reding 	struct irq_chip *chip;
33da80ff81SThierry Reding 
34da80ff81SThierry Reding 	/**
35f0fbe7bcSThierry Reding 	 * @domain:
36f0fbe7bcSThierry Reding 	 *
37f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
38f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
39f0fbe7bcSThierry Reding 	 */
40f0fbe7bcSThierry Reding 	struct irq_domain *domain;
41f0fbe7bcSThierry Reding 
42f0fbe7bcSThierry Reding 	/**
43c44eafd7SThierry Reding 	 * @domain_ops:
44c44eafd7SThierry Reding 	 *
45c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
46c44eafd7SThierry Reding 	 */
47c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
48c44eafd7SThierry Reding 
49c44eafd7SThierry Reding 	/**
50c7a0aa59SThierry Reding 	 * @handler:
51c7a0aa59SThierry Reding 	 *
52c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
53c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
54c7a0aa59SThierry Reding 	 */
55c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
56c7a0aa59SThierry Reding 
57c7a0aa59SThierry Reding 	/**
583634eeb0SThierry Reding 	 * @default_type:
593634eeb0SThierry Reding 	 *
603634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
613634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
623634eeb0SThierry Reding 	 */
633634eeb0SThierry Reding 	unsigned int default_type;
643634eeb0SThierry Reding 
653634eeb0SThierry Reding 	/**
66c44eafd7SThierry Reding 	 * @parent_handler:
67c44eafd7SThierry Reding 	 *
68c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
69c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
70c44eafd7SThierry Reding 	 */
71c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
72c44eafd7SThierry Reding 
73c44eafd7SThierry Reding 	/**
74c44eafd7SThierry Reding 	 * @parent_handler_data:
75c44eafd7SThierry Reding 	 *
76c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
77c44eafd7SThierry Reding 	 * interrupt.
78c44eafd7SThierry Reding 	 */
79c44eafd7SThierry Reding 	void *parent_handler_data;
80c44eafd7SThierry Reding };
81da80ff81SThierry Reding 
82da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
83da80ff81SThierry Reding {
84da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
85da80ff81SThierry Reding }
86c44eafd7SThierry Reding #endif
87c44eafd7SThierry Reding 
8879a9becdSAlexandre Courbot /**
8979a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
90df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
91df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
92ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
9358383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
9479a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
9579a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
9679a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
9779a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
9879a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
9979a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
10079a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
10179a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
10279a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
10360befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
104eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
105eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
10679a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1075f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1082956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1092956b5d9SMika Westerberg  *	packed config format as generic pinconf.
11079a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
11179a9becdSAlexandre Courbot  *	implementation may not sleep
11279a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
11379a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
11479a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
115af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
116af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
117af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
11830bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
119af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
120af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
12179a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
12279a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
12379a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
12479a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
12579a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
12679a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
12779a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
12879a9becdSAlexandre Courbot  *      number of the gpio.
1299fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
1301c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
1311c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
1321c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
1331c8732bbSLinus Walleij  *	registers.
1340f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
1350f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
13624efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
13724efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
13824efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
1390f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
1400f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
14108bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
1420f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
1430f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
1440f4630f3SLinus Walleij  *	<register width> * 8
1450f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
1460f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
1470f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
1480f4630f3SLinus Walleij  *	safely.
1490f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
1500f4630f3SLinus Walleij  *	direction safely.
151d245b3f9SLinus Walleij  * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
152d245b3f9SLinus Walleij  *	provided by GPIO driver for chained interrupt (not for nested
153d245b3f9SLinus Walleij  *	interrupts).
154d245b3f9SLinus Walleij  * @irq_nested: True if set the interrupt handling is nested.
15579b804cbSMika Westerberg  * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
15679b804cbSMika Westerberg  *	bits set to one
15779b804cbSMika Westerberg  * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
15879b804cbSMika Westerberg  *	be included in IRQ domain of the chip
15941d6bb4cSGrygorii Strashko  * @lock_key: per GPIO IRQ chip lockdep class
16079a9becdSAlexandre Courbot  *
16179a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
16279a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
16379a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
16479a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
16579a9becdSAlexandre Courbot  *
16679a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
16779a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
16879a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
16979a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
17079a9becdSAlexandre Courbot  */
17179a9becdSAlexandre Courbot struct gpio_chip {
17279a9becdSAlexandre Courbot 	const char		*label;
173ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
17458383c78SLinus Walleij 	struct device		*parent;
17579a9becdSAlexandre Courbot 	struct module		*owner;
17679a9becdSAlexandre Courbot 
17779a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
17879a9becdSAlexandre Courbot 						unsigned offset);
17979a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
18079a9becdSAlexandre Courbot 						unsigned offset);
18179a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
18279a9becdSAlexandre Courbot 						unsigned offset);
18379a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
18479a9becdSAlexandre Courbot 						unsigned offset);
18579a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
18679a9becdSAlexandre Courbot 						unsigned offset, int value);
18779a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
18879a9becdSAlexandre Courbot 						unsigned offset);
189eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
190eec1d566SLukas Wunner 						unsigned long *mask,
191eec1d566SLukas Wunner 						unsigned long *bits);
19279a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
19379a9becdSAlexandre Courbot 						unsigned offset, int value);
1945f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
1955f424243SRojhalat Ibrahim 						unsigned long *mask,
1965f424243SRojhalat Ibrahim 						unsigned long *bits);
1972956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
19879a9becdSAlexandre Courbot 					      unsigned offset,
1992956b5d9SMika Westerberg 					      unsigned long config);
20079a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
20179a9becdSAlexandre Courbot 						unsigned offset);
20279a9becdSAlexandre Courbot 
20379a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
20479a9becdSAlexandre Courbot 						struct gpio_chip *chip);
20579a9becdSAlexandre Courbot 	int			base;
20679a9becdSAlexandre Courbot 	u16			ngpio;
20779a9becdSAlexandre Courbot 	const char		*const *names;
2089fb1f39eSLinus Walleij 	bool			can_sleep;
20979a9becdSAlexandre Courbot 
2100f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2110f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2120f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
21324efd94bSLinus Walleij 	bool be_bits;
2140f4630f3SLinus Walleij 	void __iomem *reg_dat;
2150f4630f3SLinus Walleij 	void __iomem *reg_set;
2160f4630f3SLinus Walleij 	void __iomem *reg_clr;
2170f4630f3SLinus Walleij 	void __iomem *reg_dir;
2180f4630f3SLinus Walleij 	int bgpio_bits;
2190f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
2200f4630f3SLinus Walleij 	unsigned long bgpio_data;
2210f4630f3SLinus Walleij 	unsigned long bgpio_dir;
2220f4630f3SLinus Walleij #endif
2230f4630f3SLinus Walleij 
22414250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
22514250520SLinus Walleij 	/*
2267d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
22714250520SLinus Walleij 	 * to handle IRQs for most practical cases.
22814250520SLinus Walleij 	 */
2296f79309aSThierry Reding 	unsigned int		irq_chained_parent;
230d245b3f9SLinus Walleij 	bool			irq_nested;
23179b804cbSMika Westerberg 	bool			irq_need_valid_mask;
23279b804cbSMika Westerberg 	unsigned long		*irq_valid_mask;
233a0a8bcf4SGrygorii Strashko 	struct lock_class_key	*lock_key;
234c44eafd7SThierry Reding 
235c44eafd7SThierry Reding 	/**
236c44eafd7SThierry Reding 	 * @irq:
237c44eafd7SThierry Reding 	 *
238c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
239c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
240c44eafd7SThierry Reding 	 */
241c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
24214250520SLinus Walleij #endif
24314250520SLinus Walleij 
24479a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
24579a9becdSAlexandre Courbot 	/*
24679a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
24779a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
24879a9becdSAlexandre Courbot 	 */
24967049c50SThierry Reding 
25067049c50SThierry Reding 	/**
25167049c50SThierry Reding 	 * @of_node:
25267049c50SThierry Reding 	 *
25367049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
25467049c50SThierry Reding 	 */
25579a9becdSAlexandre Courbot 	struct device_node *of_node;
25667049c50SThierry Reding 
25767049c50SThierry Reding 	/**
25867049c50SThierry Reding 	 * @of_gpio_n_cells:
25967049c50SThierry Reding 	 *
26067049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
26167049c50SThierry Reding 	 */
262e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
26367049c50SThierry Reding 
26467049c50SThierry Reding 	/**
26567049c50SThierry Reding 	 * @of_xlate:
26667049c50SThierry Reding 	 *
26767049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
26867049c50SThierry Reding 	 * relative GPIO number and flags.
26967049c50SThierry Reding 	 */
27079a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
27179a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
27279a9becdSAlexandre Courbot #endif
27379a9becdSAlexandre Courbot };
27479a9becdSAlexandre Courbot 
27579a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
27679a9becdSAlexandre Courbot 			unsigned offset);
27779a9becdSAlexandre Courbot 
27879a9becdSAlexandre Courbot /* add/remove chips */
279b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
280b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
281b08ea35aSLinus Walleij {
282b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
283b08ea35aSLinus Walleij }
284e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
2850cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
2860cf3292cSLaxman Dewangan 				  void *data);
2870cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
2880cf3292cSLaxman Dewangan 
28979a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
29079a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
29179a9becdSAlexandre Courbot 
29279a9becdSAlexandre Courbot /* lock/unlock as IRQ */
293e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
294e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
2956cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
29679a9becdSAlexandre Courbot 
297143b65d6SLinus Walleij /* Line status inquiry for drivers */
298143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
299143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
300143b65d6SLinus Walleij 
30105f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
30205f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
30305f479bfSCharles Keepax 
304b08ea35aSLinus Walleij /* get driver data */
30543c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
306b08ea35aSLinus Walleij 
307bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
308bb1e88ccSAlexandre Courbot 
3090f4630f3SLinus Walleij struct bgpio_pdata {
3100f4630f3SLinus Walleij 	const char *label;
3110f4630f3SLinus Walleij 	int base;
3120f4630f3SLinus Walleij 	int ngpio;
3130f4630f3SLinus Walleij };
3140f4630f3SLinus Walleij 
315c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
316c474e348SArnd Bergmann 
3170f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
3180f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
3190f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
3200f4630f3SLinus Walleij 	       unsigned long flags);
3210f4630f3SLinus Walleij 
3220f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
3230f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
3240f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
3250f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
3260f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
3270f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
3280f4630f3SLinus Walleij 
3290f4630f3SLinus Walleij #endif
3300f4630f3SLinus Walleij 
33114250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
33214250520SLinus Walleij 
33314250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
33414250520SLinus Walleij 		struct irq_chip *irqchip,
3356f79309aSThierry Reding 		unsigned int parent_irq,
33614250520SLinus Walleij 		irq_flow_handler_t parent_handler);
33714250520SLinus Walleij 
338d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
339d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
3406f79309aSThierry Reding 		unsigned int parent_irq);
341d245b3f9SLinus Walleij 
342739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
34314250520SLinus Walleij 			     struct irq_chip *irqchip,
34414250520SLinus Walleij 			     unsigned int first_irq,
34514250520SLinus Walleij 			     irq_flow_handler_t handler,
346a0a8bcf4SGrygorii Strashko 			     unsigned int type,
347d245b3f9SLinus Walleij 			     bool nested,
348a0a8bcf4SGrygorii Strashko 			     struct lock_class_key *lock_key);
349a0a8bcf4SGrygorii Strashko 
350739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
351739e6f59SLinus Walleij 
352739e6f59SLinus Walleij /*
353739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
354739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
355739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
356739e6f59SLinus Walleij  * unique instance.
357739e6f59SLinus Walleij  */
358739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
359739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
360739e6f59SLinus Walleij 				       unsigned int first_irq,
361739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
362739e6f59SLinus Walleij 				       unsigned int type)
363739e6f59SLinus Walleij {
364739e6f59SLinus Walleij 	static struct lock_class_key key;
365739e6f59SLinus Walleij 
366739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
367739e6f59SLinus Walleij 					handler, type, false, &key);
368739e6f59SLinus Walleij }
369739e6f59SLinus Walleij 
370d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
371d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
372d245b3f9SLinus Walleij 			  unsigned int first_irq,
373d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
374d245b3f9SLinus Walleij 			  unsigned int type)
375d245b3f9SLinus Walleij {
376739e6f59SLinus Walleij 
377739e6f59SLinus Walleij 	static struct lock_class_key key;
378739e6f59SLinus Walleij 
379739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
380739e6f59SLinus Walleij 					handler, type, true, &key);
381739e6f59SLinus Walleij }
382739e6f59SLinus Walleij #else
383739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
384739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
385739e6f59SLinus Walleij 				       unsigned int first_irq,
386739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
387739e6f59SLinus Walleij 				       unsigned int type)
388739e6f59SLinus Walleij {
389739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
390739e6f59SLinus Walleij 					handler, type, false, NULL);
391d245b3f9SLinus Walleij }
392d245b3f9SLinus Walleij 
393739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
394739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
395739e6f59SLinus Walleij 			  unsigned int first_irq,
396739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
397739e6f59SLinus Walleij 			  unsigned int type)
398739e6f59SLinus Walleij {
399739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
400739e6f59SLinus Walleij 					handler, type, true, NULL);
401739e6f59SLinus Walleij }
402739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
40314250520SLinus Walleij 
4047d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
40514250520SLinus Walleij 
406c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
407c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
4082956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
4092956b5d9SMika Westerberg 			    unsigned long config);
410c771c2f4SJonas Gorski 
411964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
412964cb341SLinus Walleij 
413964cb341SLinus Walleij /**
414964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
415950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
416964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
417964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
418964cb341SLinus Walleij  */
419964cb341SLinus Walleij struct gpio_pin_range {
420964cb341SLinus Walleij 	struct list_head node;
421964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
422964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
423964cb341SLinus Walleij };
424964cb341SLinus Walleij 
425964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
426964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
427964cb341SLinus Walleij 			   unsigned int npins);
428964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
429964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
430964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
431964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
432964cb341SLinus Walleij 
433964cb341SLinus Walleij #else
434964cb341SLinus Walleij 
435964cb341SLinus Walleij static inline int
436964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
437964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
438964cb341SLinus Walleij 		       unsigned int npins)
439964cb341SLinus Walleij {
440964cb341SLinus Walleij 	return 0;
441964cb341SLinus Walleij }
442964cb341SLinus Walleij static inline int
443964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
444964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
445964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
446964cb341SLinus Walleij {
447964cb341SLinus Walleij 	return 0;
448964cb341SLinus Walleij }
449964cb341SLinus Walleij 
450964cb341SLinus Walleij static inline void
451964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
452964cb341SLinus Walleij {
453964cb341SLinus Walleij }
454964cb341SLinus Walleij 
455964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
456964cb341SLinus Walleij 
457abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
458abdc08a3SAlexandre Courbot 					    const char *label);
459f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
460f7d4ad98SGuenter Roeck 
461bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
462bb1e88ccSAlexandre Courbot 
463bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
464bb1e88ccSAlexandre Courbot {
465bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
466bb1e88ccSAlexandre Courbot 	WARN_ON(1);
467bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
468bb1e88ccSAlexandre Courbot }
469bb1e88ccSAlexandre Courbot 
470bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
471bb1e88ccSAlexandre Courbot 
47279a9becdSAlexandre Courbot #endif
473