xref: /openbmc/linux/include/linux/gpio/driver.h (revision 24efd94b)
179a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
279a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot 
4ff2b1359SLinus Walleij #include <linux/device.h>
579a9becdSAlexandre Courbot #include <linux/types.h>
614250520SLinus Walleij #include <linux/irq.h>
714250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
814250520SLinus Walleij #include <linux/irqdomain.h>
9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
10964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
112956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1279a9becdSAlexandre Courbot 
1379a9becdSAlexandre Courbot struct gpio_desc;
14c9a9972bSAlexandre Courbot struct of_phandle_args;
15c9a9972bSAlexandre Courbot struct device_node;
16f3ed0b66SStephen Rothwell struct seq_file;
17ff2b1359SLinus Walleij struct gpio_device;
18d47529b2SPaul Gortmaker struct module;
1979a9becdSAlexandre Courbot 
20bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
21bb1e88ccSAlexandre Courbot 
2279a9becdSAlexandre Courbot /**
2379a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
24df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
25df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
26ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
2758383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
2879a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
2979a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
3079a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
3179a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
3279a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
3379a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
3479a9becdSAlexandre Courbot  *	(same as GPIOF_DIR_XXX), or negative error
3579a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
3679a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
3760befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
38eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
39eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
4079a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
415f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
422956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
432956b5d9SMika Westerberg  *	packed config format as generic pinconf.
4479a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
4579a9becdSAlexandre Courbot  *	implementation may not sleep
4679a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
4779a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
4879a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
49af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
50af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
51af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
5230bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
53af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
54af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
5579a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
5679a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
5779a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
5879a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
5979a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
6079a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
6179a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
6279a9becdSAlexandre Courbot  *      number of the gpio.
639fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
641c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
651c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
661c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
671c8732bbSLinus Walleij  *	registers.
680f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
690f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
7024efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
7124efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
7224efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
730f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
740f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
7508bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
760f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
770f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
780f4630f3SLinus Walleij  *	<register width> * 8
790f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
800f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
810f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
820f4630f3SLinus Walleij  *	safely.
830f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
840f4630f3SLinus Walleij  *	direction safely.
8541d6bb4cSGrygorii Strashko  * @irqchip: GPIO IRQ chip impl, provided by GPIO driver
8641d6bb4cSGrygorii Strashko  * @irqdomain: Interrupt translation domain; responsible for mapping
8741d6bb4cSGrygorii Strashko  *	between GPIO hwirq number and linux irq number
8841d6bb4cSGrygorii Strashko  * @irq_handler: the irq handler to use (often a predefined irq core function)
8941d6bb4cSGrygorii Strashko  *	for GPIO IRQs, provided by GPIO driver
9041d6bb4cSGrygorii Strashko  * @irq_default_type: default IRQ triggering type applied during GPIO driver
9141d6bb4cSGrygorii Strashko  *	initialization, provided by GPIO driver
92d245b3f9SLinus Walleij  * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
93d245b3f9SLinus Walleij  *	provided by GPIO driver for chained interrupt (not for nested
94d245b3f9SLinus Walleij  *	interrupts).
95d245b3f9SLinus Walleij  * @irq_nested: True if set the interrupt handling is nested.
9679b804cbSMika Westerberg  * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
9779b804cbSMika Westerberg  *	bits set to one
9879b804cbSMika Westerberg  * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
9979b804cbSMika Westerberg  *	be included in IRQ domain of the chip
10041d6bb4cSGrygorii Strashko  * @lock_key: per GPIO IRQ chip lockdep class
10179a9becdSAlexandre Courbot  *
10279a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
10379a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
10479a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
10579a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
10679a9becdSAlexandre Courbot  *
10779a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
10879a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
10979a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
11079a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
11179a9becdSAlexandre Courbot  */
11279a9becdSAlexandre Courbot struct gpio_chip {
11379a9becdSAlexandre Courbot 	const char		*label;
114ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
11558383c78SLinus Walleij 	struct device		*parent;
11679a9becdSAlexandre Courbot 	struct module		*owner;
11779a9becdSAlexandre Courbot 
11879a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
11979a9becdSAlexandre Courbot 						unsigned offset);
12079a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
12179a9becdSAlexandre Courbot 						unsigned offset);
12279a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
12379a9becdSAlexandre Courbot 						unsigned offset);
12479a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
12579a9becdSAlexandre Courbot 						unsigned offset);
12679a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
12779a9becdSAlexandre Courbot 						unsigned offset, int value);
12879a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
12979a9becdSAlexandre Courbot 						unsigned offset);
130eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
131eec1d566SLukas Wunner 						unsigned long *mask,
132eec1d566SLukas Wunner 						unsigned long *bits);
13379a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
13479a9becdSAlexandre Courbot 						unsigned offset, int value);
1355f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
1365f424243SRojhalat Ibrahim 						unsigned long *mask,
1375f424243SRojhalat Ibrahim 						unsigned long *bits);
1382956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
13979a9becdSAlexandre Courbot 					      unsigned offset,
1402956b5d9SMika Westerberg 					      unsigned long config);
14179a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
14279a9becdSAlexandre Courbot 						unsigned offset);
14379a9becdSAlexandre Courbot 
14479a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
14579a9becdSAlexandre Courbot 						struct gpio_chip *chip);
14679a9becdSAlexandre Courbot 	int			base;
14779a9becdSAlexandre Courbot 	u16			ngpio;
14879a9becdSAlexandre Courbot 	const char		*const *names;
1499fb1f39eSLinus Walleij 	bool			can_sleep;
15079a9becdSAlexandre Courbot 
1510f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
1520f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
1530f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
15424efd94bSLinus Walleij 	bool be_bits;
1550f4630f3SLinus Walleij 	void __iomem *reg_dat;
1560f4630f3SLinus Walleij 	void __iomem *reg_set;
1570f4630f3SLinus Walleij 	void __iomem *reg_clr;
1580f4630f3SLinus Walleij 	void __iomem *reg_dir;
1590f4630f3SLinus Walleij 	int bgpio_bits;
1600f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
1610f4630f3SLinus Walleij 	unsigned long bgpio_data;
1620f4630f3SLinus Walleij 	unsigned long bgpio_dir;
1630f4630f3SLinus Walleij #endif
1640f4630f3SLinus Walleij 
16514250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
16614250520SLinus Walleij 	/*
1677d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
16814250520SLinus Walleij 	 * to handle IRQs for most practical cases.
16914250520SLinus Walleij 	 */
17014250520SLinus Walleij 	struct irq_chip		*irqchip;
17114250520SLinus Walleij 	struct irq_domain	*irqdomain;
17214250520SLinus Walleij 	irq_flow_handler_t	irq_handler;
17314250520SLinus Walleij 	unsigned int		irq_default_type;
1746f79309aSThierry Reding 	unsigned int		irq_chained_parent;
175d245b3f9SLinus Walleij 	bool			irq_nested;
17679b804cbSMika Westerberg 	bool			irq_need_valid_mask;
17779b804cbSMika Westerberg 	unsigned long		*irq_valid_mask;
178a0a8bcf4SGrygorii Strashko 	struct lock_class_key	*lock_key;
17914250520SLinus Walleij #endif
18014250520SLinus Walleij 
18179a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
18279a9becdSAlexandre Courbot 	/*
18379a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
18479a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
18579a9becdSAlexandre Courbot 	 */
18667049c50SThierry Reding 
18767049c50SThierry Reding 	/**
18867049c50SThierry Reding 	 * @of_node:
18967049c50SThierry Reding 	 *
19067049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
19167049c50SThierry Reding 	 */
19279a9becdSAlexandre Courbot 	struct device_node *of_node;
19367049c50SThierry Reding 
19467049c50SThierry Reding 	/**
19567049c50SThierry Reding 	 * @of_gpio_n_cells:
19667049c50SThierry Reding 	 *
19767049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
19867049c50SThierry Reding 	 */
199e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
20067049c50SThierry Reding 
20167049c50SThierry Reding 	/**
20267049c50SThierry Reding 	 * @of_xlate:
20367049c50SThierry Reding 	 *
20467049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
20567049c50SThierry Reding 	 * relative GPIO number and flags.
20667049c50SThierry Reding 	 */
20779a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
20879a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
20979a9becdSAlexandre Courbot #endif
21079a9becdSAlexandre Courbot };
21179a9becdSAlexandre Courbot 
21279a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
21379a9becdSAlexandre Courbot 			unsigned offset);
21479a9becdSAlexandre Courbot 
21579a9becdSAlexandre Courbot /* add/remove chips */
216b08ea35aSLinus Walleij extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
217b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
218b08ea35aSLinus Walleij {
219b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
220b08ea35aSLinus Walleij }
221e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
2220cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
2230cf3292cSLaxman Dewangan 				  void *data);
2240cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
2250cf3292cSLaxman Dewangan 
22679a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
22779a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
22879a9becdSAlexandre Courbot 
22979a9becdSAlexandre Courbot /* lock/unlock as IRQ */
230e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
231e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
2326cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
23379a9becdSAlexandre Courbot 
234143b65d6SLinus Walleij /* Line status inquiry for drivers */
235143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
236143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
237143b65d6SLinus Walleij 
23805f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
23905f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
24005f479bfSCharles Keepax 
241b08ea35aSLinus Walleij /* get driver data */
24243c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
243b08ea35aSLinus Walleij 
244bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
245bb1e88ccSAlexandre Courbot 
2460f4630f3SLinus Walleij struct bgpio_pdata {
2470f4630f3SLinus Walleij 	const char *label;
2480f4630f3SLinus Walleij 	int base;
2490f4630f3SLinus Walleij 	int ngpio;
2500f4630f3SLinus Walleij };
2510f4630f3SLinus Walleij 
252c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
253c474e348SArnd Bergmann 
2540f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
2550f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
2560f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
2570f4630f3SLinus Walleij 	       unsigned long flags);
2580f4630f3SLinus Walleij 
2590f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
2600f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
2610f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
2620f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
2630f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
2640f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
2650f4630f3SLinus Walleij 
2660f4630f3SLinus Walleij #endif
2670f4630f3SLinus Walleij 
26814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
26914250520SLinus Walleij 
27014250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
27114250520SLinus Walleij 		struct irq_chip *irqchip,
2726f79309aSThierry Reding 		unsigned int parent_irq,
27314250520SLinus Walleij 		irq_flow_handler_t parent_handler);
27414250520SLinus Walleij 
275d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
276d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
2776f79309aSThierry Reding 		unsigned int parent_irq);
278d245b3f9SLinus Walleij 
279739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
28014250520SLinus Walleij 			     struct irq_chip *irqchip,
28114250520SLinus Walleij 			     unsigned int first_irq,
28214250520SLinus Walleij 			     irq_flow_handler_t handler,
283a0a8bcf4SGrygorii Strashko 			     unsigned int type,
284d245b3f9SLinus Walleij 			     bool nested,
285a0a8bcf4SGrygorii Strashko 			     struct lock_class_key *lock_key);
286a0a8bcf4SGrygorii Strashko 
287739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
288739e6f59SLinus Walleij 
289739e6f59SLinus Walleij /*
290739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
291739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
292739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
293739e6f59SLinus Walleij  * unique instance.
294739e6f59SLinus Walleij  */
295739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
296739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
297739e6f59SLinus Walleij 				       unsigned int first_irq,
298739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
299739e6f59SLinus Walleij 				       unsigned int type)
300739e6f59SLinus Walleij {
301739e6f59SLinus Walleij 	static struct lock_class_key key;
302739e6f59SLinus Walleij 
303739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
304739e6f59SLinus Walleij 					handler, type, false, &key);
305739e6f59SLinus Walleij }
306739e6f59SLinus Walleij 
307d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
308d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
309d245b3f9SLinus Walleij 			  unsigned int first_irq,
310d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
311d245b3f9SLinus Walleij 			  unsigned int type)
312d245b3f9SLinus Walleij {
313739e6f59SLinus Walleij 
314739e6f59SLinus Walleij 	static struct lock_class_key key;
315739e6f59SLinus Walleij 
316739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
317739e6f59SLinus Walleij 					handler, type, true, &key);
318739e6f59SLinus Walleij }
319739e6f59SLinus Walleij #else
320739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
321739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
322739e6f59SLinus Walleij 				       unsigned int first_irq,
323739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
324739e6f59SLinus Walleij 				       unsigned int type)
325739e6f59SLinus Walleij {
326739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
327739e6f59SLinus Walleij 					handler, type, false, NULL);
328d245b3f9SLinus Walleij }
329d245b3f9SLinus Walleij 
330739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
331739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
332739e6f59SLinus Walleij 			  unsigned int first_irq,
333739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
334739e6f59SLinus Walleij 			  unsigned int type)
335739e6f59SLinus Walleij {
336739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
337739e6f59SLinus Walleij 					handler, type, true, NULL);
338739e6f59SLinus Walleij }
339739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
34014250520SLinus Walleij 
3417d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
34214250520SLinus Walleij 
343c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
344c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
3452956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
3462956b5d9SMika Westerberg 			    unsigned long config);
347c771c2f4SJonas Gorski 
348964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
349964cb341SLinus Walleij 
350964cb341SLinus Walleij /**
351964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
352950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
353964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
354964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
355964cb341SLinus Walleij  */
356964cb341SLinus Walleij struct gpio_pin_range {
357964cb341SLinus Walleij 	struct list_head node;
358964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
359964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
360964cb341SLinus Walleij };
361964cb341SLinus Walleij 
362964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
363964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
364964cb341SLinus Walleij 			   unsigned int npins);
365964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
366964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
367964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
368964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
369964cb341SLinus Walleij 
370964cb341SLinus Walleij #else
371964cb341SLinus Walleij 
372964cb341SLinus Walleij static inline int
373964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
374964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
375964cb341SLinus Walleij 		       unsigned int npins)
376964cb341SLinus Walleij {
377964cb341SLinus Walleij 	return 0;
378964cb341SLinus Walleij }
379964cb341SLinus Walleij static inline int
380964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
381964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
382964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
383964cb341SLinus Walleij {
384964cb341SLinus Walleij 	return 0;
385964cb341SLinus Walleij }
386964cb341SLinus Walleij 
387964cb341SLinus Walleij static inline void
388964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
389964cb341SLinus Walleij {
390964cb341SLinus Walleij }
391964cb341SLinus Walleij 
392964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
393964cb341SLinus Walleij 
394abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
395abdc08a3SAlexandre Courbot 					    const char *label);
396f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
397f7d4ad98SGuenter Roeck 
398bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
399bb1e88ccSAlexandre Courbot 
400bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
401bb1e88ccSAlexandre Courbot {
402bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
403bb1e88ccSAlexandre Courbot 	WARN_ON(1);
404bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
405bb1e88ccSAlexandre Courbot }
406bb1e88ccSAlexandre Courbot 
407bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
408bb1e88ccSAlexandre Courbot 
40979a9becdSAlexandre Courbot #endif
410