11802d0beSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2a6df410dSHongzhou Yang /*
3a6df410dSHongzhou Yang  * Copyright (c) 2014 MediaTek Inc.
4a6df410dSHongzhou Yang  * Author: Hongzhou.Yang <hongzhou.yang@mediatek.com>
5a6df410dSHongzhou Yang  */
6a6df410dSHongzhou Yang 
7a6df410dSHongzhou Yang #ifndef _DT_BINDINGS_PINCTRL_MT65XX_H
8a6df410dSHongzhou Yang #define _DT_BINDINGS_PINCTRL_MT65XX_H
9a6df410dSHongzhou Yang 
10a6df410dSHongzhou Yang #define MTK_PIN_NO(x) ((x) << 8)
11a6df410dSHongzhou Yang #define MTK_GET_PIN_NO(x) ((x) >> 8)
12a6df410dSHongzhou Yang #define MTK_GET_PIN_FUNC(x) ((x) & 0xf)
13a6df410dSHongzhou Yang 
14a6df410dSHongzhou Yang #define MTK_PUPD_SET_R1R0_00 100
15a6df410dSHongzhou Yang #define MTK_PUPD_SET_R1R0_01 101
16a6df410dSHongzhou Yang #define MTK_PUPD_SET_R1R0_10 102
17a6df410dSHongzhou Yang #define MTK_PUPD_SET_R1R0_11 103
18a6df410dSHongzhou Yang 
19a6df410dSHongzhou Yang #define MTK_DRIVE_2mA  2
20a6df410dSHongzhou Yang #define MTK_DRIVE_4mA  4
21a6df410dSHongzhou Yang #define MTK_DRIVE_6mA  6
22a6df410dSHongzhou Yang #define MTK_DRIVE_8mA  8
23a6df410dSHongzhou Yang #define MTK_DRIVE_10mA 10
24a6df410dSHongzhou Yang #define MTK_DRIVE_12mA 12
25a6df410dSHongzhou Yang #define MTK_DRIVE_14mA 14
26a6df410dSHongzhou Yang #define MTK_DRIVE_16mA 16
27a6df410dSHongzhou Yang #define MTK_DRIVE_20mA 20
28a6df410dSHongzhou Yang #define MTK_DRIVE_24mA 24
29a6df410dSHongzhou Yang #define MTK_DRIVE_28mA 28
30a6df410dSHongzhou Yang #define MTK_DRIVE_32mA 32
31a6df410dSHongzhou Yang 
32a6df410dSHongzhou Yang #endif /* _DT_BINDINGS_PINCTRL_MT65XX_H */
33