1*96055bf7SPhil Edworthy /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*96055bf7SPhil Edworthy  *
3*96055bf7SPhil Edworthy  * Copyright (C) 2022 Renesas Electronics Corp.
4*96055bf7SPhil Edworthy  */
5*96055bf7SPhil Edworthy #ifndef __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__
6*96055bf7SPhil Edworthy #define __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__
7*96055bf7SPhil Edworthy 
8*96055bf7SPhil Edworthy #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*96055bf7SPhil Edworthy 
10*96055bf7SPhil Edworthy /* Module Clocks */
11*96055bf7SPhil Edworthy #define R9A09G011_SYS_CLK		0
12*96055bf7SPhil Edworthy #define R9A09G011_PFC_PCLK		1
13*96055bf7SPhil Edworthy #define R9A09G011_PMC_CORE_CLOCK	2
14*96055bf7SPhil Edworthy #define R9A09G011_GIC_CLK		3
15*96055bf7SPhil Edworthy #define R9A09G011_RAMA_ACLK		4
16*96055bf7SPhil Edworthy #define R9A09G011_ROMA_ACLK		5
17*96055bf7SPhil Edworthy #define R9A09G011_SEC_ACLK		6
18*96055bf7SPhil Edworthy #define R9A09G011_SEC_PCLK		7
19*96055bf7SPhil Edworthy #define R9A09G011_SEC_TCLK		8
20*96055bf7SPhil Edworthy #define R9A09G011_DMAA_ACLK		9
21*96055bf7SPhil Edworthy #define R9A09G011_TSU0_PCLK		10
22*96055bf7SPhil Edworthy #define R9A09G011_TSU1_PCLK		11
23*96055bf7SPhil Edworthy 
24*96055bf7SPhil Edworthy #define R9A09G011_CST_TRACECLK		12
25*96055bf7SPhil Edworthy #define R9A09G011_CST_SB_CLK		13
26*96055bf7SPhil Edworthy #define R9A09G011_CST_AHB_CLK		14
27*96055bf7SPhil Edworthy #define R9A09G011_CST_ATB_SB_CLK	15
28*96055bf7SPhil Edworthy #define R9A09G011_CST_TS_SB_CLK		16
29*96055bf7SPhil Edworthy 
30*96055bf7SPhil Edworthy #define R9A09G011_SDI0_ACLK		17
31*96055bf7SPhil Edworthy #define R9A09G011_SDI0_IMCLK		18
32*96055bf7SPhil Edworthy #define R9A09G011_SDI0_IMCLK2		19
33*96055bf7SPhil Edworthy #define R9A09G011_SDI0_CLK_HS		20
34*96055bf7SPhil Edworthy #define R9A09G011_SDI1_ACLK		21
35*96055bf7SPhil Edworthy #define R9A09G011_SDI1_IMCLK		22
36*96055bf7SPhil Edworthy #define R9A09G011_SDI1_IMCLK2		23
37*96055bf7SPhil Edworthy #define R9A09G011_SDI1_CLK_HS		24
38*96055bf7SPhil Edworthy #define R9A09G011_EMM_ACLK		25
39*96055bf7SPhil Edworthy #define R9A09G011_EMM_IMCLK		26
40*96055bf7SPhil Edworthy #define R9A09G011_EMM_IMCLK2		27
41*96055bf7SPhil Edworthy #define R9A09G011_EMM_CLK_HS		28
42*96055bf7SPhil Edworthy #define R9A09G011_NFI_ACLK		29
43*96055bf7SPhil Edworthy #define R9A09G011_NFI_NF_CLK		30
44*96055bf7SPhil Edworthy 
45*96055bf7SPhil Edworthy #define R9A09G011_PCI_ACLK		31
46*96055bf7SPhil Edworthy #define R9A09G011_PCI_CLK_PMU		32
47*96055bf7SPhil Edworthy #define R9A09G011_PCI_APB_CLK		33
48*96055bf7SPhil Edworthy #define R9A09G011_USB_ACLK_H		34
49*96055bf7SPhil Edworthy #define R9A09G011_USB_ACLK_P		35
50*96055bf7SPhil Edworthy #define R9A09G011_USB_PCLK		36
51*96055bf7SPhil Edworthy #define R9A09G011_ETH0_CLK_AXI		37
52*96055bf7SPhil Edworthy #define R9A09G011_ETH0_CLK_CHI		38
53*96055bf7SPhil Edworthy #define R9A09G011_ETH0_GPTP_EXT		39
54*96055bf7SPhil Edworthy 
55*96055bf7SPhil Edworthy #define R9A09G011_SDT_CLK		40
56*96055bf7SPhil Edworthy #define R9A09G011_SDT_CLKAPB		41
57*96055bf7SPhil Edworthy #define R9A09G011_SDT_CLK48		42
58*96055bf7SPhil Edworthy #define R9A09G011_GRP_CLK		43
59*96055bf7SPhil Edworthy #define R9A09G011_CIF_P0_CLK		44
60*96055bf7SPhil Edworthy #define R9A09G011_CIF_P1_CLK		45
61*96055bf7SPhil Edworthy #define R9A09G011_CIF_APB_CLK		46
62*96055bf7SPhil Edworthy #define R9A09G011_DCI_CLKAXI		47
63*96055bf7SPhil Edworthy #define R9A09G011_DCI_CLKAPB		48
64*96055bf7SPhil Edworthy #define R9A09G011_DCI_CLKDCI2		49
65*96055bf7SPhil Edworthy 
66*96055bf7SPhil Edworthy #define R9A09G011_HMI_PCLK		50
67*96055bf7SPhil Edworthy #define R9A09G011_LCI_PCLK		51
68*96055bf7SPhil Edworthy #define R9A09G011_LCI_ACLK		52
69*96055bf7SPhil Edworthy #define R9A09G011_LCI_VCLK		53
70*96055bf7SPhil Edworthy #define R9A09G011_LCI_LPCLK		54
71*96055bf7SPhil Edworthy 
72*96055bf7SPhil Edworthy #define R9A09G011_AUI_CLK		55
73*96055bf7SPhil Edworthy #define R9A09G011_AUI_CLKAXI		56
74*96055bf7SPhil Edworthy #define R9A09G011_AUI_CLKAPB		57
75*96055bf7SPhil Edworthy #define R9A09G011_AUMCLK		58
76*96055bf7SPhil Edworthy #define R9A09G011_GMCLK0		59
77*96055bf7SPhil Edworthy #define R9A09G011_GMCLK1		60
78*96055bf7SPhil Edworthy #define R9A09G011_MTR_CLK0		61
79*96055bf7SPhil Edworthy #define R9A09G011_MTR_CLK1		62
80*96055bf7SPhil Edworthy #define R9A09G011_MTR_CLKAPB		63
81*96055bf7SPhil Edworthy #define R9A09G011_GFT_CLK		64
82*96055bf7SPhil Edworthy #define R9A09G011_GFT_CLKAPB		65
83*96055bf7SPhil Edworthy #define R9A09G011_GFT_MCLK		66
84*96055bf7SPhil Edworthy 
85*96055bf7SPhil Edworthy #define R9A09G011_ATGA_CLK		67
86*96055bf7SPhil Edworthy #define R9A09G011_ATGA_CLKAPB		68
87*96055bf7SPhil Edworthy #define R9A09G011_ATGB_CLK		69
88*96055bf7SPhil Edworthy #define R9A09G011_ATGB_CLKAPB		70
89*96055bf7SPhil Edworthy #define R9A09G011_SYC_CNT_CLK		71
90*96055bf7SPhil Edworthy 
91*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPA_PCLK	72
92*96055bf7SPhil Edworthy #define R9A09G011_TIM0_CLK		73
93*96055bf7SPhil Edworthy #define R9A09G011_TIM1_CLK		74
94*96055bf7SPhil Edworthy #define R9A09G011_TIM2_CLK		75
95*96055bf7SPhil Edworthy #define R9A09G011_TIM3_CLK		76
96*96055bf7SPhil Edworthy #define R9A09G011_TIM4_CLK		77
97*96055bf7SPhil Edworthy #define R9A09G011_TIM5_CLK		78
98*96055bf7SPhil Edworthy #define R9A09G011_TIM6_CLK		79
99*96055bf7SPhil Edworthy #define R9A09G011_TIM7_CLK		80
100*96055bf7SPhil Edworthy #define R9A09G011_IIC_PCLK0		81
101*96055bf7SPhil Edworthy 
102*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPB_PCLK	82
103*96055bf7SPhil Edworthy #define R9A09G011_TIM8_CLK		83
104*96055bf7SPhil Edworthy #define R9A09G011_TIM9_CLK		84
105*96055bf7SPhil Edworthy #define R9A09G011_TIM10_CLK		85
106*96055bf7SPhil Edworthy #define R9A09G011_TIM11_CLK		86
107*96055bf7SPhil Edworthy #define R9A09G011_TIM12_CLK		87
108*96055bf7SPhil Edworthy #define R9A09G011_TIM13_CLK		88
109*96055bf7SPhil Edworthy #define R9A09G011_TIM14_CLK		89
110*96055bf7SPhil Edworthy #define R9A09G011_TIM15_CLK		90
111*96055bf7SPhil Edworthy #define R9A09G011_IIC_PCLK1		91
112*96055bf7SPhil Edworthy 
113*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPC_PCLK	92
114*96055bf7SPhil Edworthy #define R9A09G011_TIM16_CLK		93
115*96055bf7SPhil Edworthy #define R9A09G011_TIM17_CLK		94
116*96055bf7SPhil Edworthy #define R9A09G011_TIM18_CLK		95
117*96055bf7SPhil Edworthy #define R9A09G011_TIM19_CLK		96
118*96055bf7SPhil Edworthy #define R9A09G011_TIM20_CLK		97
119*96055bf7SPhil Edworthy #define R9A09G011_TIM21_CLK		98
120*96055bf7SPhil Edworthy #define R9A09G011_TIM22_CLK		99
121*96055bf7SPhil Edworthy #define R9A09G011_TIM23_CLK		100
122*96055bf7SPhil Edworthy #define R9A09G011_WDT0_PCLK		101
123*96055bf7SPhil Edworthy #define R9A09G011_WDT0_CLK		102
124*96055bf7SPhil Edworthy #define R9A09G011_WDT1_PCLK		103
125*96055bf7SPhil Edworthy #define R9A09G011_WDT1_CLK		104
126*96055bf7SPhil Edworthy 
127*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPD_PCLK	105
128*96055bf7SPhil Edworthy #define R9A09G011_TIM24_CLK		106
129*96055bf7SPhil Edworthy #define R9A09G011_TIM25_CLK		107
130*96055bf7SPhil Edworthy #define R9A09G011_TIM26_CLK		108
131*96055bf7SPhil Edworthy #define R9A09G011_TIM27_CLK		109
132*96055bf7SPhil Edworthy #define R9A09G011_TIM28_CLK		110
133*96055bf7SPhil Edworthy #define R9A09G011_TIM29_CLK		111
134*96055bf7SPhil Edworthy #define R9A09G011_TIM30_CLK		112
135*96055bf7SPhil Edworthy #define R9A09G011_TIM31_CLK		113
136*96055bf7SPhil Edworthy 
137*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPE_PCLK	114
138*96055bf7SPhil Edworthy #define R9A09G011_PWM0_CLK		115
139*96055bf7SPhil Edworthy #define R9A09G011_PWM1_CLK		116
140*96055bf7SPhil Edworthy #define R9A09G011_PWM2_CLK		117
141*96055bf7SPhil Edworthy #define R9A09G011_PWM3_CLK		118
142*96055bf7SPhil Edworthy #define R9A09G011_PWM4_CLK		119
143*96055bf7SPhil Edworthy #define R9A09G011_PWM5_CLK		120
144*96055bf7SPhil Edworthy #define R9A09G011_PWM6_CLK		121
145*96055bf7SPhil Edworthy #define R9A09G011_PWM7_CLK		122
146*96055bf7SPhil Edworthy 
147*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPF_PCLK	123
148*96055bf7SPhil Edworthy #define R9A09G011_PWM8_CLK		124
149*96055bf7SPhil Edworthy #define R9A09G011_PWM9_CLK		125
150*96055bf7SPhil Edworthy #define R9A09G011_PWM10_CLK		126
151*96055bf7SPhil Edworthy #define R9A09G011_PWM11_CLK		127
152*96055bf7SPhil Edworthy #define R9A09G011_PWM12_CLK		128
153*96055bf7SPhil Edworthy #define R9A09G011_PWM13_CLK		129
154*96055bf7SPhil Edworthy #define R9A09G011_PWM14_CLK		130
155*96055bf7SPhil Edworthy #define R9A09G011_PWM15_CLK		131
156*96055bf7SPhil Edworthy 
157*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPG_PCLK	132
158*96055bf7SPhil Edworthy #define R9A09G011_CPERI_GRPH_PCLK	133
159*96055bf7SPhil Edworthy #define R9A09G011_URT_PCLK		134
160*96055bf7SPhil Edworthy #define R9A09G011_URT0_CLK		135
161*96055bf7SPhil Edworthy #define R9A09G011_URT1_CLK		136
162*96055bf7SPhil Edworthy #define R9A09G011_CSI0_CLK		137
163*96055bf7SPhil Edworthy #define R9A09G011_CSI1_CLK		138
164*96055bf7SPhil Edworthy #define R9A09G011_CSI2_CLK		139
165*96055bf7SPhil Edworthy #define R9A09G011_CSI3_CLK		140
166*96055bf7SPhil Edworthy #define R9A09G011_CSI4_CLK		141
167*96055bf7SPhil Edworthy #define R9A09G011_CSI5_CLK		142
168*96055bf7SPhil Edworthy 
169*96055bf7SPhil Edworthy #define R9A09G011_ICB_ACLK1		143
170*96055bf7SPhil Edworthy #define R9A09G011_ICB_GIC_CLK		144
171*96055bf7SPhil Edworthy #define R9A09G011_ICB_MPCLK1		145
172*96055bf7SPhil Edworthy #define R9A09G011_ICB_SPCLK1		146
173*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48		147
174*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48_2		148
175*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48_3		149
176*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48_4L		150
177*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48_4R		151
178*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK48_5		152
179*96055bf7SPhil Edworthy #define R9A09G011_ICB_CST_ATB_SB_CLK	153
180*96055bf7SPhil Edworthy #define R9A09G011_ICB_CST_CS_CLK	154
181*96055bf7SPhil Edworthy #define R9A09G011_ICB_CLK100_1		155
182*96055bf7SPhil Edworthy #define R9A09G011_ICB_ETH0_CLK_AXI	156
183*96055bf7SPhil Edworthy #define R9A09G011_ICB_DCI_CLKAXI	157
184*96055bf7SPhil Edworthy #define R9A09G011_ICB_SYC_CNT_CLK	158
185*96055bf7SPhil Edworthy 
186*96055bf7SPhil Edworthy #define R9A09G011_ICB_DRPA_ACLK		159
187*96055bf7SPhil Edworthy #define R9A09G011_ICB_RFX_ACLK		160
188*96055bf7SPhil Edworthy #define R9A09G011_ICB_RFX_PCLK5		161
189*96055bf7SPhil Edworthy #define R9A09G011_ICB_MMC_ACLK		162
190*96055bf7SPhil Edworthy 
191*96055bf7SPhil Edworthy #define R9A09G011_ICB_MPCLK3		163
192*96055bf7SPhil Edworthy #define R9A09G011_ICB_CIMA_CLK		164
193*96055bf7SPhil Edworthy #define R9A09G011_ICB_CIMB_CLK		165
194*96055bf7SPhil Edworthy #define R9A09G011_ICB_BIMA_CLK		166
195*96055bf7SPhil Edworthy #define R9A09G011_ICB_FCD_CLKAXI	167
196*96055bf7SPhil Edworthy #define R9A09G011_ICB_VD_ACLK4		168
197*96055bf7SPhil Edworthy #define R9A09G011_ICB_MPCLK4		169
198*96055bf7SPhil Edworthy #define R9A09G011_ICB_VCD_PCLK4		170
199*96055bf7SPhil Edworthy 
200*96055bf7SPhil Edworthy #define R9A09G011_CA53_CLK		171
201*96055bf7SPhil Edworthy #define R9A09G011_CA53_ACLK		172
202*96055bf7SPhil Edworthy #define R9A09G011_CA53_APCLK_DBG	173
203*96055bf7SPhil Edworthy #define R9A09G011_CST_APB_CA53_CLK	174
204*96055bf7SPhil Edworthy #define R9A09G011_CA53_ATCLK		175
205*96055bf7SPhil Edworthy #define R9A09G011_CST_CS_CLK		176
206*96055bf7SPhil Edworthy #define R9A09G011_CA53_TSCLK		177
207*96055bf7SPhil Edworthy #define R9A09G011_CST_TS_CLK		178
208*96055bf7SPhil Edworthy #define R9A09G011_CA53_APCLK_REG	179
209*96055bf7SPhil Edworthy 
210*96055bf7SPhil Edworthy #define R9A09G011_DRPA_ACLK		180
211*96055bf7SPhil Edworthy #define R9A09G011_DRPA_DCLK		181
212*96055bf7SPhil Edworthy #define R9A09G011_DRPA_INITCLK		182
213*96055bf7SPhil Edworthy 
214*96055bf7SPhil Edworthy #define R9A09G011_RAMB0_ACLK		183
215*96055bf7SPhil Edworthy #define R9A09G011_RAMB1_ACLK		184
216*96055bf7SPhil Edworthy #define R9A09G011_RAMB2_ACLK		185
217*96055bf7SPhil Edworthy #define R9A09G011_RAMB3_ACLK		186
218*96055bf7SPhil Edworthy 
219*96055bf7SPhil Edworthy #define R9A09G011_CIMA_CLKAPB		187
220*96055bf7SPhil Edworthy #define R9A09G011_CIMA_CLK		188
221*96055bf7SPhil Edworthy #define R9A09G011_CIMB_CLK		189
222*96055bf7SPhil Edworthy #define R9A09G011_FAFA_CLK		190
223*96055bf7SPhil Edworthy #define R9A09G011_STG_CLKAXI		191
224*96055bf7SPhil Edworthy #define R9A09G011_STG_CLK0		192
225*96055bf7SPhil Edworthy 
226*96055bf7SPhil Edworthy #define R9A09G011_BIMA_CLKAPB		193
227*96055bf7SPhil Edworthy #define R9A09G011_BIMA_CLK		194
228*96055bf7SPhil Edworthy #define R9A09G011_FAFB_CLK		195
229*96055bf7SPhil Edworthy #define R9A09G011_FCD_CLK		196
230*96055bf7SPhil Edworthy #define R9A09G011_FCD_CLKAXI		197
231*96055bf7SPhil Edworthy 
232*96055bf7SPhil Edworthy #define R9A09G011_RIM_CLK		198
233*96055bf7SPhil Edworthy #define R9A09G011_VCD_ACLK		199
234*96055bf7SPhil Edworthy #define R9A09G011_VCD_PCLK		200
235*96055bf7SPhil Edworthy #define R9A09G011_JPG0_CLK		201
236*96055bf7SPhil Edworthy #define R9A09G011_JPG0_ACLK		202
237*96055bf7SPhil Edworthy 
238*96055bf7SPhil Edworthy #define R9A09G011_MMC_CORE_DDRC_CLK	203
239*96055bf7SPhil Edworthy #define R9A09G011_MMC_ACLK		204
240*96055bf7SPhil Edworthy #define R9A09G011_MMC_PCLK		205
241*96055bf7SPhil Edworthy #define R9A09G011_DDI_APBCLK		206
242*96055bf7SPhil Edworthy 
243*96055bf7SPhil Edworthy /* Resets */
244*96055bf7SPhil Edworthy #define R9A09G011_SYS_RST_N		0
245*96055bf7SPhil Edworthy #define R9A09G011_PFC_PRESETN		1
246*96055bf7SPhil Edworthy #define R9A09G011_RAMA_ARESETN		2
247*96055bf7SPhil Edworthy #define R9A09G011_ROM_ARESETN		3
248*96055bf7SPhil Edworthy #define R9A09G011_DMAA_ARESETN		4
249*96055bf7SPhil Edworthy #define R9A09G011_SEC_ARESETN		5
250*96055bf7SPhil Edworthy #define R9A09G011_SEC_PRESETN		6
251*96055bf7SPhil Edworthy #define R9A09G011_SEC_RSTB		7
252*96055bf7SPhil Edworthy #define R9A09G011_TSU0_RESETN		8
253*96055bf7SPhil Edworthy #define R9A09G011_TSU1_RESETN		9
254*96055bf7SPhil Edworthy #define R9A09G011_PMC_RESET_N		10
255*96055bf7SPhil Edworthy 
256*96055bf7SPhil Edworthy #define R9A09G011_CST_NTRST		11
257*96055bf7SPhil Edworthy #define R9A09G011_CST_NPOTRST		12
258*96055bf7SPhil Edworthy #define R9A09G011_CST_NTRST2		13
259*96055bf7SPhil Edworthy #define R9A09G011_CST_CS_RESETN		14
260*96055bf7SPhil Edworthy #define R9A09G011_CST_TS_RESETN		15
261*96055bf7SPhil Edworthy #define R9A09G011_CST_TRESETN		16
262*96055bf7SPhil Edworthy #define R9A09G011_CST_SB_RESETN		17
263*96055bf7SPhil Edworthy #define R9A09G011_CST_AHB_RESETN	18
264*96055bf7SPhil Edworthy #define R9A09G011_CST_TS_SB_RESETN	19
265*96055bf7SPhil Edworthy #define R9A09G011_CST_APB_CA53_RESETN	20
266*96055bf7SPhil Edworthy #define R9A09G011_CST_ATB_SB_RESETN	21
267*96055bf7SPhil Edworthy 
268*96055bf7SPhil Edworthy #define R9A09G011_SDI0_IXRST		22
269*96055bf7SPhil Edworthy #define R9A09G011_SDI1_IXRST		23
270*96055bf7SPhil Edworthy #define R9A09G011_EMM_IXRST		24
271*96055bf7SPhil Edworthy #define R9A09G011_NFI_MARESETN		25
272*96055bf7SPhil Edworthy #define R9A09G011_NFI_REG_RST_N		26
273*96055bf7SPhil Edworthy #define R9A09G011_USB_PRESET_N		27
274*96055bf7SPhil Edworthy #define R9A09G011_USB_DRD_RESET		28
275*96055bf7SPhil Edworthy #define R9A09G011_USB_ARESETN_P		29
276*96055bf7SPhil Edworthy #define R9A09G011_USB_ARESETN_H		30
277*96055bf7SPhil Edworthy #define R9A09G011_ETH0_RST_HW_N		31
278*96055bf7SPhil Edworthy #define R9A09G011_PCI_ARESETN		32
279*96055bf7SPhil Edworthy 
280*96055bf7SPhil Edworthy #define R9A09G011_SDT_RSTSYSAX		33
281*96055bf7SPhil Edworthy #define R9A09G011_GRP_RESETN		34
282*96055bf7SPhil Edworthy #define R9A09G011_CIF_RST_N		35
283*96055bf7SPhil Edworthy #define R9A09G011_DCU_RSTSYSAX		36
284*96055bf7SPhil Edworthy #define R9A09G011_HMI_RST_N		37
285*96055bf7SPhil Edworthy #define R9A09G011_HMI_PRESETN		38
286*96055bf7SPhil Edworthy #define R9A09G011_LCI_PRESETN		39
287*96055bf7SPhil Edworthy #define R9A09G011_LCI_ARESETN		40
288*96055bf7SPhil Edworthy 
289*96055bf7SPhil Edworthy #define R9A09G011_AUI_RSTSYSAX		41
290*96055bf7SPhil Edworthy #define R9A09G011_MTR_RSTSYSAX		42
291*96055bf7SPhil Edworthy #define R9A09G011_GFT_RSTSYSAX		43
292*96055bf7SPhil Edworthy #define R9A09G011_ATGA_RSTSYSAX		44
293*96055bf7SPhil Edworthy #define R9A09G011_ATGB_RSTSYSAX		45
294*96055bf7SPhil Edworthy #define R9A09G011_SYC_RST_N		46
295*96055bf7SPhil Edworthy 
296*96055bf7SPhil Edworthy #define R9A09G011_TIM_GPA_PRESETN	47
297*96055bf7SPhil Edworthy #define R9A09G011_TIM_GPB_PRESETN	48
298*96055bf7SPhil Edworthy #define R9A09G011_TIM_GPC_PRESETN	49
299*96055bf7SPhil Edworthy #define R9A09G011_TIM_GPD_PRESETN	50
300*96055bf7SPhil Edworthy #define R9A09G011_PWM_GPE_PRESETN	51
301*96055bf7SPhil Edworthy #define R9A09G011_PWM_GPF_PRESETN	52
302*96055bf7SPhil Edworthy #define R9A09G011_CSI_GPG_PRESETN	53
303*96055bf7SPhil Edworthy #define R9A09G011_CSI_GPH_PRESETN	54
304*96055bf7SPhil Edworthy #define R9A09G011_IIC_GPA_PRESETN	55
305*96055bf7SPhil Edworthy #define R9A09G011_IIC_GPB_PRESETN	56
306*96055bf7SPhil Edworthy #define R9A09G011_URT_PRESETN		57
307*96055bf7SPhil Edworthy #define R9A09G011_WDT0_PRESETN		58
308*96055bf7SPhil Edworthy #define R9A09G011_WDT1_PRESETN		59
309*96055bf7SPhil Edworthy 
310*96055bf7SPhil Edworthy #define R9A09G011_ICB_PD_AWO_RST_N	60
311*96055bf7SPhil Edworthy #define R9A09G011_ICB_PD_MMC_RST_N	61
312*96055bf7SPhil Edworthy #define R9A09G011_ICB_PD_VD0_RST_N	62
313*96055bf7SPhil Edworthy #define R9A09G011_ICB_PD_VD1_RST_N	63
314*96055bf7SPhil Edworthy #define R9A09G011_ICB_PD_RFX_RST_N	64
315*96055bf7SPhil Edworthy 
316*96055bf7SPhil Edworthy #define R9A09G011_CA53_NCPUPORESET0	65
317*96055bf7SPhil Edworthy #define R9A09G011_CA53_NCPUPORESET1	66
318*96055bf7SPhil Edworthy #define R9A09G011_CA53_NCORERESET0	67
319*96055bf7SPhil Edworthy #define R9A09G011_CA53_NCORERESET1	68
320*96055bf7SPhil Edworthy #define R9A09G011_CA53_NPRESETDBG	69
321*96055bf7SPhil Edworthy #define R9A09G011_CA53_L2RESET		70
322*96055bf7SPhil Edworthy #define R9A09G011_CA53_NMISCRESET_HM	71
323*96055bf7SPhil Edworthy #define R9A09G011_CA53_NMISCRESET_SM	72
324*96055bf7SPhil Edworthy #define R9A09G011_CA53_NARESET		73
325*96055bf7SPhil Edworthy 
326*96055bf7SPhil Edworthy #define R9A09G011_DRPA_ARESETN		74
327*96055bf7SPhil Edworthy 
328*96055bf7SPhil Edworthy #define R9A09G011_RAMB0_ARESETN		75
329*96055bf7SPhil Edworthy #define R9A09G011_RAMB1_ARESETN		76
330*96055bf7SPhil Edworthy #define R9A09G011_RAMB2_ARESETN		77
331*96055bf7SPhil Edworthy #define R9A09G011_RAMB3_ARESETN		78
332*96055bf7SPhil Edworthy 
333*96055bf7SPhil Edworthy #define R9A09G011_CIMA_RSTSYSAX		79
334*96055bf7SPhil Edworthy #define R9A09G011_CIMB_RSTSYSAX		80
335*96055bf7SPhil Edworthy #define R9A09G011_FAFA_RSTSYSAX		81
336*96055bf7SPhil Edworthy #define R9A09G011_STG_RSTSYSAX		82
337*96055bf7SPhil Edworthy 
338*96055bf7SPhil Edworthy #define R9A09G011_BIMA_RSTSYSAX		83
339*96055bf7SPhil Edworthy #define R9A09G011_FAFB_RSTSYSAX		84
340*96055bf7SPhil Edworthy #define R9A09G011_FCD_RSTSYSAX		85
341*96055bf7SPhil Edworthy #define R9A09G011_RIM_RSTSYSAX		86
342*96055bf7SPhil Edworthy #define R9A09G011_VCD_RESETN		87
343*96055bf7SPhil Edworthy #define R9A09G011_JPG_XRESET		88
344*96055bf7SPhil Edworthy 
345*96055bf7SPhil Edworthy #define R9A09G011_MMC_CORE_DDRC_RSTN	89
346*96055bf7SPhil Edworthy #define R9A09G011_MMC_ARESETN_N		90
347*96055bf7SPhil Edworthy #define R9A09G011_MMC_PRESETN		91
348*96055bf7SPhil Edworthy #define R9A09G011_DDI_PWROK		92
349*96055bf7SPhil Edworthy #define R9A09G011_DDI_RESET		93
350*96055bf7SPhil Edworthy #define R9A09G011_DDI_RESETN_APB	94
351*96055bf7SPhil Edworthy 
352*96055bf7SPhil Edworthy #endif /* __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ */
353