1d467239fSMichel Pollet /* SPDX-License-Identifier: GPL-2.0 */ 2d467239fSMichel Pollet /* 3d467239fSMichel Pollet * R9A06G032 sysctrl IDs 4d467239fSMichel Pollet * 5d467239fSMichel Pollet * Copyright (C) 2018 Renesas Electronics Europe Limited 6d467239fSMichel Pollet * 7d467239fSMichel Pollet * Michel Pollet <michel.pollet@bp.renesas.com>, <buserror@gmail.com> 8d467239fSMichel Pollet */ 9d467239fSMichel Pollet 10d467239fSMichel Pollet #ifndef __DT_BINDINGS_R9A06G032_SYSCTRL_H__ 11d467239fSMichel Pollet #define __DT_BINDINGS_R9A06G032_SYSCTRL_H__ 12d467239fSMichel Pollet 13d467239fSMichel Pollet #define R9A06G032_CLK_PLL_USB 1 14d467239fSMichel Pollet #define R9A06G032_CLK_48 1 /* AKA CLK_PLL_USB */ 15d467239fSMichel Pollet #define R9A06G032_MSEBIS_CLK 3 /* AKA CLKOUT_D16 */ 16d467239fSMichel Pollet #define R9A06G032_MSEBIM_CLK 3 /* AKA CLKOUT_D16 */ 17d467239fSMichel Pollet #define R9A06G032_CLK_DDRPHY_PLLCLK 5 /* AKA CLKOUT_D1OR2 */ 18d467239fSMichel Pollet #define R9A06G032_CLK50 6 /* AKA CLKOUT_D20 */ 19d467239fSMichel Pollet #define R9A06G032_CLK25 7 /* AKA CLKOUT_D40 */ 20d467239fSMichel Pollet #define R9A06G032_CLK125 9 /* AKA CLKOUT_D8 */ 21d467239fSMichel Pollet #define R9A06G032_CLK_P5_PG1 17 /* AKA DIV_P5_PG */ 22d467239fSMichel Pollet #define R9A06G032_CLK_REF_SYNC 21 /* AKA DIV_REF_SYNC */ 23d467239fSMichel Pollet #define R9A06G032_CLK_25_PG4 26 24d467239fSMichel Pollet #define R9A06G032_CLK_25_PG5 27 25d467239fSMichel Pollet #define R9A06G032_CLK_25_PG6 28 26d467239fSMichel Pollet #define R9A06G032_CLK_25_PG7 29 27d467239fSMichel Pollet #define R9A06G032_CLK_25_PG8 30 28d467239fSMichel Pollet #define R9A06G032_CLK_ADC 31 29d467239fSMichel Pollet #define R9A06G032_CLK_ECAT100 32 30d467239fSMichel Pollet #define R9A06G032_CLK_HSR100 33 31d467239fSMichel Pollet #define R9A06G032_CLK_I2C0 34 32d467239fSMichel Pollet #define R9A06G032_CLK_I2C1 35 33d467239fSMichel Pollet #define R9A06G032_CLK_MII_REF 36 34d467239fSMichel Pollet #define R9A06G032_CLK_NAND 37 35d467239fSMichel Pollet #define R9A06G032_CLK_NOUSBP2_PG6 38 36d467239fSMichel Pollet #define R9A06G032_CLK_P1_PG2 39 37d467239fSMichel Pollet #define R9A06G032_CLK_P1_PG3 40 38d467239fSMichel Pollet #define R9A06G032_CLK_P1_PG4 41 39d467239fSMichel Pollet #define R9A06G032_CLK_P4_PG3 42 40d467239fSMichel Pollet #define R9A06G032_CLK_P4_PG4 43 41d467239fSMichel Pollet #define R9A06G032_CLK_P6_PG1 44 42d467239fSMichel Pollet #define R9A06G032_CLK_P6_PG2 45 43d467239fSMichel Pollet #define R9A06G032_CLK_P6_PG3 46 44d467239fSMichel Pollet #define R9A06G032_CLK_P6_PG4 47 45d467239fSMichel Pollet #define R9A06G032_CLK_PCI_USB 48 46d467239fSMichel Pollet #define R9A06G032_CLK_QSPI0 49 47d467239fSMichel Pollet #define R9A06G032_CLK_QSPI1 50 48d467239fSMichel Pollet #define R9A06G032_CLK_RGMII_REF 51 49d467239fSMichel Pollet #define R9A06G032_CLK_RMII_REF 52 50d467239fSMichel Pollet #define R9A06G032_CLK_SDIO0 53 51d467239fSMichel Pollet #define R9A06G032_CLK_SDIO1 54 52d467239fSMichel Pollet #define R9A06G032_CLK_SERCOS100 55 53d467239fSMichel Pollet #define R9A06G032_CLK_SLCD 56 54d467239fSMichel Pollet #define R9A06G032_CLK_SPI0 57 55d467239fSMichel Pollet #define R9A06G032_CLK_SPI1 58 56d467239fSMichel Pollet #define R9A06G032_CLK_SPI2 59 57d467239fSMichel Pollet #define R9A06G032_CLK_SPI3 60 58d467239fSMichel Pollet #define R9A06G032_CLK_SPI4 61 59d467239fSMichel Pollet #define R9A06G032_CLK_SPI5 62 60d467239fSMichel Pollet #define R9A06G032_CLK_SWITCH 63 61d467239fSMichel Pollet #define R9A06G032_HCLK_ECAT125 65 62d467239fSMichel Pollet #define R9A06G032_HCLK_PINCONFIG 66 63d467239fSMichel Pollet #define R9A06G032_HCLK_SERCOS 67 64d467239fSMichel Pollet #define R9A06G032_HCLK_SGPIO2 68 65d467239fSMichel Pollet #define R9A06G032_HCLK_SGPIO3 69 66d467239fSMichel Pollet #define R9A06G032_HCLK_SGPIO4 70 67d467239fSMichel Pollet #define R9A06G032_HCLK_TIMER0 71 68d467239fSMichel Pollet #define R9A06G032_HCLK_TIMER1 72 69d467239fSMichel Pollet #define R9A06G032_HCLK_USBF 73 70d467239fSMichel Pollet #define R9A06G032_HCLK_USBH 74 71d467239fSMichel Pollet #define R9A06G032_HCLK_USBPM 75 72d467239fSMichel Pollet #define R9A06G032_CLK_48_PG_F 76 73d467239fSMichel Pollet #define R9A06G032_CLK_48_PG4 77 74d467239fSMichel Pollet #define R9A06G032_CLK_DDRPHY_PCLK 81 /* AKA CLK_REF_SYNC_D4 */ 75d467239fSMichel Pollet #define R9A06G032_CLK_FW 81 /* AKA CLK_REF_SYNC_D4 */ 76d467239fSMichel Pollet #define R9A06G032_CLK_CRYPTO 81 /* AKA CLK_REF_SYNC_D4 */ 77*a3a59919SJean-Jacques Hiblot #define R9A06G032_CLK_WATCHDOG 82 /* AKA CLK_REF_SYNC_D8 */ 78d467239fSMichel Pollet #define R9A06G032_CLK_A7MP 84 /* AKA DIV_CA7 */ 79d467239fSMichel Pollet #define R9A06G032_HCLK_CAN0 85 80d467239fSMichel Pollet #define R9A06G032_HCLK_CAN1 86 81d467239fSMichel Pollet #define R9A06G032_HCLK_DELTASIGMA 87 82d467239fSMichel Pollet #define R9A06G032_HCLK_PWMPTO 88 83d467239fSMichel Pollet #define R9A06G032_HCLK_RSV 89 84d467239fSMichel Pollet #define R9A06G032_HCLK_SGPIO0 90 85d467239fSMichel Pollet #define R9A06G032_HCLK_SGPIO1 91 86d467239fSMichel Pollet #define R9A06G032_RTOS_MDC 92 87d467239fSMichel Pollet #define R9A06G032_CLK_CM3 93 88d467239fSMichel Pollet #define R9A06G032_CLK_DDRC 94 89d467239fSMichel Pollet #define R9A06G032_CLK_ECAT25 95 90d467239fSMichel Pollet #define R9A06G032_CLK_HSR50 96 91d467239fSMichel Pollet #define R9A06G032_CLK_HW_RTOS 97 92d467239fSMichel Pollet #define R9A06G032_CLK_SERCOS50 98 93d467239fSMichel Pollet #define R9A06G032_HCLK_ADC 99 94d467239fSMichel Pollet #define R9A06G032_HCLK_CM3 100 95d467239fSMichel Pollet #define R9A06G032_HCLK_CRYPTO_EIP150 101 96d467239fSMichel Pollet #define R9A06G032_HCLK_CRYPTO_EIP93 102 97d467239fSMichel Pollet #define R9A06G032_HCLK_DDRC 103 98d467239fSMichel Pollet #define R9A06G032_HCLK_DMA0 104 99d467239fSMichel Pollet #define R9A06G032_HCLK_DMA1 105 100d467239fSMichel Pollet #define R9A06G032_HCLK_GMAC0 106 101d467239fSMichel Pollet #define R9A06G032_HCLK_GMAC1 107 102d467239fSMichel Pollet #define R9A06G032_HCLK_GPIO0 108 103d467239fSMichel Pollet #define R9A06G032_HCLK_GPIO1 109 104d467239fSMichel Pollet #define R9A06G032_HCLK_GPIO2 110 105d467239fSMichel Pollet #define R9A06G032_HCLK_HSR 111 106d467239fSMichel Pollet #define R9A06G032_HCLK_I2C0 112 107d467239fSMichel Pollet #define R9A06G032_HCLK_I2C1 113 108d467239fSMichel Pollet #define R9A06G032_HCLK_LCD 114 109d467239fSMichel Pollet #define R9A06G032_HCLK_MSEBI_M 115 110d467239fSMichel Pollet #define R9A06G032_HCLK_MSEBI_S 116 111d467239fSMichel Pollet #define R9A06G032_HCLK_NAND 117 112d467239fSMichel Pollet #define R9A06G032_HCLK_PG_I 118 113d467239fSMichel Pollet #define R9A06G032_HCLK_PG19 119 114d467239fSMichel Pollet #define R9A06G032_HCLK_PG20 120 115d467239fSMichel Pollet #define R9A06G032_HCLK_PG3 121 116d467239fSMichel Pollet #define R9A06G032_HCLK_PG4 122 117d467239fSMichel Pollet #define R9A06G032_HCLK_QSPI0 123 118d467239fSMichel Pollet #define R9A06G032_HCLK_QSPI1 124 119d467239fSMichel Pollet #define R9A06G032_HCLK_ROM 125 120d467239fSMichel Pollet #define R9A06G032_HCLK_RTC 126 121d467239fSMichel Pollet #define R9A06G032_HCLK_SDIO0 127 122d467239fSMichel Pollet #define R9A06G032_HCLK_SDIO1 128 123d467239fSMichel Pollet #define R9A06G032_HCLK_SEMAP 129 124d467239fSMichel Pollet #define R9A06G032_HCLK_SPI0 130 125d467239fSMichel Pollet #define R9A06G032_HCLK_SPI1 131 126d467239fSMichel Pollet #define R9A06G032_HCLK_SPI2 132 127d467239fSMichel Pollet #define R9A06G032_HCLK_SPI3 133 128d467239fSMichel Pollet #define R9A06G032_HCLK_SPI4 134 129d467239fSMichel Pollet #define R9A06G032_HCLK_SPI5 135 130d467239fSMichel Pollet #define R9A06G032_HCLK_SWITCH 136 131d467239fSMichel Pollet #define R9A06G032_HCLK_SWITCH_RG 137 132d467239fSMichel Pollet #define R9A06G032_HCLK_UART0 138 133d467239fSMichel Pollet #define R9A06G032_HCLK_UART1 139 134d467239fSMichel Pollet #define R9A06G032_HCLK_UART2 140 135d467239fSMichel Pollet #define R9A06G032_HCLK_UART3 141 136d467239fSMichel Pollet #define R9A06G032_HCLK_UART4 142 137d467239fSMichel Pollet #define R9A06G032_HCLK_UART5 143 138d467239fSMichel Pollet #define R9A06G032_HCLK_UART6 144 139d467239fSMichel Pollet #define R9A06G032_HCLK_UART7 145 140d467239fSMichel Pollet #define R9A06G032_CLK_UART0 146 141d467239fSMichel Pollet #define R9A06G032_CLK_UART1 147 142d467239fSMichel Pollet #define R9A06G032_CLK_UART2 148 143d467239fSMichel Pollet #define R9A06G032_CLK_UART3 149 144d467239fSMichel Pollet #define R9A06G032_CLK_UART4 150 145d467239fSMichel Pollet #define R9A06G032_CLK_UART5 151 146d467239fSMichel Pollet #define R9A06G032_CLK_UART6 152 147d467239fSMichel Pollet #define R9A06G032_CLK_UART7 153 148d467239fSMichel Pollet 149d467239fSMichel Pollet #endif /* __DT_BINDINGS_R9A06G032_SYSCTRL_H__ */ 150