1fa2d185fSYoshihiro Shimoda /* SPDX-License-Identifier: GPL-2.0-only */
2fa2d185fSYoshihiro Shimoda /*
3fa2d185fSYoshihiro Shimoda  * Copyright (C) 2020 Renesas Electronics Corp.
4fa2d185fSYoshihiro Shimoda  */
5fa2d185fSYoshihiro Shimoda #ifndef __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__
6fa2d185fSYoshihiro Shimoda #define __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__
7fa2d185fSYoshihiro Shimoda 
8fa2d185fSYoshihiro Shimoda #include <dt-bindings/clock/renesas-cpg-mssr.h>
9fa2d185fSYoshihiro Shimoda 
10fa2d185fSYoshihiro Shimoda /* r8a779A0 CPG Core Clocks */
11fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_Z0			0
12fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZX			1
13fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_Z1			2
14fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZR			3
15fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZS			4
16fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZT			5
17fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZTR		6
18fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S1D1		7
19fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S1D2		8
20fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S1D4		9
21fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S1D8		10
22fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S1D12		11
23fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S3D1		12
24fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S3D2		13
25fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_S3D4		14
26fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_LB			15
27fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CP			16
28fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CL			17
29fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CL16MCK		18
30fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB30		19
31fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB30D2		20
32fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB30D4		21
33fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB31		22
34fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB31D2		23
35fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ZB31D4		24
36fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_SD0H		25
37fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_SD0		26
38fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_RPC		27
39fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_RPCD2		28
40fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_MSO		29
41fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CANFD		30
42fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CSI0		31
43fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_FRAY		32
44fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_DSI		33
45fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_VIP		34
46fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ADGH		35
47fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CNNDSP		36
48fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ICU		37
49fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_ICUD2		38
50fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_VCBUS		39
51fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_CBFUSA		40
52fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_R			41
53fa2d185fSYoshihiro Shimoda #define R8A779A0_CLK_OSC		42
54fa2d185fSYoshihiro Shimoda 
55fa2d185fSYoshihiro Shimoda #endif /* __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__ */
56