15d169ce7SKuninori Morimoto /* SPDX-License-Identifier: GPL-2.0+
29d0c3c68SGeert Uytterhoeven  *
35d169ce7SKuninori Morimoto  * Copyright (C) 2015 Renesas Electronics Corp.
49d0c3c68SGeert Uytterhoeven  */
59d0c3c68SGeert Uytterhoeven #ifndef __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__
69d0c3c68SGeert Uytterhoeven #define __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__
79d0c3c68SGeert Uytterhoeven 
89d0c3c68SGeert Uytterhoeven #include <dt-bindings/clock/renesas-cpg-mssr.h>
99d0c3c68SGeert Uytterhoeven 
109d0c3c68SGeert Uytterhoeven /* r8a7795 CPG Core Clocks */
119d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_Z			0
129d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_Z2			1
139d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZR			2
149d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZG			3
159d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZTR			4
169d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZTRD2		5
179d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZT			6
189d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZX			7
199d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S0D1		8
209d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S0D4		9
219d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S1D1		10
229d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S1D2		11
239d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S1D4		12
249d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S2D1		13
259d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S2D2		14
269d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S2D4		15
279d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S3D1		16
289d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S3D2		17
299d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_S3D4		18
309d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_LB			19
319d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CL			20
329d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZB3			21
339d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_ZB3D2		22
349d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CR			23
359d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CRD2		24
369d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD0H		25
379d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD0			26
389d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD1H		27
399d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD1			28
409d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD2H		29
419d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD2			30
429d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD3H		31
439d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SD3			32
449d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SSP2		33
459d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SSP1		34
469d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_SSPRS		35
479d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_RPC			36
489d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_RPCD2		37
499d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_MSO			38
509d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CANFD		39
519d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_HDMI		40
529d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CSI0		41
534102a9edSGeert Uytterhoeven /* CLK_CSIREF was removed */
549d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CP			43
559d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_CPEX		44
569d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_R			45
579d0c3c68SGeert Uytterhoeven #define R8A7795_CLK_OSC			46
589d0c3c68SGeert Uytterhoeven 
5989f1b1c6SGeert Uytterhoeven /* r8a7795 ES2.0 CPG Core Clocks */
6089f1b1c6SGeert Uytterhoeven #define R8A7795_CLK_S0D2		47
6189f1b1c6SGeert Uytterhoeven #define R8A7795_CLK_S0D3		48
6289f1b1c6SGeert Uytterhoeven #define R8A7795_CLK_S0D6		49
6389f1b1c6SGeert Uytterhoeven #define R8A7795_CLK_S0D8		50
6489f1b1c6SGeert Uytterhoeven #define R8A7795_CLK_S0D12		51
6589f1b1c6SGeert Uytterhoeven 
669d0c3c68SGeert Uytterhoeven #endif /* __DT_BINDINGS_CLOCK_R8A7795_CPG_MSSR_H__ */
67