10dce5454SUlrich Hecht /*
20dce5454SUlrich Hecht  * Copyright (C) 2014 Renesas Electronics Corporation
30dce5454SUlrich Hecht  * Copyright 2013 Ideas On Board SPRL
40dce5454SUlrich Hecht  *
50dce5454SUlrich Hecht  * This program is free software; you can redistribute it and/or modify
60dce5454SUlrich Hecht  * it under the terms of the GNU General Public License as published by
70dce5454SUlrich Hecht  * the Free Software Foundation; either version 2 of the License, or
80dce5454SUlrich Hecht  * (at your option) any later version.
90dce5454SUlrich Hecht  */
100dce5454SUlrich Hecht 
110dce5454SUlrich Hecht #ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
120dce5454SUlrich Hecht #define __DT_BINDINGS_CLOCK_R8A7794_H__
130dce5454SUlrich Hecht 
140dce5454SUlrich Hecht /* CPG */
150dce5454SUlrich Hecht #define R8A7794_CLK_MAIN		0
160dce5454SUlrich Hecht #define R8A7794_CLK_PLL0		1
170dce5454SUlrich Hecht #define R8A7794_CLK_PLL1		2
180dce5454SUlrich Hecht #define R8A7794_CLK_PLL3		3
190dce5454SUlrich Hecht #define R8A7794_CLK_LB			4
200dce5454SUlrich Hecht #define R8A7794_CLK_QSPI		5
210dce5454SUlrich Hecht #define R8A7794_CLK_SDH			6
220dce5454SUlrich Hecht #define R8A7794_CLK_SD0			7
230dce5454SUlrich Hecht #define R8A7794_CLK_Z			8
24e980f941SSimon Horman #define R8A7794_CLK_RCAN		9
250dce5454SUlrich Hecht 
260dce5454SUlrich Hecht /* MSTP0 */
270dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF0		0
280dce5454SUlrich Hecht 
290dce5454SUlrich Hecht /* MSTP1 */
30dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VCP0		1
31dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VPC0		3
320dce5454SUlrich Hecht #define R8A7794_CLK_TMU1		11
333e58a542SKouei Abe #define R8A7794_CLK_3DG			12
34dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_2DDMAC		15
35dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_FDP1_0		19
360dce5454SUlrich Hecht #define R8A7794_CLK_TMU3		21
370dce5454SUlrich Hecht #define R8A7794_CLK_TMU2		22
380dce5454SUlrich Hecht #define R8A7794_CLK_CMT0		24
390dce5454SUlrich Hecht #define R8A7794_CLK_TMU0		25
40dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VSP1_DU0		28
41dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VSP1_S		31
420dce5454SUlrich Hecht 
430dce5454SUlrich Hecht /* MSTP2 */
440dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA2		2
450dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA1		3
460dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA0		4
470dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF2		5
480dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB0		6
490dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB1		7
500dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF1		8
510dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB2		16
52be16cd38SHiroyuki Yokoyama #define R8A7794_CLK_SYS_DMAC1		18
53be16cd38SHiroyuki Yokoyama #define R8A7794_CLK_SYS_DMAC0		19
540dce5454SUlrich Hecht 
550dce5454SUlrich Hecht /* MSTP3 */
568e181633SShinobu Uehara #define R8A7794_CLK_SDHI2		11
578e181633SShinobu Uehara #define R8A7794_CLK_SDHI1		12
588e181633SShinobu Uehara #define R8A7794_CLK_SDHI0		14
59deac150cSShinobu Uehara #define R8A7794_CLK_MMCIF0		15
60a856b195SSimon Horman #define R8A7794_CLK_IIC0		18
61a856b195SSimon Horman #define R8A7794_CLK_IIC1		23
620dce5454SUlrich Hecht #define R8A7794_CLK_CMT1		29
6322a9b44fSKazuya Mizuguchi #define R8A7794_CLK_USBDMAC0		30
6422a9b44fSKazuya Mizuguchi #define R8A7794_CLK_USBDMAC1		31
650dce5454SUlrich Hecht 
661c5ca5dbSGeert Uytterhoeven /* MSTP4 */
671c5ca5dbSGeert Uytterhoeven #define R8A7794_CLK_IRQC		7
681c5ca5dbSGeert Uytterhoeven 
690dce5454SUlrich Hecht /* MSTP5 */
702a29f9d6SSergei Shtylyov #define R8A7794_CLK_AUDIO_DMAC0		2
710dce5454SUlrich Hecht #define R8A7794_CLK_PWM			23
720dce5454SUlrich Hecht 
730dce5454SUlrich Hecht /* MSTP7 */
74c7bab9f9SShinobu Uehara #define R8A7794_CLK_EHCI		3
75c7bab9f9SShinobu Uehara #define R8A7794_CLK_HSUSB		4
760dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF2		13
770dce5454SUlrich Hecht #define R8A7794_CLK_SCIF5		14
780dce5454SUlrich Hecht #define R8A7794_CLK_SCIF4		15
790dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF1		16
800dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF0		17
810dce5454SUlrich Hecht #define R8A7794_CLK_SCIF3		18
820dce5454SUlrich Hecht #define R8A7794_CLK_SCIF2		19
830dce5454SUlrich Hecht #define R8A7794_CLK_SCIF1		20
840dce5454SUlrich Hecht #define R8A7794_CLK_SCIF0		21
859859cd3bSLaurent Pinchart #define R8A7794_CLK_DU0			24
860dce5454SUlrich Hecht 
870dce5454SUlrich Hecht /* MSTP8 */
88148ebf47SKoji Matsuoka #define R8A7794_CLK_VIN1		10
89148ebf47SKoji Matsuoka #define R8A7794_CLK_VIN0		11
90255a4042SSergei Shtylyov #define R8A7794_CLK_ETHERAVB		12
910dce5454SUlrich Hecht #define R8A7794_CLK_ETHER		13
920dce5454SUlrich Hecht 
930dce5454SUlrich Hecht /* MSTP9 */
940dce5454SUlrich Hecht #define R8A7794_CLK_GPIO6		5
950dce5454SUlrich Hecht #define R8A7794_CLK_GPIO5		7
960dce5454SUlrich Hecht #define R8A7794_CLK_GPIO4		8
970dce5454SUlrich Hecht #define R8A7794_CLK_GPIO3		9
980dce5454SUlrich Hecht #define R8A7794_CLK_GPIO2		10
990dce5454SUlrich Hecht #define R8A7794_CLK_GPIO1		11
1000dce5454SUlrich Hecht #define R8A7794_CLK_GPIO0		12
101e980f941SSimon Horman #define R8A7794_CLK_RCAN1		15
102e980f941SSimon Horman #define R8A7794_CLK_RCAN0		16
1033281480bSHisashi Nakamura #define R8A7794_CLK_QSPI_MOD		17
104c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C5		25
105c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C4		27
106c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C3		28
107c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C2		29
108c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C1		30
109c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C0		31
1100dce5454SUlrich Hecht 
111975fb77fSSergei Shtylyov /* MSTP10 */
112975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI_ALL		5
113975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI9		6
114975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI8		7
115975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI7		8
116975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI6		9
117975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI5		10
118975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI4		11
119975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI3		12
120975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI2		13
121975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI1		14
122975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI0		15
123975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_ALL		17
124975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_DVC1		18
125975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_DVC0		19
126975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_CTU1_MIX1	20
127975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_CTU0_MIX0	21
128975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC6		25
129975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC5		26
130975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC4		27
131975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC3		28
132975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC2		29
133975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC1		30
134975fb77fSSergei Shtylyov 
1350dce5454SUlrich Hecht /* MSTP11 */
1360dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA3		6
1370dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA4		7
1380dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA5		8
1390dce5454SUlrich Hecht 
1400dce5454SUlrich Hecht #endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */
141