10dce5454SUlrich Hecht /*
20dce5454SUlrich Hecht  * Copyright (C) 2014 Renesas Electronics Corporation
30dce5454SUlrich Hecht  * Copyright 2013 Ideas On Board SPRL
40dce5454SUlrich Hecht  *
50dce5454SUlrich Hecht  * This program is free software; you can redistribute it and/or modify
60dce5454SUlrich Hecht  * it under the terms of the GNU General Public License as published by
70dce5454SUlrich Hecht  * the Free Software Foundation; either version 2 of the License, or
80dce5454SUlrich Hecht  * (at your option) any later version.
90dce5454SUlrich Hecht  */
100dce5454SUlrich Hecht 
110dce5454SUlrich Hecht #ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
120dce5454SUlrich Hecht #define __DT_BINDINGS_CLOCK_R8A7794_H__
130dce5454SUlrich Hecht 
140dce5454SUlrich Hecht /* CPG */
150dce5454SUlrich Hecht #define R8A7794_CLK_MAIN		0
160dce5454SUlrich Hecht #define R8A7794_CLK_PLL0		1
170dce5454SUlrich Hecht #define R8A7794_CLK_PLL1		2
180dce5454SUlrich Hecht #define R8A7794_CLK_PLL3		3
190dce5454SUlrich Hecht #define R8A7794_CLK_LB			4
200dce5454SUlrich Hecht #define R8A7794_CLK_QSPI		5
210dce5454SUlrich Hecht #define R8A7794_CLK_SDH			6
220dce5454SUlrich Hecht #define R8A7794_CLK_SD0			7
2368cc085aSSergei Shtylyov #define R8A7794_CLK_RCAN		8
240dce5454SUlrich Hecht 
250dce5454SUlrich Hecht /* MSTP0 */
260dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF0		0
270dce5454SUlrich Hecht 
280dce5454SUlrich Hecht /* MSTP1 */
29dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VCP0		1
30dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VPC0		3
310dce5454SUlrich Hecht #define R8A7794_CLK_TMU1		11
323e58a542SKouei Abe #define R8A7794_CLK_3DG			12
33dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_2DDMAC		15
34dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_FDP1_0		19
350dce5454SUlrich Hecht #define R8A7794_CLK_TMU3		21
360dce5454SUlrich Hecht #define R8A7794_CLK_TMU2		22
370dce5454SUlrich Hecht #define R8A7794_CLK_CMT0		24
380dce5454SUlrich Hecht #define R8A7794_CLK_TMU0		25
39dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VSP1_DU0		28
40dc3cf93dSYoshifumi Hosoya #define R8A7794_CLK_VSP1_S		31
410dce5454SUlrich Hecht 
420dce5454SUlrich Hecht /* MSTP2 */
430dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA2		2
440dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA1		3
450dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA0		4
460dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF2		5
470dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB0		6
480dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB1		7
490dce5454SUlrich Hecht #define R8A7794_CLK_MSIOF1		8
500dce5454SUlrich Hecht #define R8A7794_CLK_SCIFB2		16
51be16cd38SHiroyuki Yokoyama #define R8A7794_CLK_SYS_DMAC1		18
52be16cd38SHiroyuki Yokoyama #define R8A7794_CLK_SYS_DMAC0		19
530dce5454SUlrich Hecht 
540dce5454SUlrich Hecht /* MSTP3 */
558e181633SShinobu Uehara #define R8A7794_CLK_SDHI2		11
568e181633SShinobu Uehara #define R8A7794_CLK_SDHI1		12
578e181633SShinobu Uehara #define R8A7794_CLK_SDHI0		14
58deac150cSShinobu Uehara #define R8A7794_CLK_MMCIF0		15
59a856b195SSimon Horman #define R8A7794_CLK_IIC0		18
60a856b195SSimon Horman #define R8A7794_CLK_IIC1		23
610dce5454SUlrich Hecht #define R8A7794_CLK_CMT1		29
6222a9b44fSKazuya Mizuguchi #define R8A7794_CLK_USBDMAC0		30
6322a9b44fSKazuya Mizuguchi #define R8A7794_CLK_USBDMAC1		31
640dce5454SUlrich Hecht 
651c5ca5dbSGeert Uytterhoeven /* MSTP4 */
661c5ca5dbSGeert Uytterhoeven #define R8A7794_CLK_IRQC		7
671c5ca5dbSGeert Uytterhoeven 
680dce5454SUlrich Hecht /* MSTP5 */
692a29f9d6SSergei Shtylyov #define R8A7794_CLK_AUDIO_DMAC0		2
700dce5454SUlrich Hecht #define R8A7794_CLK_PWM			23
710dce5454SUlrich Hecht 
720dce5454SUlrich Hecht /* MSTP7 */
73c7bab9f9SShinobu Uehara #define R8A7794_CLK_EHCI		3
74c7bab9f9SShinobu Uehara #define R8A7794_CLK_HSUSB		4
750dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF2		13
760dce5454SUlrich Hecht #define R8A7794_CLK_SCIF5		14
770dce5454SUlrich Hecht #define R8A7794_CLK_SCIF4		15
780dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF1		16
790dce5454SUlrich Hecht #define R8A7794_CLK_HSCIF0		17
800dce5454SUlrich Hecht #define R8A7794_CLK_SCIF3		18
810dce5454SUlrich Hecht #define R8A7794_CLK_SCIF2		19
820dce5454SUlrich Hecht #define R8A7794_CLK_SCIF1		20
830dce5454SUlrich Hecht #define R8A7794_CLK_SCIF0		21
849859cd3bSLaurent Pinchart #define R8A7794_CLK_DU0			24
850dce5454SUlrich Hecht 
860dce5454SUlrich Hecht /* MSTP8 */
87148ebf47SKoji Matsuoka #define R8A7794_CLK_VIN1		10
88148ebf47SKoji Matsuoka #define R8A7794_CLK_VIN0		11
89255a4042SSergei Shtylyov #define R8A7794_CLK_ETHERAVB		12
900dce5454SUlrich Hecht #define R8A7794_CLK_ETHER		13
910dce5454SUlrich Hecht 
920dce5454SUlrich Hecht /* MSTP9 */
930dce5454SUlrich Hecht #define R8A7794_CLK_GPIO6		5
940dce5454SUlrich Hecht #define R8A7794_CLK_GPIO5		7
950dce5454SUlrich Hecht #define R8A7794_CLK_GPIO4		8
960dce5454SUlrich Hecht #define R8A7794_CLK_GPIO3		9
970dce5454SUlrich Hecht #define R8A7794_CLK_GPIO2		10
980dce5454SUlrich Hecht #define R8A7794_CLK_GPIO1		11
990dce5454SUlrich Hecht #define R8A7794_CLK_GPIO0		12
100e980f941SSimon Horman #define R8A7794_CLK_RCAN1		15
101e980f941SSimon Horman #define R8A7794_CLK_RCAN0		16
1023281480bSHisashi Nakamura #define R8A7794_CLK_QSPI_MOD		17
103c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C5		25
104c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C4		27
105c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C3		28
106c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C2		29
107c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C1		30
108c5d82c99SKoji Matsuoka #define R8A7794_CLK_I2C0		31
1090dce5454SUlrich Hecht 
110975fb77fSSergei Shtylyov /* MSTP10 */
111975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI_ALL		5
112975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI9		6
113975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI8		7
114975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI7		8
115975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI6		9
116975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI5		10
117975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI4		11
118975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI3		12
119975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI2		13
120975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI1		14
121975fb77fSSergei Shtylyov #define R8A7794_CLK_SSI0		15
122975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_ALL		17
123975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_DVC1		18
124975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_DVC0		19
125975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_CTU1_MIX1	20
126975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_CTU0_MIX0	21
127975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC6		25
128975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC5		26
129975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC4		27
130975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC3		28
131975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC2		29
132975fb77fSSergei Shtylyov #define R8A7794_CLK_SCU_SRC1		30
133975fb77fSSergei Shtylyov 
1340dce5454SUlrich Hecht /* MSTP11 */
1350dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA3		6
1360dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA4		7
1370dce5454SUlrich Hecht #define R8A7794_CLK_SCIFA5		8
1380dce5454SUlrich Hecht 
1390dce5454SUlrich Hecht #endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */
140