1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2ab08aefcSChao Xie #ifndef __DTS_MARVELL_PXA168_CLOCK_H
3ab08aefcSChao Xie #define __DTS_MARVELL_PXA168_CLOCK_H
4ab08aefcSChao Xie 
5ab08aefcSChao Xie /* fixed clocks and plls */
6ab08aefcSChao Xie #define PXA168_CLK_CLK32		1
7ab08aefcSChao Xie #define PXA168_CLK_VCTCXO		2
8ab08aefcSChao Xie #define PXA168_CLK_PLL1			3
9ab08aefcSChao Xie #define PXA168_CLK_PLL1_2		8
10ab08aefcSChao Xie #define PXA168_CLK_PLL1_4		9
11ab08aefcSChao Xie #define PXA168_CLK_PLL1_8		10
12ab08aefcSChao Xie #define PXA168_CLK_PLL1_16		11
13ab08aefcSChao Xie #define PXA168_CLK_PLL1_6		12
14ab08aefcSChao Xie #define PXA168_CLK_PLL1_12		13
15ab08aefcSChao Xie #define PXA168_CLK_PLL1_24		14
16ab08aefcSChao Xie #define PXA168_CLK_PLL1_48		15
17ab08aefcSChao Xie #define PXA168_CLK_PLL1_96		16
18ab08aefcSChao Xie #define PXA168_CLK_PLL1_13		17
19ab08aefcSChao Xie #define PXA168_CLK_PLL1_13_1_5		18
20ab08aefcSChao Xie #define PXA168_CLK_PLL1_2_1_5		19
21ab08aefcSChao Xie #define PXA168_CLK_PLL1_3_16		20
2224c65a02SChao Xie #define PXA168_CLK_PLL1_192		21
23ab08aefcSChao Xie #define PXA168_CLK_UART_PLL		27
24a35247c6SChao Xie #define PXA168_CLK_USB_PLL		28
25ab08aefcSChao Xie 
26ab08aefcSChao Xie /* apb periphrals */
27ab08aefcSChao Xie #define PXA168_CLK_TWSI0		60
28ab08aefcSChao Xie #define PXA168_CLK_TWSI1		61
29ab08aefcSChao Xie #define PXA168_CLK_TWSI2		62
30ab08aefcSChao Xie #define PXA168_CLK_TWSI3		63
31ab08aefcSChao Xie #define PXA168_CLK_GPIO			64
32ab08aefcSChao Xie #define PXA168_CLK_KPC			65
33ab08aefcSChao Xie #define PXA168_CLK_RTC			66
34ab08aefcSChao Xie #define PXA168_CLK_PWM0			67
35ab08aefcSChao Xie #define PXA168_CLK_PWM1			68
36ab08aefcSChao Xie #define PXA168_CLK_PWM2			69
37ab08aefcSChao Xie #define PXA168_CLK_PWM3			70
38ab08aefcSChao Xie #define PXA168_CLK_UART0		71
39ab08aefcSChao Xie #define PXA168_CLK_UART1		72
40ab08aefcSChao Xie #define PXA168_CLK_UART2		73
41ab08aefcSChao Xie #define PXA168_CLK_SSP0			74
42ab08aefcSChao Xie #define PXA168_CLK_SSP1			75
43ab08aefcSChao Xie #define PXA168_CLK_SSP2			76
44ab08aefcSChao Xie #define PXA168_CLK_SSP3			77
45ab08aefcSChao Xie #define PXA168_CLK_SSP4			78
4624c65a02SChao Xie #define PXA168_CLK_TIMER		79
47ab08aefcSChao Xie 
48ab08aefcSChao Xie /* axi periphrals */
49ab08aefcSChao Xie #define PXA168_CLK_DFC			100
50ab08aefcSChao Xie #define PXA168_CLK_SDH0			101
51ab08aefcSChao Xie #define PXA168_CLK_SDH1			102
52ab08aefcSChao Xie #define PXA168_CLK_SDH2			103
53ab08aefcSChao Xie #define PXA168_CLK_USB			104
54ab08aefcSChao Xie #define PXA168_CLK_SPH			105
55ab08aefcSChao Xie #define PXA168_CLK_DISP0		106
56ab08aefcSChao Xie #define PXA168_CLK_CCIC0		107
57ab08aefcSChao Xie #define PXA168_CLK_CCIC0_PHY		108
58ab08aefcSChao Xie #define PXA168_CLK_CCIC0_SPHY		109
59ab08aefcSChao Xie 
60ab08aefcSChao Xie #define PXA168_NR_CLKS			200
61ab08aefcSChao Xie #endif
62