1ab08aefcSChao Xie #ifndef __DTS_MARVELL_PXA168_CLOCK_H 2ab08aefcSChao Xie #define __DTS_MARVELL_PXA168_CLOCK_H 3ab08aefcSChao Xie 4ab08aefcSChao Xie /* fixed clocks and plls */ 5ab08aefcSChao Xie #define PXA168_CLK_CLK32 1 6ab08aefcSChao Xie #define PXA168_CLK_VCTCXO 2 7ab08aefcSChao Xie #define PXA168_CLK_PLL1 3 8ab08aefcSChao Xie #define PXA168_CLK_PLL1_2 8 9ab08aefcSChao Xie #define PXA168_CLK_PLL1_4 9 10ab08aefcSChao Xie #define PXA168_CLK_PLL1_8 10 11ab08aefcSChao Xie #define PXA168_CLK_PLL1_16 11 12ab08aefcSChao Xie #define PXA168_CLK_PLL1_6 12 13ab08aefcSChao Xie #define PXA168_CLK_PLL1_12 13 14ab08aefcSChao Xie #define PXA168_CLK_PLL1_24 14 15ab08aefcSChao Xie #define PXA168_CLK_PLL1_48 15 16ab08aefcSChao Xie #define PXA168_CLK_PLL1_96 16 17ab08aefcSChao Xie #define PXA168_CLK_PLL1_13 17 18ab08aefcSChao Xie #define PXA168_CLK_PLL1_13_1_5 18 19ab08aefcSChao Xie #define PXA168_CLK_PLL1_2_1_5 19 20ab08aefcSChao Xie #define PXA168_CLK_PLL1_3_16 20 21ab08aefcSChao Xie #define PXA168_CLK_UART_PLL 27 22ab08aefcSChao Xie 23ab08aefcSChao Xie /* apb periphrals */ 24ab08aefcSChao Xie #define PXA168_CLK_TWSI0 60 25ab08aefcSChao Xie #define PXA168_CLK_TWSI1 61 26ab08aefcSChao Xie #define PXA168_CLK_TWSI2 62 27ab08aefcSChao Xie #define PXA168_CLK_TWSI3 63 28ab08aefcSChao Xie #define PXA168_CLK_GPIO 64 29ab08aefcSChao Xie #define PXA168_CLK_KPC 65 30ab08aefcSChao Xie #define PXA168_CLK_RTC 66 31ab08aefcSChao Xie #define PXA168_CLK_PWM0 67 32ab08aefcSChao Xie #define PXA168_CLK_PWM1 68 33ab08aefcSChao Xie #define PXA168_CLK_PWM2 69 34ab08aefcSChao Xie #define PXA168_CLK_PWM3 70 35ab08aefcSChao Xie #define PXA168_CLK_UART0 71 36ab08aefcSChao Xie #define PXA168_CLK_UART1 72 37ab08aefcSChao Xie #define PXA168_CLK_UART2 73 38ab08aefcSChao Xie #define PXA168_CLK_SSP0 74 39ab08aefcSChao Xie #define PXA168_CLK_SSP1 75 40ab08aefcSChao Xie #define PXA168_CLK_SSP2 76 41ab08aefcSChao Xie #define PXA168_CLK_SSP3 77 42ab08aefcSChao Xie #define PXA168_CLK_SSP4 78 43ab08aefcSChao Xie 44ab08aefcSChao Xie /* axi periphrals */ 45ab08aefcSChao Xie #define PXA168_CLK_DFC 100 46ab08aefcSChao Xie #define PXA168_CLK_SDH0 101 47ab08aefcSChao Xie #define PXA168_CLK_SDH1 102 48ab08aefcSChao Xie #define PXA168_CLK_SDH2 103 49ab08aefcSChao Xie #define PXA168_CLK_USB 104 50ab08aefcSChao Xie #define PXA168_CLK_SPH 105 51ab08aefcSChao Xie #define PXA168_CLK_DISP0 106 52ab08aefcSChao Xie #define PXA168_CLK_CCIC0 107 53ab08aefcSChao Xie #define PXA168_CLK_CCIC0_PHY 108 54ab08aefcSChao Xie #define PXA168_CLK_CCIC0_SPHY 109 55ab08aefcSChao Xie 56ab08aefcSChao Xie #define PXA168_NR_CLKS 200 57ab08aefcSChao Xie #endif 58