11e80936aSAnson Huang /* SPDX-License-Identifier: GPL-2.0 */ 21e80936aSAnson Huang /* 31e80936aSAnson Huang * Copyright 2018-2019 NXP 41e80936aSAnson Huang */ 51e80936aSAnson Huang 61e80936aSAnson Huang #ifndef __DT_BINDINGS_CLOCK_IMX8MN_H 71e80936aSAnson Huang #define __DT_BINDINGS_CLOCK_IMX8MN_H 81e80936aSAnson Huang 91e80936aSAnson Huang #define IMX8MN_CLK_DUMMY 0 101e80936aSAnson Huang #define IMX8MN_CLK_32K 1 111e80936aSAnson Huang #define IMX8MN_CLK_24M 2 121e80936aSAnson Huang #define IMX8MN_OSC_HDMI_CLK 3 131e80936aSAnson Huang #define IMX8MN_CLK_EXT1 4 141e80936aSAnson Huang #define IMX8MN_CLK_EXT2 5 151e80936aSAnson Huang #define IMX8MN_CLK_EXT3 6 161e80936aSAnson Huang #define IMX8MN_CLK_EXT4 7 171e80936aSAnson Huang #define IMX8MN_AUDIO_PLL1_REF_SEL 8 181e80936aSAnson Huang #define IMX8MN_AUDIO_PLL2_REF_SEL 9 191e80936aSAnson Huang #define IMX8MN_VIDEO_PLL1_REF_SEL 10 201e80936aSAnson Huang #define IMX8MN_DRAM_PLL_REF_SEL 11 211e80936aSAnson Huang #define IMX8MN_GPU_PLL_REF_SEL 12 221e80936aSAnson Huang #define IMX8MN_VPU_PLL_REF_SEL 13 231e80936aSAnson Huang #define IMX8MN_ARM_PLL_REF_SEL 14 241e80936aSAnson Huang #define IMX8MN_SYS_PLL1_REF_SEL 15 251e80936aSAnson Huang #define IMX8MN_SYS_PLL2_REF_SEL 16 261e80936aSAnson Huang #define IMX8MN_SYS_PLL3_REF_SEL 17 271e80936aSAnson Huang #define IMX8MN_AUDIO_PLL1 18 281e80936aSAnson Huang #define IMX8MN_AUDIO_PLL2 19 291e80936aSAnson Huang #define IMX8MN_VIDEO_PLL1 20 301e80936aSAnson Huang #define IMX8MN_DRAM_PLL 21 311e80936aSAnson Huang #define IMX8MN_GPU_PLL 22 321e80936aSAnson Huang #define IMX8MN_VPU_PLL 23 331e80936aSAnson Huang #define IMX8MN_ARM_PLL 24 341e80936aSAnson Huang #define IMX8MN_SYS_PLL1 25 351e80936aSAnson Huang #define IMX8MN_SYS_PLL2 26 361e80936aSAnson Huang #define IMX8MN_SYS_PLL3 27 371e80936aSAnson Huang #define IMX8MN_AUDIO_PLL1_BYPASS 28 381e80936aSAnson Huang #define IMX8MN_AUDIO_PLL2_BYPASS 29 391e80936aSAnson Huang #define IMX8MN_VIDEO_PLL1_BYPASS 30 401e80936aSAnson Huang #define IMX8MN_DRAM_PLL_BYPASS 31 411e80936aSAnson Huang #define IMX8MN_GPU_PLL_BYPASS 32 421e80936aSAnson Huang #define IMX8MN_VPU_PLL_BYPASS 33 431e80936aSAnson Huang #define IMX8MN_ARM_PLL_BYPASS 34 441e80936aSAnson Huang #define IMX8MN_SYS_PLL1_BYPASS 35 451e80936aSAnson Huang #define IMX8MN_SYS_PLL2_BYPASS 36 461e80936aSAnson Huang #define IMX8MN_SYS_PLL3_BYPASS 37 471e80936aSAnson Huang #define IMX8MN_AUDIO_PLL1_OUT 38 481e80936aSAnson Huang #define IMX8MN_AUDIO_PLL2_OUT 39 491e80936aSAnson Huang #define IMX8MN_VIDEO_PLL1_OUT 40 501e80936aSAnson Huang #define IMX8MN_DRAM_PLL_OUT 41 511e80936aSAnson Huang #define IMX8MN_GPU_PLL_OUT 42 521e80936aSAnson Huang #define IMX8MN_VPU_PLL_OUT 43 531e80936aSAnson Huang #define IMX8MN_ARM_PLL_OUT 44 541e80936aSAnson Huang #define IMX8MN_SYS_PLL1_OUT 45 551e80936aSAnson Huang #define IMX8MN_SYS_PLL2_OUT 46 561e80936aSAnson Huang #define IMX8MN_SYS_PLL3_OUT 47 571e80936aSAnson Huang #define IMX8MN_SYS_PLL1_40M 48 581e80936aSAnson Huang #define IMX8MN_SYS_PLL1_80M 49 591e80936aSAnson Huang #define IMX8MN_SYS_PLL1_100M 50 601e80936aSAnson Huang #define IMX8MN_SYS_PLL1_133M 51 611e80936aSAnson Huang #define IMX8MN_SYS_PLL1_160M 52 621e80936aSAnson Huang #define IMX8MN_SYS_PLL1_200M 53 631e80936aSAnson Huang #define IMX8MN_SYS_PLL1_266M 54 641e80936aSAnson Huang #define IMX8MN_SYS_PLL1_400M 55 651e80936aSAnson Huang #define IMX8MN_SYS_PLL1_800M 56 661e80936aSAnson Huang #define IMX8MN_SYS_PLL2_50M 57 671e80936aSAnson Huang #define IMX8MN_SYS_PLL2_100M 58 681e80936aSAnson Huang #define IMX8MN_SYS_PLL2_125M 59 691e80936aSAnson Huang #define IMX8MN_SYS_PLL2_166M 60 701e80936aSAnson Huang #define IMX8MN_SYS_PLL2_200M 61 711e80936aSAnson Huang #define IMX8MN_SYS_PLL2_250M 62 721e80936aSAnson Huang #define IMX8MN_SYS_PLL2_333M 63 731e80936aSAnson Huang #define IMX8MN_SYS_PLL2_500M 64 741e80936aSAnson Huang #define IMX8MN_SYS_PLL2_1000M 65 751e80936aSAnson Huang 761e80936aSAnson Huang /* CORE CLOCK ROOT */ 771e80936aSAnson Huang #define IMX8MN_CLK_A53_SRC 66 781e80936aSAnson Huang #define IMX8MN_CLK_GPU_CORE_SRC 67 791e80936aSAnson Huang #define IMX8MN_CLK_GPU_SHADER_SRC 68 801e80936aSAnson Huang #define IMX8MN_CLK_A53_CG 69 811e80936aSAnson Huang #define IMX8MN_CLK_GPU_CORE_CG 70 821e80936aSAnson Huang #define IMX8MN_CLK_GPU_SHADER_CG 71 831e80936aSAnson Huang #define IMX8MN_CLK_A53_DIV 72 841e80936aSAnson Huang #define IMX8MN_CLK_GPU_CORE_DIV 73 851e80936aSAnson Huang #define IMX8MN_CLK_GPU_SHADER_DIV 74 861e80936aSAnson Huang 871e80936aSAnson Huang /* BUS CLOCK ROOT */ 881e80936aSAnson Huang #define IMX8MN_CLK_MAIN_AXI 75 891e80936aSAnson Huang #define IMX8MN_CLK_ENET_AXI 76 901e80936aSAnson Huang #define IMX8MN_CLK_NAND_USDHC_BUS 77 911e80936aSAnson Huang #define IMX8MN_CLK_DISP_AXI 78 921e80936aSAnson Huang #define IMX8MN_CLK_DISP_APB 79 931e80936aSAnson Huang #define IMX8MN_CLK_USB_BUS 80 941e80936aSAnson Huang #define IMX8MN_CLK_GPU_AXI 81 951e80936aSAnson Huang #define IMX8MN_CLK_GPU_AHB 82 961e80936aSAnson Huang #define IMX8MN_CLK_NOC 83 971e80936aSAnson Huang #define IMX8MN_CLK_AHB 84 981e80936aSAnson Huang #define IMX8MN_CLK_AUDIO_AHB 85 991e80936aSAnson Huang 1001e80936aSAnson Huang /* IPG CLOCK ROOT */ 1011e80936aSAnson Huang #define IMX8MN_CLK_IPG_ROOT 86 1021e80936aSAnson Huang #define IMX8MN_CLK_IPG_AUDIO_ROOT 87 1031e80936aSAnson Huang 1041e80936aSAnson Huang /* IP */ 1051e80936aSAnson Huang #define IMX8MN_CLK_DRAM_CORE 88 1061e80936aSAnson Huang #define IMX8MN_CLK_DRAM_ALT 89 1071e80936aSAnson Huang #define IMX8MN_CLK_DRAM_APB 90 1081e80936aSAnson Huang #define IMX8MN_CLK_DRAM_ALT_ROOT 91 1091e80936aSAnson Huang #define IMX8MN_CLK_DISP_PIXEL 92 1101e80936aSAnson Huang #define IMX8MN_CLK_SAI2 93 1111e80936aSAnson Huang #define IMX8MN_CLK_SAI3 94 1121e80936aSAnson Huang #define IMX8MN_CLK_SAI5 95 1131e80936aSAnson Huang #define IMX8MN_CLK_SAI6 96 1141e80936aSAnson Huang #define IMX8MN_CLK_SPDIF1 97 1151e80936aSAnson Huang #define IMX8MN_CLK_ENET_REF 98 1161e80936aSAnson Huang #define IMX8MN_CLK_ENET_TIMER 99 1171e80936aSAnson Huang #define IMX8MN_CLK_ENET_PHY_REF 100 1181e80936aSAnson Huang #define IMX8MN_CLK_NAND 101 1191e80936aSAnson Huang #define IMX8MN_CLK_QSPI 102 1201e80936aSAnson Huang #define IMX8MN_CLK_USDHC1 103 1211e80936aSAnson Huang #define IMX8MN_CLK_USDHC2 104 1221e80936aSAnson Huang #define IMX8MN_CLK_I2C1 105 1231e80936aSAnson Huang #define IMX8MN_CLK_I2C2 106 1241e80936aSAnson Huang #define IMX8MN_CLK_I2C3 107 1251e80936aSAnson Huang #define IMX8MN_CLK_I2C4 118 1261e80936aSAnson Huang #define IMX8MN_CLK_UART1 119 1271e80936aSAnson Huang #define IMX8MN_CLK_UART2 110 1281e80936aSAnson Huang #define IMX8MN_CLK_UART3 111 1291e80936aSAnson Huang #define IMX8MN_CLK_UART4 112 1301e80936aSAnson Huang #define IMX8MN_CLK_USB_CORE_REF 113 1311e80936aSAnson Huang #define IMX8MN_CLK_USB_PHY_REF 114 1321e80936aSAnson Huang #define IMX8MN_CLK_ECSPI1 115 1331e80936aSAnson Huang #define IMX8MN_CLK_ECSPI2 116 1341e80936aSAnson Huang #define IMX8MN_CLK_PWM1 117 1351e80936aSAnson Huang #define IMX8MN_CLK_PWM2 118 1361e80936aSAnson Huang #define IMX8MN_CLK_PWM3 119 1371e80936aSAnson Huang #define IMX8MN_CLK_PWM4 120 1381e80936aSAnson Huang #define IMX8MN_CLK_WDOG 121 1391e80936aSAnson Huang #define IMX8MN_CLK_WRCLK 122 1401e80936aSAnson Huang #define IMX8MN_CLK_CLKO1 123 1411e80936aSAnson Huang #define IMX8MN_CLK_CLKO2 124 1421e80936aSAnson Huang #define IMX8MN_CLK_DSI_CORE 125 1431e80936aSAnson Huang #define IMX8MN_CLK_DSI_PHY_REF 126 1441e80936aSAnson Huang #define IMX8MN_CLK_DSI_DBI 127 1451e80936aSAnson Huang #define IMX8MN_CLK_USDHC3 128 1461e80936aSAnson Huang #define IMX8MN_CLK_CAMERA_PIXEL 129 1471e80936aSAnson Huang #define IMX8MN_CLK_CSI1_PHY_REF 130 1481e80936aSAnson Huang #define IMX8MN_CLK_CSI2_PHY_REF 131 1491e80936aSAnson Huang #define IMX8MN_CLK_CSI2_ESC 132 1501e80936aSAnson Huang #define IMX8MN_CLK_ECSPI3 133 1511e80936aSAnson Huang #define IMX8MN_CLK_PDM 134 1521e80936aSAnson Huang #define IMX8MN_CLK_SAI7 135 1531e80936aSAnson Huang 1541e80936aSAnson Huang #define IMX8MN_CLK_ECSPI1_ROOT 136 1551e80936aSAnson Huang #define IMX8MN_CLK_ECSPI2_ROOT 137 1561e80936aSAnson Huang #define IMX8MN_CLK_ECSPI3_ROOT 138 1571e80936aSAnson Huang #define IMX8MN_CLK_ENET1_ROOT 139 1581e80936aSAnson Huang #define IMX8MN_CLK_GPIO1_ROOT 140 1591e80936aSAnson Huang #define IMX8MN_CLK_GPIO2_ROOT 141 1601e80936aSAnson Huang #define IMX8MN_CLK_GPIO3_ROOT 142 1611e80936aSAnson Huang #define IMX8MN_CLK_GPIO4_ROOT 143 1621e80936aSAnson Huang #define IMX8MN_CLK_GPIO5_ROOT 144 1631e80936aSAnson Huang #define IMX8MN_CLK_I2C1_ROOT 145 1641e80936aSAnson Huang #define IMX8MN_CLK_I2C2_ROOT 146 1651e80936aSAnson Huang #define IMX8MN_CLK_I2C3_ROOT 147 1661e80936aSAnson Huang #define IMX8MN_CLK_I2C4_ROOT 148 1671e80936aSAnson Huang #define IMX8MN_CLK_MU_ROOT 149 1681e80936aSAnson Huang #define IMX8MN_CLK_OCOTP_ROOT 150 1691e80936aSAnson Huang #define IMX8MN_CLK_PWM1_ROOT 151 1701e80936aSAnson Huang #define IMX8MN_CLK_PWM2_ROOT 152 1711e80936aSAnson Huang #define IMX8MN_CLK_PWM3_ROOT 153 1721e80936aSAnson Huang #define IMX8MN_CLK_PWM4_ROOT 154 1731e80936aSAnson Huang #define IMX8MN_CLK_QSPI_ROOT 155 1741e80936aSAnson Huang #define IMX8MN_CLK_NAND_ROOT 156 1751e80936aSAnson Huang #define IMX8MN_CLK_SAI2_ROOT 157 1761e80936aSAnson Huang #define IMX8MN_CLK_SAI2_IPG 158 1771e80936aSAnson Huang #define IMX8MN_CLK_SAI3_ROOT 159 1781e80936aSAnson Huang #define IMX8MN_CLK_SAI3_IPG 160 1791e80936aSAnson Huang #define IMX8MN_CLK_SAI5_ROOT 161 1801e80936aSAnson Huang #define IMX8MN_CLK_SAI5_IPG 162 1811e80936aSAnson Huang #define IMX8MN_CLK_SAI6_ROOT 163 1821e80936aSAnson Huang #define IMX8MN_CLK_SAI6_IPG 164 1831e80936aSAnson Huang #define IMX8MN_CLK_SAI7_ROOT 165 1841e80936aSAnson Huang #define IMX8MN_CLK_SAI7_IPG 166 1851e80936aSAnson Huang #define IMX8MN_CLK_SDMA1_ROOT 167 1861e80936aSAnson Huang #define IMX8MN_CLK_SDMA2_ROOT 168 1871e80936aSAnson Huang #define IMX8MN_CLK_UART1_ROOT 169 1881e80936aSAnson Huang #define IMX8MN_CLK_UART2_ROOT 170 1891e80936aSAnson Huang #define IMX8MN_CLK_UART3_ROOT 171 1901e80936aSAnson Huang #define IMX8MN_CLK_UART4_ROOT 172 1911e80936aSAnson Huang #define IMX8MN_CLK_USB1_CTRL_ROOT 173 1921e80936aSAnson Huang #define IMX8MN_CLK_USDHC1_ROOT 174 1931e80936aSAnson Huang #define IMX8MN_CLK_USDHC2_ROOT 175 1941e80936aSAnson Huang #define IMX8MN_CLK_WDOG1_ROOT 176 1951e80936aSAnson Huang #define IMX8MN_CLK_WDOG2_ROOT 177 1961e80936aSAnson Huang #define IMX8MN_CLK_WDOG3_ROOT 178 1971e80936aSAnson Huang #define IMX8MN_CLK_GPU_BUS_ROOT 179 1981e80936aSAnson Huang #define IMX8MN_CLK_ASRC_ROOT 180 1991e80936aSAnson Huang #define IMX8MN_CLK_GPU3D_ROOT 181 2001e80936aSAnson Huang #define IMX8MN_CLK_PDM_ROOT 182 2011e80936aSAnson Huang #define IMX8MN_CLK_PDM_IPG 183 2021e80936aSAnson Huang #define IMX8MN_CLK_DISP_AXI_ROOT 184 2031e80936aSAnson Huang #define IMX8MN_CLK_DISP_APB_ROOT 185 2041e80936aSAnson Huang #define IMX8MN_CLK_DISP_PIXEL_ROOT 186 2051e80936aSAnson Huang #define IMX8MN_CLK_CAMERA_PIXEL_ROOT 187 2061e80936aSAnson Huang #define IMX8MN_CLK_USDHC3_ROOT 188 2071e80936aSAnson Huang #define IMX8MN_CLK_SDMA3_ROOT 189 2081e80936aSAnson Huang #define IMX8MN_CLK_TMU_ROOT 190 2091e80936aSAnson Huang #define IMX8MN_CLK_ARM 191 2101e80936aSAnson Huang #define IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK 192 2111e80936aSAnson Huang #define IMX8MN_CLK_GPU_CORE_ROOT 193 2121e80936aSAnson Huang 2131e80936aSAnson Huang #define IMX8MN_CLK_END 194 2141e80936aSAnson Huang 2151e80936aSAnson Huang #endif 216