1b568059bSAndrzej Hajda /* 2b568059bSAndrzej Hajda * Copyright (c) 2013 Samsung Electronics Co., Ltd. 3f65d5189STomasz Figa * Author: Andrzej Hajda <a.hajda@samsung.com> 4b568059bSAndrzej Hajda * 5b568059bSAndrzej Hajda * This program is free software; you can redistribute it and/or modify 6b568059bSAndrzej Hajda * it under the terms of the GNU General Public License version 2 as 7b568059bSAndrzej Hajda * published by the Free Software Foundation. 8b568059bSAndrzej Hajda * 9b568059bSAndrzej Hajda * Device Tree binding constants for Exynos5250 clock controller. 10b568059bSAndrzej Hajda */ 11b568059bSAndrzej Hajda 12b568059bSAndrzej Hajda #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5250_H 13b568059bSAndrzej Hajda #define _DT_BINDINGS_CLOCK_EXYNOS_5250_H 14b568059bSAndrzej Hajda 15b568059bSAndrzej Hajda /* core clocks */ 16b568059bSAndrzej Hajda #define CLK_FIN_PLL 1 17b568059bSAndrzej Hajda #define CLK_FOUT_APLL 2 18b568059bSAndrzej Hajda #define CLK_FOUT_MPLL 3 19b568059bSAndrzej Hajda #define CLK_FOUT_BPLL 4 20b568059bSAndrzej Hajda #define CLK_FOUT_GPLL 5 21b568059bSAndrzej Hajda #define CLK_FOUT_CPLL 6 22b568059bSAndrzej Hajda #define CLK_FOUT_EPLL 7 23b568059bSAndrzej Hajda #define CLK_FOUT_VPLL 8 24d7cc4c81SThomas Abraham #define CLK_ARM_CLK 9 25b568059bSAndrzej Hajda 26b568059bSAndrzej Hajda /* gate for special clocks (sclk) */ 27b568059bSAndrzej Hajda #define CLK_SCLK_CAM_BAYER 128 28b568059bSAndrzej Hajda #define CLK_SCLK_CAM0 129 29b568059bSAndrzej Hajda #define CLK_SCLK_CAM1 130 30b568059bSAndrzej Hajda #define CLK_SCLK_GSCL_WA 131 31b568059bSAndrzej Hajda #define CLK_SCLK_GSCL_WB 132 32b568059bSAndrzej Hajda #define CLK_SCLK_FIMD1 133 33b568059bSAndrzej Hajda #define CLK_SCLK_MIPI1 134 34b568059bSAndrzej Hajda #define CLK_SCLK_DP 135 35b568059bSAndrzej Hajda #define CLK_SCLK_HDMI 136 36b568059bSAndrzej Hajda #define CLK_SCLK_PIXEL 137 37b568059bSAndrzej Hajda #define CLK_SCLK_AUDIO0 138 38b568059bSAndrzej Hajda #define CLK_SCLK_MMC0 139 39b568059bSAndrzej Hajda #define CLK_SCLK_MMC1 140 40b568059bSAndrzej Hajda #define CLK_SCLK_MMC2 141 41b568059bSAndrzej Hajda #define CLK_SCLK_MMC3 142 42b568059bSAndrzej Hajda #define CLK_SCLK_SATA 143 43b568059bSAndrzej Hajda #define CLK_SCLK_USB3 144 44b568059bSAndrzej Hajda #define CLK_SCLK_JPEG 145 45b568059bSAndrzej Hajda #define CLK_SCLK_UART0 146 46b568059bSAndrzej Hajda #define CLK_SCLK_UART1 147 47b568059bSAndrzej Hajda #define CLK_SCLK_UART2 148 48b568059bSAndrzej Hajda #define CLK_SCLK_UART3 149 49b568059bSAndrzej Hajda #define CLK_SCLK_PWM 150 50b568059bSAndrzej Hajda #define CLK_SCLK_AUDIO1 151 51b568059bSAndrzej Hajda #define CLK_SCLK_AUDIO2 152 52b568059bSAndrzej Hajda #define CLK_SCLK_SPDIF 153 53b568059bSAndrzej Hajda #define CLK_SCLK_SPI0 154 54b568059bSAndrzej Hajda #define CLK_SCLK_SPI1 155 55b568059bSAndrzej Hajda #define CLK_SCLK_SPI2 156 56b568059bSAndrzej Hajda #define CLK_DIV_I2S1 157 57b568059bSAndrzej Hajda #define CLK_DIV_I2S2 158 58b568059bSAndrzej Hajda #define CLK_SCLK_HDMIPHY 159 5935399ddaSAndrew Bresticker #define CLK_DIV_PCM0 160 60b568059bSAndrzej Hajda 61b568059bSAndrzej Hajda /* gate clocks */ 62b568059bSAndrzej Hajda #define CLK_GSCL0 256 63b568059bSAndrzej Hajda #define CLK_GSCL1 257 64b568059bSAndrzej Hajda #define CLK_GSCL2 258 65b568059bSAndrzej Hajda #define CLK_GSCL3 259 66b568059bSAndrzej Hajda #define CLK_GSCL_WA 260 67b568059bSAndrzej Hajda #define CLK_GSCL_WB 261 68b568059bSAndrzej Hajda #define CLK_SMMU_GSCL0 262 69b568059bSAndrzej Hajda #define CLK_SMMU_GSCL1 263 70b568059bSAndrzej Hajda #define CLK_SMMU_GSCL2 264 71b568059bSAndrzej Hajda #define CLK_SMMU_GSCL3 265 72b568059bSAndrzej Hajda #define CLK_MFC 266 73b568059bSAndrzej Hajda #define CLK_SMMU_MFCL 267 74b568059bSAndrzej Hajda #define CLK_SMMU_MFCR 268 75b568059bSAndrzej Hajda #define CLK_ROTATOR 269 76b568059bSAndrzej Hajda #define CLK_JPEG 270 77b568059bSAndrzej Hajda #define CLK_MDMA1 271 78b568059bSAndrzej Hajda #define CLK_SMMU_ROTATOR 272 79b568059bSAndrzej Hajda #define CLK_SMMU_JPEG 273 80b568059bSAndrzej Hajda #define CLK_SMMU_MDMA1 274 81b568059bSAndrzej Hajda #define CLK_PDMA0 275 82b568059bSAndrzej Hajda #define CLK_PDMA1 276 83b568059bSAndrzej Hajda #define CLK_SATA 277 84b568059bSAndrzej Hajda #define CLK_USBOTG 278 85b568059bSAndrzej Hajda #define CLK_MIPI_HSI 279 86b568059bSAndrzej Hajda #define CLK_SDMMC0 280 87b568059bSAndrzej Hajda #define CLK_SDMMC1 281 88b568059bSAndrzej Hajda #define CLK_SDMMC2 282 89b568059bSAndrzej Hajda #define CLK_SDMMC3 283 90b568059bSAndrzej Hajda #define CLK_SROMC 284 91b568059bSAndrzej Hajda #define CLK_USB2 285 92b568059bSAndrzej Hajda #define CLK_USB3 286 93b568059bSAndrzej Hajda #define CLK_SATA_PHYCTRL 287 94b568059bSAndrzej Hajda #define CLK_SATA_PHYI2C 288 95b568059bSAndrzej Hajda #define CLK_UART0 289 96b568059bSAndrzej Hajda #define CLK_UART1 290 97b568059bSAndrzej Hajda #define CLK_UART2 291 98b568059bSAndrzej Hajda #define CLK_UART3 292 99b568059bSAndrzej Hajda #define CLK_UART4 293 100b568059bSAndrzej Hajda #define CLK_I2C0 294 101b568059bSAndrzej Hajda #define CLK_I2C1 295 102b568059bSAndrzej Hajda #define CLK_I2C2 296 103b568059bSAndrzej Hajda #define CLK_I2C3 297 104b568059bSAndrzej Hajda #define CLK_I2C4 298 105b568059bSAndrzej Hajda #define CLK_I2C5 299 106b568059bSAndrzej Hajda #define CLK_I2C6 300 107b568059bSAndrzej Hajda #define CLK_I2C7 301 108b568059bSAndrzej Hajda #define CLK_I2C_HDMI 302 109b568059bSAndrzej Hajda #define CLK_ADC 303 110b568059bSAndrzej Hajda #define CLK_SPI0 304 111b568059bSAndrzej Hajda #define CLK_SPI1 305 112b568059bSAndrzej Hajda #define CLK_SPI2 306 113b568059bSAndrzej Hajda #define CLK_I2S1 307 114b568059bSAndrzej Hajda #define CLK_I2S2 308 115b568059bSAndrzej Hajda #define CLK_PCM1 309 116b568059bSAndrzej Hajda #define CLK_PCM2 310 117b568059bSAndrzej Hajda #define CLK_PWM 311 118b568059bSAndrzej Hajda #define CLK_SPDIF 312 119b568059bSAndrzej Hajda #define CLK_AC97 313 120b568059bSAndrzej Hajda #define CLK_HSI2C0 314 121b568059bSAndrzej Hajda #define CLK_HSI2C1 315 122b568059bSAndrzej Hajda #define CLK_HSI2C2 316 123b568059bSAndrzej Hajda #define CLK_HSI2C3 317 124b568059bSAndrzej Hajda #define CLK_CHIPID 318 125b568059bSAndrzej Hajda #define CLK_SYSREG 319 126b568059bSAndrzej Hajda #define CLK_PMU 320 127b568059bSAndrzej Hajda #define CLK_CMU_TOP 321 128b568059bSAndrzej Hajda #define CLK_CMU_CORE 322 129b568059bSAndrzej Hajda #define CLK_CMU_MEM 323 130b568059bSAndrzej Hajda #define CLK_TZPC0 324 131b568059bSAndrzej Hajda #define CLK_TZPC1 325 132b568059bSAndrzej Hajda #define CLK_TZPC2 326 133b568059bSAndrzej Hajda #define CLK_TZPC3 327 134b568059bSAndrzej Hajda #define CLK_TZPC4 328 135b568059bSAndrzej Hajda #define CLK_TZPC5 329 136b568059bSAndrzej Hajda #define CLK_TZPC6 330 137b568059bSAndrzej Hajda #define CLK_TZPC7 331 138b568059bSAndrzej Hajda #define CLK_TZPC8 332 139b568059bSAndrzej Hajda #define CLK_TZPC9 333 140b568059bSAndrzej Hajda #define CLK_HDMI_CEC 334 141b568059bSAndrzej Hajda #define CLK_MCT 335 142b568059bSAndrzej Hajda #define CLK_WDT 336 143b568059bSAndrzej Hajda #define CLK_RTC 337 144b568059bSAndrzej Hajda #define CLK_TMU 338 145b568059bSAndrzej Hajda #define CLK_FIMD1 339 146b568059bSAndrzej Hajda #define CLK_MIE1 340 147b568059bSAndrzej Hajda #define CLK_DSIM0 341 148b568059bSAndrzej Hajda #define CLK_DP 342 149b568059bSAndrzej Hajda #define CLK_MIXER 343 150b568059bSAndrzej Hajda #define CLK_HDMI 344 151b568059bSAndrzej Hajda #define CLK_G2D 345 152b568059bSAndrzej Hajda #define CLK_MDMA0 346 153b568059bSAndrzej Hajda #define CLK_SMMU_MDMA0 347 1545b73721bSNaveen Krishna Chatradhi #define CLK_SSS 348 15520b82ae2SArun Kumar K #define CLK_G3D 349 156bfed1074SCho KyongHo #define CLK_SMMU_TV 350 157bfed1074SCho KyongHo #define CLK_SMMU_FIMD1 351 158bfed1074SCho KyongHo #define CLK_SMMU_2D 352 159bfed1074SCho KyongHo #define CLK_SMMU_FIMC_ISP 353 160bfed1074SCho KyongHo #define CLK_SMMU_FIMC_DRC 354 161bfed1074SCho KyongHo #define CLK_SMMU_FIMC_SCC 355 162bfed1074SCho KyongHo #define CLK_SMMU_FIMC_SCP 356 163bfed1074SCho KyongHo #define CLK_SMMU_FIMC_FD 357 164bfed1074SCho KyongHo #define CLK_SMMU_FIMC_MCU 358 165bfed1074SCho KyongHo #define CLK_SMMU_FIMC_ODC 359 166bfed1074SCho KyongHo #define CLK_SMMU_FIMC_DIS0 360 167bfed1074SCho KyongHo #define CLK_SMMU_FIMC_DIS1 361 168bfed1074SCho KyongHo #define CLK_SMMU_FIMC_3DNR 362 169bfed1074SCho KyongHo #define CLK_SMMU_FIMC_LITE0 363 170bfed1074SCho KyongHo #define CLK_SMMU_FIMC_LITE1 364 171bfed1074SCho KyongHo #define CLK_CAMIF_TOP 365 172b568059bSAndrzej Hajda 173b568059bSAndrzej Hajda /* mux clocks */ 174b568059bSAndrzej Hajda #define CLK_MOUT_HDMI 1024 17520b82ae2SArun Kumar K #define CLK_MOUT_GPLL 1025 176b4dc272bSTomeu Vizoso #define CLK_MOUT_ACLK200_DISP1_SUB 1026 177b4dc272bSTomeu Vizoso #define CLK_MOUT_ACLK300_DISP1_SUB 1027 178b568059bSAndrzej Hajda 179b568059bSAndrzej Hajda /* must be greater than maximal clock id */ 180b4dc272bSTomeu Vizoso #define CLK_NR_CLKS 1028 181b568059bSAndrzej Hajda 182b568059bSAndrzej Hajda #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5250_H */ 183