1 /* 2 * Copyright © 2007-2008 Intel Corporation 3 * Jesse Barnes <jesse.barnes@intel.com> 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 */ 23 #ifndef __DRM_EDID_H__ 24 #define __DRM_EDID_H__ 25 26 #include <linux/types.h> 27 #include <linux/hdmi.h> 28 #include <drm/drm_mode.h> 29 30 struct drm_device; 31 struct i2c_adapter; 32 33 #define EDID_LENGTH 128 34 #define DDC_ADDR 0x50 35 #define DDC_ADDR2 0x52 /* E-DDC 1.2 - where DisplayID can hide */ 36 37 #define CEA_EXT 0x02 38 #define VTB_EXT 0x10 39 #define DI_EXT 0x40 40 #define LS_EXT 0x50 41 #define MI_EXT 0x60 42 #define DISPLAYID_EXT 0x70 43 44 struct est_timings { 45 u8 t1; 46 u8 t2; 47 u8 mfg_rsvd; 48 } __attribute__((packed)); 49 50 /* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */ 51 #define EDID_TIMING_ASPECT_SHIFT 6 52 #define EDID_TIMING_ASPECT_MASK (0x3 << EDID_TIMING_ASPECT_SHIFT) 53 54 /* need to add 60 */ 55 #define EDID_TIMING_VFREQ_SHIFT 0 56 #define EDID_TIMING_VFREQ_MASK (0x3f << EDID_TIMING_VFREQ_SHIFT) 57 58 struct std_timing { 59 u8 hsize; /* need to multiply by 8 then add 248 */ 60 u8 vfreq_aspect; 61 } __attribute__((packed)); 62 63 #define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1) 64 #define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2) 65 #define DRM_EDID_PT_SEPARATE_SYNC (3 << 3) 66 #define DRM_EDID_PT_STEREO (1 << 5) 67 #define DRM_EDID_PT_INTERLACED (1 << 7) 68 69 /* If detailed data is pixel timing */ 70 struct detailed_pixel_timing { 71 u8 hactive_lo; 72 u8 hblank_lo; 73 u8 hactive_hblank_hi; 74 u8 vactive_lo; 75 u8 vblank_lo; 76 u8 vactive_vblank_hi; 77 u8 hsync_offset_lo; 78 u8 hsync_pulse_width_lo; 79 u8 vsync_offset_pulse_width_lo; 80 u8 hsync_vsync_offset_pulse_width_hi; 81 u8 width_mm_lo; 82 u8 height_mm_lo; 83 u8 width_height_mm_hi; 84 u8 hborder; 85 u8 vborder; 86 u8 misc; 87 } __attribute__((packed)); 88 89 /* If it's not pixel timing, it'll be one of the below */ 90 struct detailed_data_string { 91 u8 str[13]; 92 } __attribute__((packed)); 93 94 struct detailed_data_monitor_range { 95 u8 min_vfreq; 96 u8 max_vfreq; 97 u8 min_hfreq_khz; 98 u8 max_hfreq_khz; 99 u8 pixel_clock_mhz; /* need to multiply by 10 */ 100 u8 flags; 101 union { 102 struct { 103 u8 reserved; 104 u8 hfreq_start_khz; /* need to multiply by 2 */ 105 u8 c; /* need to divide by 2 */ 106 __le16 m; 107 u8 k; 108 u8 j; /* need to divide by 2 */ 109 } __attribute__((packed)) gtf2; 110 struct { 111 u8 version; 112 u8 data1; /* high 6 bits: extra clock resolution */ 113 u8 data2; /* plus low 2 of above: max hactive */ 114 u8 supported_aspects; 115 u8 flags; /* preferred aspect and blanking support */ 116 u8 supported_scalings; 117 u8 preferred_refresh; 118 } __attribute__((packed)) cvt; 119 } formula; 120 } __attribute__((packed)); 121 122 struct detailed_data_wpindex { 123 u8 white_yx_lo; /* Lower 2 bits each */ 124 u8 white_x_hi; 125 u8 white_y_hi; 126 u8 gamma; /* need to divide by 100 then add 1 */ 127 } __attribute__((packed)); 128 129 struct detailed_data_color_point { 130 u8 windex1; 131 u8 wpindex1[3]; 132 u8 windex2; 133 u8 wpindex2[3]; 134 } __attribute__((packed)); 135 136 struct cvt_timing { 137 u8 code[3]; 138 } __attribute__((packed)); 139 140 struct detailed_non_pixel { 141 u8 pad1; 142 u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name 143 fb=color point data, fa=standard timing data, 144 f9=undefined, f8=mfg. reserved */ 145 u8 pad2; 146 union { 147 struct detailed_data_string str; 148 struct detailed_data_monitor_range range; 149 struct detailed_data_wpindex color; 150 struct std_timing timings[6]; 151 struct cvt_timing cvt[4]; 152 } data; 153 } __attribute__((packed)); 154 155 #define EDID_DETAIL_EST_TIMINGS 0xf7 156 #define EDID_DETAIL_CVT_3BYTE 0xf8 157 #define EDID_DETAIL_COLOR_MGMT_DATA 0xf9 158 #define EDID_DETAIL_STD_MODES 0xfa 159 #define EDID_DETAIL_MONITOR_CPDATA 0xfb 160 #define EDID_DETAIL_MONITOR_NAME 0xfc 161 #define EDID_DETAIL_MONITOR_RANGE 0xfd 162 #define EDID_DETAIL_MONITOR_STRING 0xfe 163 #define EDID_DETAIL_MONITOR_SERIAL 0xff 164 165 struct detailed_timing { 166 __le16 pixel_clock; /* need to multiply by 10 KHz */ 167 union { 168 struct detailed_pixel_timing pixel_data; 169 struct detailed_non_pixel other_data; 170 } data; 171 } __attribute__((packed)); 172 173 #define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0) 174 #define DRM_EDID_INPUT_SYNC_ON_GREEN (1 << 1) 175 #define DRM_EDID_INPUT_COMPOSITE_SYNC (1 << 2) 176 #define DRM_EDID_INPUT_SEPARATE_SYNCS (1 << 3) 177 #define DRM_EDID_INPUT_BLANK_TO_BLACK (1 << 4) 178 #define DRM_EDID_INPUT_VIDEO_LEVEL (3 << 5) 179 #define DRM_EDID_INPUT_DIGITAL (1 << 7) 180 #define DRM_EDID_DIGITAL_DEPTH_MASK (7 << 4) 181 #define DRM_EDID_DIGITAL_DEPTH_UNDEF (0 << 4) 182 #define DRM_EDID_DIGITAL_DEPTH_6 (1 << 4) 183 #define DRM_EDID_DIGITAL_DEPTH_8 (2 << 4) 184 #define DRM_EDID_DIGITAL_DEPTH_10 (3 << 4) 185 #define DRM_EDID_DIGITAL_DEPTH_12 (4 << 4) 186 #define DRM_EDID_DIGITAL_DEPTH_14 (5 << 4) 187 #define DRM_EDID_DIGITAL_DEPTH_16 (6 << 4) 188 #define DRM_EDID_DIGITAL_DEPTH_RSVD (7 << 4) 189 #define DRM_EDID_DIGITAL_TYPE_UNDEF (0) 190 #define DRM_EDID_DIGITAL_TYPE_DVI (1) 191 #define DRM_EDID_DIGITAL_TYPE_HDMI_A (2) 192 #define DRM_EDID_DIGITAL_TYPE_HDMI_B (3) 193 #define DRM_EDID_DIGITAL_TYPE_MDDI (4) 194 #define DRM_EDID_DIGITAL_TYPE_DP (5) 195 196 #define DRM_EDID_FEATURE_DEFAULT_GTF (1 << 0) 197 #define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1) 198 #define DRM_EDID_FEATURE_STANDARD_COLOR (1 << 2) 199 /* If analog */ 200 #define DRM_EDID_FEATURE_DISPLAY_TYPE (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */ 201 /* If digital */ 202 #define DRM_EDID_FEATURE_COLOR_MASK (3 << 3) 203 #define DRM_EDID_FEATURE_RGB (0 << 3) 204 #define DRM_EDID_FEATURE_RGB_YCRCB444 (1 << 3) 205 #define DRM_EDID_FEATURE_RGB_YCRCB422 (2 << 3) 206 #define DRM_EDID_FEATURE_RGB_YCRCB (3 << 3) /* both 4:4:4 and 4:2:2 */ 207 208 #define DRM_EDID_FEATURE_PM_ACTIVE_OFF (1 << 5) 209 #define DRM_EDID_FEATURE_PM_SUSPEND (1 << 6) 210 #define DRM_EDID_FEATURE_PM_STANDBY (1 << 7) 211 212 #define DRM_EDID_HDMI_DC_48 (1 << 6) 213 #define DRM_EDID_HDMI_DC_36 (1 << 5) 214 #define DRM_EDID_HDMI_DC_30 (1 << 4) 215 #define DRM_EDID_HDMI_DC_Y444 (1 << 3) 216 217 /* YCBCR 420 deep color modes */ 218 #define DRM_EDID_YCBCR420_DC_48 (1 << 2) 219 #define DRM_EDID_YCBCR420_DC_36 (1 << 1) 220 #define DRM_EDID_YCBCR420_DC_30 (1 << 0) 221 #define DRM_EDID_YCBCR420_DC_MASK (DRM_EDID_YCBCR420_DC_48 | \ 222 DRM_EDID_YCBCR420_DC_36 | \ 223 DRM_EDID_YCBCR420_DC_30) 224 225 /* ELD Header Block */ 226 #define DRM_ELD_HEADER_BLOCK_SIZE 4 227 228 #define DRM_ELD_VER 0 229 # define DRM_ELD_VER_SHIFT 3 230 # define DRM_ELD_VER_MASK (0x1f << 3) 231 # define DRM_ELD_VER_CEA861D (2 << 3) /* supports 861D or below */ 232 # define DRM_ELD_VER_CANNED (0x1f << 3) 233 234 #define DRM_ELD_BASELINE_ELD_LEN 2 /* in dwords! */ 235 236 /* ELD Baseline Block for ELD_Ver == 2 */ 237 #define DRM_ELD_CEA_EDID_VER_MNL 4 238 # define DRM_ELD_CEA_EDID_VER_SHIFT 5 239 # define DRM_ELD_CEA_EDID_VER_MASK (7 << 5) 240 # define DRM_ELD_CEA_EDID_VER_NONE (0 << 5) 241 # define DRM_ELD_CEA_EDID_VER_CEA861 (1 << 5) 242 # define DRM_ELD_CEA_EDID_VER_CEA861A (2 << 5) 243 # define DRM_ELD_CEA_EDID_VER_CEA861BCD (3 << 5) 244 # define DRM_ELD_MNL_SHIFT 0 245 # define DRM_ELD_MNL_MASK (0x1f << 0) 246 247 #define DRM_ELD_SAD_COUNT_CONN_TYPE 5 248 # define DRM_ELD_SAD_COUNT_SHIFT 4 249 # define DRM_ELD_SAD_COUNT_MASK (0xf << 4) 250 # define DRM_ELD_CONN_TYPE_SHIFT 2 251 # define DRM_ELD_CONN_TYPE_MASK (3 << 2) 252 # define DRM_ELD_CONN_TYPE_HDMI (0 << 2) 253 # define DRM_ELD_CONN_TYPE_DP (1 << 2) 254 # define DRM_ELD_SUPPORTS_AI (1 << 1) 255 # define DRM_ELD_SUPPORTS_HDCP (1 << 0) 256 257 #define DRM_ELD_AUD_SYNCH_DELAY 6 /* in units of 2 ms */ 258 # define DRM_ELD_AUD_SYNCH_DELAY_MAX 0xfa /* 500 ms */ 259 260 #define DRM_ELD_SPEAKER 7 261 # define DRM_ELD_SPEAKER_MASK 0x7f 262 # define DRM_ELD_SPEAKER_RLRC (1 << 6) 263 # define DRM_ELD_SPEAKER_FLRC (1 << 5) 264 # define DRM_ELD_SPEAKER_RC (1 << 4) 265 # define DRM_ELD_SPEAKER_RLR (1 << 3) 266 # define DRM_ELD_SPEAKER_FC (1 << 2) 267 # define DRM_ELD_SPEAKER_LFE (1 << 1) 268 # define DRM_ELD_SPEAKER_FLR (1 << 0) 269 270 #define DRM_ELD_PORT_ID 8 /* offsets 8..15 inclusive */ 271 # define DRM_ELD_PORT_ID_LEN 8 272 273 #define DRM_ELD_MANUFACTURER_NAME0 16 274 #define DRM_ELD_MANUFACTURER_NAME1 17 275 276 #define DRM_ELD_PRODUCT_CODE0 18 277 #define DRM_ELD_PRODUCT_CODE1 19 278 279 #define DRM_ELD_MONITOR_NAME_STRING 20 /* offsets 20..(20+mnl-1) inclusive */ 280 281 #define DRM_ELD_CEA_SAD(mnl, sad) (20 + (mnl) + 3 * (sad)) 282 283 struct edid { 284 u8 header[8]; 285 /* Vendor & product info */ 286 u8 mfg_id[2]; 287 u8 prod_code[2]; 288 u32 serial; /* FIXME: byte order */ 289 u8 mfg_week; 290 u8 mfg_year; 291 /* EDID version */ 292 u8 version; 293 u8 revision; 294 /* Display info: */ 295 u8 input; 296 u8 width_cm; 297 u8 height_cm; 298 u8 gamma; 299 u8 features; 300 /* Color characteristics */ 301 u8 red_green_lo; 302 u8 black_white_lo; 303 u8 red_x; 304 u8 red_y; 305 u8 green_x; 306 u8 green_y; 307 u8 blue_x; 308 u8 blue_y; 309 u8 white_x; 310 u8 white_y; 311 /* Est. timings and mfg rsvd timings*/ 312 struct est_timings established_timings; 313 /* Standard timings 1-8*/ 314 struct std_timing standard_timings[8]; 315 /* Detailing timings 1-4 */ 316 struct detailed_timing detailed_timings[4]; 317 /* Number of 128 byte ext. blocks */ 318 u8 extensions; 319 /* Checksum */ 320 u8 checksum; 321 } __attribute__((packed)); 322 323 #define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8)) 324 325 /* Short Audio Descriptor */ 326 struct cea_sad { 327 u8 format; 328 u8 channels; /* max number of channels - 1 */ 329 u8 freq; 330 u8 byte2; /* meaning depends on format */ 331 }; 332 333 struct drm_encoder; 334 struct drm_connector; 335 struct drm_connector_state; 336 struct drm_display_mode; 337 338 int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads); 339 int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb); 340 int drm_av_sync_delay(struct drm_connector *connector, 341 const struct drm_display_mode *mode); 342 343 #ifdef CONFIG_DRM_LOAD_EDID_FIRMWARE 344 struct edid *drm_load_edid_firmware(struct drm_connector *connector); 345 int __drm_set_edid_firmware_path(const char *path); 346 int __drm_get_edid_firmware_path(char *buf, size_t bufsize); 347 #else 348 static inline struct edid * 349 drm_load_edid_firmware(struct drm_connector *connector) 350 { 351 return ERR_PTR(-ENOENT); 352 } 353 #endif 354 355 int 356 drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame, 357 struct drm_connector *connector, 358 const struct drm_display_mode *mode); 359 int 360 drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame, 361 struct drm_connector *connector, 362 const struct drm_display_mode *mode); 363 364 void 365 drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame, 366 const struct drm_connector_state *conn_state); 367 368 void 369 drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame, 370 struct drm_connector *connector, 371 const struct drm_display_mode *mode, 372 enum hdmi_quantization_range rgb_quant_range); 373 374 int 375 drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame, 376 const struct drm_connector_state *conn_state); 377 378 /** 379 * drm_eld_mnl - Get ELD monitor name length in bytes. 380 * @eld: pointer to an eld memory structure with mnl set 381 */ 382 static inline int drm_eld_mnl(const uint8_t *eld) 383 { 384 return (eld[DRM_ELD_CEA_EDID_VER_MNL] & DRM_ELD_MNL_MASK) >> DRM_ELD_MNL_SHIFT; 385 } 386 387 /** 388 * drm_eld_sad - Get ELD SAD structures. 389 * @eld: pointer to an eld memory structure with sad_count set 390 */ 391 static inline const uint8_t *drm_eld_sad(const uint8_t *eld) 392 { 393 unsigned int ver, mnl; 394 395 ver = (eld[DRM_ELD_VER] & DRM_ELD_VER_MASK) >> DRM_ELD_VER_SHIFT; 396 if (ver != 2 && ver != 31) 397 return NULL; 398 399 mnl = drm_eld_mnl(eld); 400 if (mnl > 16) 401 return NULL; 402 403 return eld + DRM_ELD_CEA_SAD(mnl, 0); 404 } 405 406 /** 407 * drm_eld_sad_count - Get ELD SAD count. 408 * @eld: pointer to an eld memory structure with sad_count set 409 */ 410 static inline int drm_eld_sad_count(const uint8_t *eld) 411 { 412 return (eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_SAD_COUNT_MASK) >> 413 DRM_ELD_SAD_COUNT_SHIFT; 414 } 415 416 /** 417 * drm_eld_calc_baseline_block_size - Calculate baseline block size in bytes 418 * @eld: pointer to an eld memory structure with mnl and sad_count set 419 * 420 * This is a helper for determining the payload size of the baseline block, in 421 * bytes, for e.g. setting the Baseline_ELD_Len field in the ELD header block. 422 */ 423 static inline int drm_eld_calc_baseline_block_size(const uint8_t *eld) 424 { 425 return DRM_ELD_MONITOR_NAME_STRING - DRM_ELD_HEADER_BLOCK_SIZE + 426 drm_eld_mnl(eld) + drm_eld_sad_count(eld) * 3; 427 } 428 429 /** 430 * drm_eld_size - Get ELD size in bytes 431 * @eld: pointer to a complete eld memory structure 432 * 433 * The returned value does not include the vendor block. It's vendor specific, 434 * and comprises of the remaining bytes in the ELD memory buffer after 435 * drm_eld_size() bytes of header and baseline block. 436 * 437 * The returned value is guaranteed to be a multiple of 4. 438 */ 439 static inline int drm_eld_size(const uint8_t *eld) 440 { 441 return DRM_ELD_HEADER_BLOCK_SIZE + eld[DRM_ELD_BASELINE_ELD_LEN] * 4; 442 } 443 444 /** 445 * drm_eld_get_spk_alloc - Get speaker allocation 446 * @eld: pointer to an ELD memory structure 447 * 448 * The returned value is the speakers mask. User has to use %DRM_ELD_SPEAKER 449 * field definitions to identify speakers. 450 */ 451 static inline u8 drm_eld_get_spk_alloc(const uint8_t *eld) 452 { 453 return eld[DRM_ELD_SPEAKER] & DRM_ELD_SPEAKER_MASK; 454 } 455 456 /** 457 * drm_eld_get_conn_type - Get device type hdmi/dp connected 458 * @eld: pointer to an ELD memory structure 459 * 460 * The caller need to use %DRM_ELD_CONN_TYPE_HDMI or %DRM_ELD_CONN_TYPE_DP to 461 * identify the display type connected. 462 */ 463 static inline u8 drm_eld_get_conn_type(const uint8_t *eld) 464 { 465 return eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_CONN_TYPE_MASK; 466 } 467 468 bool drm_probe_ddc(struct i2c_adapter *adapter); 469 struct edid *drm_do_get_edid(struct drm_connector *connector, 470 int (*get_edid_block)(void *data, u8 *buf, unsigned int block, 471 size_t len), 472 void *data); 473 struct edid *drm_get_edid(struct drm_connector *connector, 474 struct i2c_adapter *adapter); 475 struct edid *drm_get_edid_switcheroo(struct drm_connector *connector, 476 struct i2c_adapter *adapter); 477 struct edid *drm_edid_duplicate(const struct edid *edid); 478 int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid); 479 480 u8 drm_match_cea_mode(const struct drm_display_mode *to_match); 481 enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code); 482 bool drm_detect_hdmi_monitor(struct edid *edid); 483 bool drm_detect_monitor_audio(struct edid *edid); 484 enum hdmi_quantization_range 485 drm_default_rgb_quant_range(const struct drm_display_mode *mode); 486 int drm_add_modes_noedid(struct drm_connector *connector, 487 int hdisplay, int vdisplay); 488 void drm_set_preferred_mode(struct drm_connector *connector, 489 int hpref, int vpref); 490 491 int drm_edid_header_is_valid(const u8 *raw_edid); 492 bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid, 493 bool *edid_corrupt); 494 bool drm_edid_is_valid(struct edid *edid); 495 void drm_edid_get_monitor_name(struct edid *edid, char *name, 496 int buflen); 497 struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev, 498 int hsize, int vsize, int fresh, 499 bool rb); 500 #endif /* __DRM_EDID_H__ */ 501