1ef9e7fe2SBharat Bhushan // SPDX-License-Identifier: GPL-2.0
2ef9e7fe2SBharat Bhushan /* Marvell GTI Watchdog driver
3ef9e7fe2SBharat Bhushan  *
4ef9e7fe2SBharat Bhushan  * Copyright (C) 2023 Marvell.
5ef9e7fe2SBharat Bhushan  */
6ef9e7fe2SBharat Bhushan 
7ef9e7fe2SBharat Bhushan #include <linux/clk.h>
8ef9e7fe2SBharat Bhushan #include <linux/interrupt.h>
9ef9e7fe2SBharat Bhushan #include <linux/io.h>
10ef9e7fe2SBharat Bhushan #include <linux/module.h>
11ef9e7fe2SBharat Bhushan #include <linux/of_platform.h>
12ef9e7fe2SBharat Bhushan #include <linux/platform_device.h>
13ef9e7fe2SBharat Bhushan #include <linux/watchdog.h>
14ef9e7fe2SBharat Bhushan 
15ef9e7fe2SBharat Bhushan /*
16ef9e7fe2SBharat Bhushan  * Hardware supports following mode of operation:
17ef9e7fe2SBharat Bhushan  * 1) Interrupt Only:
18ef9e7fe2SBharat Bhushan  *    This will generate the interrupt to arm core whenever timeout happens.
19ef9e7fe2SBharat Bhushan  *
20ef9e7fe2SBharat Bhushan  * 2) Interrupt + del3t (Interrupt to firmware (SCP processor)).
21ef9e7fe2SBharat Bhushan  *    This will generate interrupt to arm core on 1st timeout happens
22ef9e7fe2SBharat Bhushan  *    This will generate interrupt to SCP processor on 2nd timeout happens
23ef9e7fe2SBharat Bhushan  *
24ef9e7fe2SBharat Bhushan  * 3) Interrupt + Interrupt to SCP processor (called delt3t) + reboot.
25ef9e7fe2SBharat Bhushan  *    This will generate interrupt to arm core on 1st timeout happens
26ef9e7fe2SBharat Bhushan  *    Will generate interrupt to SCP processor on 2nd timeout happens,
27ef9e7fe2SBharat Bhushan  *    if interrupt is configured.
28ef9e7fe2SBharat Bhushan  *    Reboot on 3rd timeout.
29ef9e7fe2SBharat Bhushan  *
30ef9e7fe2SBharat Bhushan  * Driver will use hardware in mode-3 above so that system can reboot in case
31ef9e7fe2SBharat Bhushan  * a hardware hang. Also h/w is configured not to generate SCP interrupt, so
32ef9e7fe2SBharat Bhushan  * effectively 2nd timeout is ignored within hardware.
33ef9e7fe2SBharat Bhushan  *
34ef9e7fe2SBharat Bhushan  * First timeout is effectively watchdog pretimeout.
35ef9e7fe2SBharat Bhushan  */
36ef9e7fe2SBharat Bhushan 
37ef9e7fe2SBharat Bhushan /* GTI CWD Watchdog (GTI_CWD_WDOG) Register */
38ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG(reg_offset)	(0x8 * (reg_offset))
39ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_MODE_INT_DEL3T_RST	0x3
40ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_MODE_MASK		GENMASK_ULL(1, 0)
41ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_LEN_SHIFT		4
42ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_LEN_MASK		GENMASK_ULL(19, 4)
43ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_CNT_SHIFT		20
44ef9e7fe2SBharat Bhushan #define GTI_CWD_WDOG_CNT_MASK		GENMASK_ULL(43, 20)
45ef9e7fe2SBharat Bhushan 
46ef9e7fe2SBharat Bhushan /* GTI CWD Watchdog Interrupt (GTI_CWD_INT) Register */
47ef9e7fe2SBharat Bhushan #define GTI_CWD_INT			0x200
48ef9e7fe2SBharat Bhushan #define GTI_CWD_INT_PENDING_STATUS(bit)	BIT_ULL(bit)
49ef9e7fe2SBharat Bhushan 
50ef9e7fe2SBharat Bhushan /* GTI CWD Watchdog Interrupt Enable Clear (GTI_CWD_INT_ENA_CLR) Register */
51ef9e7fe2SBharat Bhushan #define GTI_CWD_INT_ENA_CLR		0x210
52ef9e7fe2SBharat Bhushan #define GTI_CWD_INT_ENA_CLR_VAL(bit)	BIT_ULL(bit)
53ef9e7fe2SBharat Bhushan 
54ef9e7fe2SBharat Bhushan /* GTI CWD Watchdog Interrupt Enable Set (GTI_CWD_INT_ENA_SET) Register */
55ef9e7fe2SBharat Bhushan #define GTI_CWD_INT_ENA_SET		0x218
56ef9e7fe2SBharat Bhushan #define GTI_CWD_INT_ENA_SET_VAL(bit)	BIT_ULL(bit)
57ef9e7fe2SBharat Bhushan 
58ef9e7fe2SBharat Bhushan /* GTI CWD Watchdog Poke (GTI_CWD_POKE) Registers */
59ef9e7fe2SBharat Bhushan #define GTI_CWD_POKE(reg_offset)	(0x10000 + 0x8 * (reg_offset))
60ef9e7fe2SBharat Bhushan #define GTI_CWD_POKE_VAL		1
61ef9e7fe2SBharat Bhushan 
62ef9e7fe2SBharat Bhushan struct gti_match_data {
63ef9e7fe2SBharat Bhushan 	u32 gti_num_timers;
64ef9e7fe2SBharat Bhushan };
65ef9e7fe2SBharat Bhushan 
66ef9e7fe2SBharat Bhushan static const struct gti_match_data match_data_octeontx2 = {
67ef9e7fe2SBharat Bhushan 	.gti_num_timers = 54,
68ef9e7fe2SBharat Bhushan };
69ef9e7fe2SBharat Bhushan 
70ef9e7fe2SBharat Bhushan static const struct gti_match_data match_data_cn10k = {
71ef9e7fe2SBharat Bhushan 	.gti_num_timers = 64,
72ef9e7fe2SBharat Bhushan };
73ef9e7fe2SBharat Bhushan 
74ef9e7fe2SBharat Bhushan struct gti_wdt_priv {
75ef9e7fe2SBharat Bhushan 	struct watchdog_device wdev;
76ef9e7fe2SBharat Bhushan 	void __iomem *base;
77ef9e7fe2SBharat Bhushan 	u32 clock_freq;
78ef9e7fe2SBharat Bhushan 	struct clk *sclk;
79ef9e7fe2SBharat Bhushan 	/* wdt_timer_idx used for timer to be used for system watchdog */
80ef9e7fe2SBharat Bhushan 	u32 wdt_timer_idx;
81ef9e7fe2SBharat Bhushan 	const struct gti_match_data *data;
82ef9e7fe2SBharat Bhushan };
83ef9e7fe2SBharat Bhushan 
gti_wdt_interrupt(int irq,void * data)84ef9e7fe2SBharat Bhushan static irqreturn_t gti_wdt_interrupt(int irq, void *data)
85ef9e7fe2SBharat Bhushan {
86ef9e7fe2SBharat Bhushan 	struct watchdog_device *wdev = data;
87ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
88ef9e7fe2SBharat Bhushan 
89ef9e7fe2SBharat Bhushan 	/* Clear Interrupt Pending Status */
90ef9e7fe2SBharat Bhushan 	writeq(GTI_CWD_INT_PENDING_STATUS(priv->wdt_timer_idx),
91ef9e7fe2SBharat Bhushan 	       priv->base + GTI_CWD_INT);
92ef9e7fe2SBharat Bhushan 
93ef9e7fe2SBharat Bhushan 	watchdog_notify_pretimeout(wdev);
94ef9e7fe2SBharat Bhushan 
95ef9e7fe2SBharat Bhushan 	return IRQ_HANDLED;
96ef9e7fe2SBharat Bhushan }
97ef9e7fe2SBharat Bhushan 
gti_wdt_ping(struct watchdog_device * wdev)98ef9e7fe2SBharat Bhushan static int gti_wdt_ping(struct watchdog_device *wdev)
99ef9e7fe2SBharat Bhushan {
100ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
101ef9e7fe2SBharat Bhushan 
102ef9e7fe2SBharat Bhushan 	writeq(GTI_CWD_POKE_VAL,
103ef9e7fe2SBharat Bhushan 	       priv->base + GTI_CWD_POKE(priv->wdt_timer_idx));
104ef9e7fe2SBharat Bhushan 
105ef9e7fe2SBharat Bhushan 	return 0;
106ef9e7fe2SBharat Bhushan }
107ef9e7fe2SBharat Bhushan 
gti_wdt_start(struct watchdog_device * wdev)108ef9e7fe2SBharat Bhushan static int gti_wdt_start(struct watchdog_device *wdev)
109ef9e7fe2SBharat Bhushan {
110ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
111ef9e7fe2SBharat Bhushan 	u64 regval;
112ef9e7fe2SBharat Bhushan 
113ef9e7fe2SBharat Bhushan 	if (!wdev->pretimeout)
114ef9e7fe2SBharat Bhushan 		return -EINVAL;
115ef9e7fe2SBharat Bhushan 
116ef9e7fe2SBharat Bhushan 	set_bit(WDOG_HW_RUNNING, &wdev->status);
117ef9e7fe2SBharat Bhushan 
118ef9e7fe2SBharat Bhushan 	/* Clear any pending interrupt */
119ef9e7fe2SBharat Bhushan 	writeq(GTI_CWD_INT_PENDING_STATUS(priv->wdt_timer_idx),
120ef9e7fe2SBharat Bhushan 	       priv->base + GTI_CWD_INT);
121ef9e7fe2SBharat Bhushan 
122ef9e7fe2SBharat Bhushan 	/* Enable Interrupt */
123ef9e7fe2SBharat Bhushan 	writeq(GTI_CWD_INT_ENA_SET_VAL(priv->wdt_timer_idx),
124ef9e7fe2SBharat Bhushan 	       priv->base + GTI_CWD_INT_ENA_SET);
125ef9e7fe2SBharat Bhushan 
126ef9e7fe2SBharat Bhushan 	/* Set (Interrupt + SCP interrupt (DEL3T) + core domain reset) Mode */
127ef9e7fe2SBharat Bhushan 	regval = readq(priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
128ef9e7fe2SBharat Bhushan 	regval |= GTI_CWD_WDOG_MODE_INT_DEL3T_RST;
129ef9e7fe2SBharat Bhushan 	writeq(regval, priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
130ef9e7fe2SBharat Bhushan 
131ef9e7fe2SBharat Bhushan 	return 0;
132ef9e7fe2SBharat Bhushan }
133ef9e7fe2SBharat Bhushan 
gti_wdt_stop(struct watchdog_device * wdev)134ef9e7fe2SBharat Bhushan static int gti_wdt_stop(struct watchdog_device *wdev)
135ef9e7fe2SBharat Bhushan {
136ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
137ef9e7fe2SBharat Bhushan 	u64 regval;
138ef9e7fe2SBharat Bhushan 
139ef9e7fe2SBharat Bhushan 	/* Disable Interrupt */
140ef9e7fe2SBharat Bhushan 	writeq(GTI_CWD_INT_ENA_CLR_VAL(priv->wdt_timer_idx),
141ef9e7fe2SBharat Bhushan 	       priv->base + GTI_CWD_INT_ENA_CLR);
142ef9e7fe2SBharat Bhushan 
143ef9e7fe2SBharat Bhushan 	/* Set GTI_CWD_WDOG.Mode = 0 to stop the timer */
144ef9e7fe2SBharat Bhushan 	regval = readq(priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
145ef9e7fe2SBharat Bhushan 	regval &= ~GTI_CWD_WDOG_MODE_MASK;
146ef9e7fe2SBharat Bhushan 	writeq(regval, priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
147ef9e7fe2SBharat Bhushan 
148ef9e7fe2SBharat Bhushan 	return 0;
149ef9e7fe2SBharat Bhushan }
150ef9e7fe2SBharat Bhushan 
gti_wdt_settimeout(struct watchdog_device * wdev,unsigned int timeout)151ef9e7fe2SBharat Bhushan static int gti_wdt_settimeout(struct watchdog_device *wdev,
152ef9e7fe2SBharat Bhushan 					unsigned int timeout)
153ef9e7fe2SBharat Bhushan {
154ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
155ef9e7fe2SBharat Bhushan 	u64 timeout_wdog, regval;
156ef9e7fe2SBharat Bhushan 
157ef9e7fe2SBharat Bhushan 	/* Update new timeout */
158ef9e7fe2SBharat Bhushan 	wdev->timeout = timeout;
159ef9e7fe2SBharat Bhushan 
160ef9e7fe2SBharat Bhushan 	/* Pretimeout is 1/3 of timeout */
161ef9e7fe2SBharat Bhushan 	wdev->pretimeout = timeout / 3;
162ef9e7fe2SBharat Bhushan 
163ef9e7fe2SBharat Bhushan 	/* Get clock cycles from pretimeout */
164ef9e7fe2SBharat Bhushan 	timeout_wdog = (u64)priv->clock_freq * wdev->pretimeout;
165ef9e7fe2SBharat Bhushan 
166ef9e7fe2SBharat Bhushan 	/* Watchdog counts in 1024 cycle steps */
167ef9e7fe2SBharat Bhushan 	timeout_wdog = timeout_wdog >> 10;
168ef9e7fe2SBharat Bhushan 
169ef9e7fe2SBharat Bhushan 	/* GTI_CWD_WDOG.CNT: reload counter is 16-bit */
170ef9e7fe2SBharat Bhushan 	timeout_wdog = (timeout_wdog + 0xff) >> 8;
171ef9e7fe2SBharat Bhushan 	if (timeout_wdog >= 0x10000)
172ef9e7fe2SBharat Bhushan 		timeout_wdog = 0xffff;
173ef9e7fe2SBharat Bhushan 
174ef9e7fe2SBharat Bhushan 	/*
175ef9e7fe2SBharat Bhushan 	 * GTI_CWD_WDOG.LEN is 24bit, lower 8-bits should be zero and
176ef9e7fe2SBharat Bhushan 	 * upper 16-bits are same as GTI_CWD_WDOG.CNT
177ef9e7fe2SBharat Bhushan 	 */
178ef9e7fe2SBharat Bhushan 	regval = readq(priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
179ef9e7fe2SBharat Bhushan 	regval &= GTI_CWD_WDOG_MODE_MASK;
180ef9e7fe2SBharat Bhushan 	regval |= (timeout_wdog << (GTI_CWD_WDOG_CNT_SHIFT + 8)) |
181ef9e7fe2SBharat Bhushan 		   (timeout_wdog << GTI_CWD_WDOG_LEN_SHIFT);
182ef9e7fe2SBharat Bhushan 	writeq(regval, priv->base + GTI_CWD_WDOG(priv->wdt_timer_idx));
183ef9e7fe2SBharat Bhushan 
184ef9e7fe2SBharat Bhushan 	return 0;
185ef9e7fe2SBharat Bhushan }
186ef9e7fe2SBharat Bhushan 
gti_wdt_set_pretimeout(struct watchdog_device * wdev,unsigned int timeout)187ef9e7fe2SBharat Bhushan static int gti_wdt_set_pretimeout(struct watchdog_device *wdev,
188ef9e7fe2SBharat Bhushan 					unsigned int timeout)
189ef9e7fe2SBharat Bhushan {
190ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv = watchdog_get_drvdata(wdev);
191ef9e7fe2SBharat Bhushan 	struct watchdog_device *wdog_dev = &priv->wdev;
192ef9e7fe2SBharat Bhushan 
193ef9e7fe2SBharat Bhushan 	/* pretimeout should 1/3 of max_timeout */
194ef9e7fe2SBharat Bhushan 	if (timeout * 3 <= wdog_dev->max_timeout)
195ef9e7fe2SBharat Bhushan 		return gti_wdt_settimeout(wdev, timeout * 3);
196ef9e7fe2SBharat Bhushan 
197ef9e7fe2SBharat Bhushan 	return -EINVAL;
198ef9e7fe2SBharat Bhushan }
199ef9e7fe2SBharat Bhushan 
gti_clk_disable_unprepare(void * data)200ef9e7fe2SBharat Bhushan static void gti_clk_disable_unprepare(void *data)
201ef9e7fe2SBharat Bhushan {
202ef9e7fe2SBharat Bhushan 	clk_disable_unprepare(data);
203ef9e7fe2SBharat Bhushan }
204ef9e7fe2SBharat Bhushan 
gti_wdt_get_cntfrq(struct platform_device * pdev,struct gti_wdt_priv * priv)205ef9e7fe2SBharat Bhushan static int gti_wdt_get_cntfrq(struct platform_device *pdev,
206ef9e7fe2SBharat Bhushan 			      struct gti_wdt_priv *priv)
207ef9e7fe2SBharat Bhushan {
208ef9e7fe2SBharat Bhushan 	int err;
209ef9e7fe2SBharat Bhushan 
210ef9e7fe2SBharat Bhushan 	priv->sclk = devm_clk_get_enabled(&pdev->dev, NULL);
211ef9e7fe2SBharat Bhushan 	if (IS_ERR(priv->sclk))
212ef9e7fe2SBharat Bhushan 		return PTR_ERR(priv->sclk);
213ef9e7fe2SBharat Bhushan 
214ef9e7fe2SBharat Bhushan 	err = devm_add_action_or_reset(&pdev->dev,
215ef9e7fe2SBharat Bhushan 				       gti_clk_disable_unprepare, priv->sclk);
216ef9e7fe2SBharat Bhushan 	if (err)
217ef9e7fe2SBharat Bhushan 		return err;
218ef9e7fe2SBharat Bhushan 
219ef9e7fe2SBharat Bhushan 	priv->clock_freq = clk_get_rate(priv->sclk);
220ef9e7fe2SBharat Bhushan 	if (!priv->clock_freq)
221ef9e7fe2SBharat Bhushan 		return -EINVAL;
222ef9e7fe2SBharat Bhushan 
223ef9e7fe2SBharat Bhushan 	return 0;
224ef9e7fe2SBharat Bhushan }
225ef9e7fe2SBharat Bhushan 
226ef9e7fe2SBharat Bhushan static const struct watchdog_info gti_wdt_ident = {
227ef9e7fe2SBharat Bhushan 	.identity = "Marvell GTI watchdog",
228ef9e7fe2SBharat Bhushan 	.options = WDIOF_SETTIMEOUT | WDIOF_PRETIMEOUT | WDIOF_KEEPALIVEPING |
229ef9e7fe2SBharat Bhushan 		   WDIOF_MAGICCLOSE | WDIOF_CARDRESET,
230ef9e7fe2SBharat Bhushan };
231ef9e7fe2SBharat Bhushan 
232ef9e7fe2SBharat Bhushan static const struct watchdog_ops gti_wdt_ops = {
233ef9e7fe2SBharat Bhushan 	.owner = THIS_MODULE,
234ef9e7fe2SBharat Bhushan 	.start = gti_wdt_start,
235ef9e7fe2SBharat Bhushan 	.stop = gti_wdt_stop,
236ef9e7fe2SBharat Bhushan 	.ping = gti_wdt_ping,
237ef9e7fe2SBharat Bhushan 	.set_timeout = gti_wdt_settimeout,
238ef9e7fe2SBharat Bhushan 	.set_pretimeout = gti_wdt_set_pretimeout,
239ef9e7fe2SBharat Bhushan };
240ef9e7fe2SBharat Bhushan 
gti_wdt_probe(struct platform_device * pdev)241ef9e7fe2SBharat Bhushan static int gti_wdt_probe(struct platform_device *pdev)
242ef9e7fe2SBharat Bhushan {
243ef9e7fe2SBharat Bhushan 	struct gti_wdt_priv *priv;
244ef9e7fe2SBharat Bhushan 	struct device *dev = &pdev->dev;
245ef9e7fe2SBharat Bhushan 	struct watchdog_device *wdog_dev;
246ef9e7fe2SBharat Bhushan 	u64 max_pretimeout;
247ef9e7fe2SBharat Bhushan 	u32 wdt_idx;
248ef9e7fe2SBharat Bhushan 	int irq;
249ef9e7fe2SBharat Bhushan 	int err;
250ef9e7fe2SBharat Bhushan 
251ef9e7fe2SBharat Bhushan 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
252ef9e7fe2SBharat Bhushan 	if (!priv)
253ef9e7fe2SBharat Bhushan 		return -ENOMEM;
254ef9e7fe2SBharat Bhushan 
255ef9e7fe2SBharat Bhushan 	priv->base = devm_platform_ioremap_resource(pdev, 0);
256ef9e7fe2SBharat Bhushan 	if (IS_ERR(priv->base))
257ef9e7fe2SBharat Bhushan 		return dev_err_probe(&pdev->dev, PTR_ERR(priv->base),
258ef9e7fe2SBharat Bhushan 			      "reg property not valid/found\n");
259ef9e7fe2SBharat Bhushan 
260ef9e7fe2SBharat Bhushan 	err = gti_wdt_get_cntfrq(pdev, priv);
261ef9e7fe2SBharat Bhushan 	if (err)
262ef9e7fe2SBharat Bhushan 		return dev_err_probe(&pdev->dev, err,
263ef9e7fe2SBharat Bhushan 				     "GTI clock frequency not valid/found");
264ef9e7fe2SBharat Bhushan 
265ef9e7fe2SBharat Bhushan 	priv->data = of_device_get_match_data(dev);
266ef9e7fe2SBharat Bhushan 
267ef9e7fe2SBharat Bhushan 	/* default use last timer for watchdog */
268ef9e7fe2SBharat Bhushan 	priv->wdt_timer_idx = priv->data->gti_num_timers - 1;
269ef9e7fe2SBharat Bhushan 
270ef9e7fe2SBharat Bhushan 	err = of_property_read_u32(dev->of_node, "marvell,wdt-timer-index",
271ef9e7fe2SBharat Bhushan 				   &wdt_idx);
272ef9e7fe2SBharat Bhushan 	if (!err) {
273ef9e7fe2SBharat Bhushan 		if (wdt_idx >= priv->data->gti_num_timers)
274*4bb72ab6SDan Carpenter 			return dev_err_probe(&pdev->dev, -EINVAL,
275ef9e7fe2SBharat Bhushan 				"GTI wdog timer index not valid");
276ef9e7fe2SBharat Bhushan 
277ef9e7fe2SBharat Bhushan 		priv->wdt_timer_idx = wdt_idx;
278ef9e7fe2SBharat Bhushan 	}
279ef9e7fe2SBharat Bhushan 
280ef9e7fe2SBharat Bhushan 	wdog_dev = &priv->wdev;
281ef9e7fe2SBharat Bhushan 	wdog_dev->info = &gti_wdt_ident,
282ef9e7fe2SBharat Bhushan 	wdog_dev->ops = &gti_wdt_ops,
283ef9e7fe2SBharat Bhushan 	wdog_dev->parent = dev;
284ef9e7fe2SBharat Bhushan 	/*
285ef9e7fe2SBharat Bhushan 	 * Watchdog counter is 24 bit where lower 8 bits are zeros
286ef9e7fe2SBharat Bhushan 	 * This counter decrements every 1024 clock cycles.
287ef9e7fe2SBharat Bhushan 	 */
288ef9e7fe2SBharat Bhushan 	max_pretimeout = (GTI_CWD_WDOG_CNT_MASK >> GTI_CWD_WDOG_CNT_SHIFT);
289ef9e7fe2SBharat Bhushan 	max_pretimeout &= ~0xFFUL;
290ef9e7fe2SBharat Bhushan 	max_pretimeout = (max_pretimeout * 1024) / priv->clock_freq;
291ef9e7fe2SBharat Bhushan 	wdog_dev->pretimeout = max_pretimeout;
292ef9e7fe2SBharat Bhushan 
293ef9e7fe2SBharat Bhushan 	/* Maximum timeout is 3 times the pretimeout */
294ef9e7fe2SBharat Bhushan 	wdog_dev->max_timeout = max_pretimeout * 3;
295ef9e7fe2SBharat Bhushan 	/* Minimum first timeout (pretimeout) is 1, so min_timeout as 3 */
296ef9e7fe2SBharat Bhushan 	wdog_dev->min_timeout = 3;
297ef9e7fe2SBharat Bhushan 	wdog_dev->timeout = wdog_dev->pretimeout;
298ef9e7fe2SBharat Bhushan 
299ef9e7fe2SBharat Bhushan 	watchdog_set_drvdata(wdog_dev, priv);
300ef9e7fe2SBharat Bhushan 	platform_set_drvdata(pdev, priv);
301ef9e7fe2SBharat Bhushan 	gti_wdt_settimeout(wdog_dev, wdog_dev->timeout);
302ef9e7fe2SBharat Bhushan 	watchdog_stop_on_reboot(wdog_dev);
303ef9e7fe2SBharat Bhushan 	watchdog_stop_on_unregister(wdog_dev);
304ef9e7fe2SBharat Bhushan 
305ef9e7fe2SBharat Bhushan 	err = devm_watchdog_register_device(dev, wdog_dev);
306ef9e7fe2SBharat Bhushan 	if (err)
307ef9e7fe2SBharat Bhushan 		return err;
308ef9e7fe2SBharat Bhushan 
309ef9e7fe2SBharat Bhushan 	irq = platform_get_irq(pdev, 0);
310ef9e7fe2SBharat Bhushan 	if (irq < 0)
311ef9e7fe2SBharat Bhushan 		return dev_err_probe(&pdev->dev, irq, "IRQ resource not found\n");
312ef9e7fe2SBharat Bhushan 
313ef9e7fe2SBharat Bhushan 	err = devm_request_irq(dev, irq, gti_wdt_interrupt, 0,
314ef9e7fe2SBharat Bhushan 			       pdev->name, &priv->wdev);
315ef9e7fe2SBharat Bhushan 	if (err)
316ef9e7fe2SBharat Bhushan 		return dev_err_probe(dev, err, "Failed to register interrupt handler\n");
317ef9e7fe2SBharat Bhushan 
318ef9e7fe2SBharat Bhushan 	dev_info(dev, "Watchdog enabled (timeout=%d sec)\n", wdog_dev->timeout);
319ef9e7fe2SBharat Bhushan 	return 0;
320ef9e7fe2SBharat Bhushan }
321ef9e7fe2SBharat Bhushan 
322ef9e7fe2SBharat Bhushan static const struct of_device_id gti_wdt_of_match[] = {
323ef9e7fe2SBharat Bhushan 	{ .compatible = "marvell,cn9670-wdt", .data = &match_data_octeontx2},
324ef9e7fe2SBharat Bhushan 	{ .compatible = "marvell,cn10624-wdt", .data = &match_data_cn10k},
325ef9e7fe2SBharat Bhushan 	{ },
326ef9e7fe2SBharat Bhushan };
327ef9e7fe2SBharat Bhushan MODULE_DEVICE_TABLE(of, gti_wdt_of_match);
328ef9e7fe2SBharat Bhushan 
329ef9e7fe2SBharat Bhushan static struct platform_driver gti_wdt_driver = {
330ef9e7fe2SBharat Bhushan 	.driver = {
331ef9e7fe2SBharat Bhushan 		.name = "gti-wdt",
332ef9e7fe2SBharat Bhushan 		.of_match_table = gti_wdt_of_match,
333ef9e7fe2SBharat Bhushan 	},
334ef9e7fe2SBharat Bhushan 	.probe = gti_wdt_probe,
335ef9e7fe2SBharat Bhushan };
336ef9e7fe2SBharat Bhushan module_platform_driver(gti_wdt_driver);
337ef9e7fe2SBharat Bhushan 
338ef9e7fe2SBharat Bhushan MODULE_AUTHOR("Bharat Bhushan <bbhushan2@marvell.com>");
339ef9e7fe2SBharat Bhushan MODULE_DESCRIPTION("Marvell GTI watchdog driver");
340ef9e7fe2SBharat Bhushan MODULE_LICENSE("GPL");
341