xref: /openbmc/linux/drivers/usb/musb/musb_gadget.c (revision 28efb0046512e8a13ed9f9bdf0d68d10bbfbe9cf)
1 /*
2  * MUSB OTG driver peripheral support
3  *
4  * Copyright 2005 Mentor Graphics Corporation
5  * Copyright (C) 2005-2006 by Texas Instruments
6  * Copyright (C) 2006-2007 Nokia Corporation
7  * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License
11  * version 2 as published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16  * General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21  * 02110-1301 USA
22  *
23  * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
26  * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  *
34  */
35 
36 #include <linux/kernel.h>
37 #include <linux/list.h>
38 #include <linux/timer.h>
39 #include <linux/module.h>
40 #include <linux/smp.h>
41 #include <linux/spinlock.h>
42 #include <linux/delay.h>
43 #include <linux/dma-mapping.h>
44 #include <linux/slab.h>
45 
46 #include "musb_core.h"
47 #include "musb_trace.h"
48 
49 
50 /* ----------------------------------------------------------------------- */
51 
52 #define is_buffer_mapped(req) (is_dma_capable() && \
53 					(req->map_state != UN_MAPPED))
54 
55 /* Maps the buffer to dma  */
56 
57 static inline void map_dma_buffer(struct musb_request *request,
58 			struct musb *musb, struct musb_ep *musb_ep)
59 {
60 	int compatible = true;
61 	struct dma_controller *dma = musb->dma_controller;
62 
63 	request->map_state = UN_MAPPED;
64 
65 	if (!is_dma_capable() || !musb_ep->dma)
66 		return;
67 
68 	/* Check if DMA engine can handle this request.
69 	 * DMA code must reject the USB request explicitly.
70 	 * Default behaviour is to map the request.
71 	 */
72 	if (dma->is_compatible)
73 		compatible = dma->is_compatible(musb_ep->dma,
74 				musb_ep->packet_sz, request->request.buf,
75 				request->request.length);
76 	if (!compatible)
77 		return;
78 
79 	if (request->request.dma == DMA_ADDR_INVALID) {
80 		dma_addr_t dma_addr;
81 		int ret;
82 
83 		dma_addr = dma_map_single(
84 				musb->controller,
85 				request->request.buf,
86 				request->request.length,
87 				request->tx
88 					? DMA_TO_DEVICE
89 					: DMA_FROM_DEVICE);
90 		ret = dma_mapping_error(musb->controller, dma_addr);
91 		if (ret)
92 			return;
93 
94 		request->request.dma = dma_addr;
95 		request->map_state = MUSB_MAPPED;
96 	} else {
97 		dma_sync_single_for_device(musb->controller,
98 			request->request.dma,
99 			request->request.length,
100 			request->tx
101 				? DMA_TO_DEVICE
102 				: DMA_FROM_DEVICE);
103 		request->map_state = PRE_MAPPED;
104 	}
105 }
106 
107 /* Unmap the buffer from dma and maps it back to cpu */
108 static inline void unmap_dma_buffer(struct musb_request *request,
109 				struct musb *musb)
110 {
111 	struct musb_ep *musb_ep = request->ep;
112 
113 	if (!is_buffer_mapped(request) || !musb_ep->dma)
114 		return;
115 
116 	if (request->request.dma == DMA_ADDR_INVALID) {
117 		dev_vdbg(musb->controller,
118 				"not unmapping a never mapped buffer\n");
119 		return;
120 	}
121 	if (request->map_state == MUSB_MAPPED) {
122 		dma_unmap_single(musb->controller,
123 			request->request.dma,
124 			request->request.length,
125 			request->tx
126 				? DMA_TO_DEVICE
127 				: DMA_FROM_DEVICE);
128 		request->request.dma = DMA_ADDR_INVALID;
129 	} else { /* PRE_MAPPED */
130 		dma_sync_single_for_cpu(musb->controller,
131 			request->request.dma,
132 			request->request.length,
133 			request->tx
134 				? DMA_TO_DEVICE
135 				: DMA_FROM_DEVICE);
136 	}
137 	request->map_state = UN_MAPPED;
138 }
139 
140 /*
141  * Immediately complete a request.
142  *
143  * @param request the request to complete
144  * @param status the status to complete the request with
145  * Context: controller locked, IRQs blocked.
146  */
147 void musb_g_giveback(
148 	struct musb_ep		*ep,
149 	struct usb_request	*request,
150 	int			status)
151 __releases(ep->musb->lock)
152 __acquires(ep->musb->lock)
153 {
154 	struct musb_request	*req;
155 	struct musb		*musb;
156 	int			busy = ep->busy;
157 
158 	req = to_musb_request(request);
159 
160 	list_del(&req->list);
161 	if (req->request.status == -EINPROGRESS)
162 		req->request.status = status;
163 	musb = req->musb;
164 
165 	ep->busy = 1;
166 	spin_unlock(&musb->lock);
167 
168 	if (!dma_mapping_error(&musb->g.dev, request->dma))
169 		unmap_dma_buffer(req, musb);
170 
171 	trace_musb_req_gb(req);
172 	usb_gadget_giveback_request(&req->ep->end_point, &req->request);
173 	spin_lock(&musb->lock);
174 	ep->busy = busy;
175 }
176 
177 /* ----------------------------------------------------------------------- */
178 
179 /*
180  * Abort requests queued to an endpoint using the status. Synchronous.
181  * caller locked controller and blocked irqs, and selected this ep.
182  */
183 static void nuke(struct musb_ep *ep, const int status)
184 {
185 	struct musb		*musb = ep->musb;
186 	struct musb_request	*req = NULL;
187 	void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
188 
189 	ep->busy = 1;
190 
191 	if (is_dma_capable() && ep->dma) {
192 		struct dma_controller	*c = ep->musb->dma_controller;
193 		int value;
194 
195 		if (ep->is_in) {
196 			/*
197 			 * The programming guide says that we must not clear
198 			 * the DMAMODE bit before DMAENAB, so we only
199 			 * clear it in the second write...
200 			 */
201 			musb_writew(epio, MUSB_TXCSR,
202 				    MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
203 			musb_writew(epio, MUSB_TXCSR,
204 					0 | MUSB_TXCSR_FLUSHFIFO);
205 		} else {
206 			musb_writew(epio, MUSB_RXCSR,
207 					0 | MUSB_RXCSR_FLUSHFIFO);
208 			musb_writew(epio, MUSB_RXCSR,
209 					0 | MUSB_RXCSR_FLUSHFIFO);
210 		}
211 
212 		value = c->channel_abort(ep->dma);
213 		musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
214 		c->channel_release(ep->dma);
215 		ep->dma = NULL;
216 	}
217 
218 	while (!list_empty(&ep->req_list)) {
219 		req = list_first_entry(&ep->req_list, struct musb_request, list);
220 		musb_g_giveback(ep, &req->request, status);
221 	}
222 }
223 
224 /* ----------------------------------------------------------------------- */
225 
226 /* Data transfers - pure PIO, pure DMA, or mixed mode */
227 
228 /*
229  * This assumes the separate CPPI engine is responding to DMA requests
230  * from the usb core ... sequenced a bit differently from mentor dma.
231  */
232 
233 static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
234 {
235 	if (can_bulk_split(musb, ep->type))
236 		return ep->hw_ep->max_packet_sz_tx;
237 	else
238 		return ep->packet_sz;
239 }
240 
241 /*
242  * An endpoint is transmitting data. This can be called either from
243  * the IRQ routine or from ep.queue() to kickstart a request on an
244  * endpoint.
245  *
246  * Context: controller locked, IRQs blocked, endpoint selected
247  */
248 static void txstate(struct musb *musb, struct musb_request *req)
249 {
250 	u8			epnum = req->epnum;
251 	struct musb_ep		*musb_ep;
252 	void __iomem		*epio = musb->endpoints[epnum].regs;
253 	struct usb_request	*request;
254 	u16			fifo_count = 0, csr;
255 	int			use_dma = 0;
256 
257 	musb_ep = req->ep;
258 
259 	/* Check if EP is disabled */
260 	if (!musb_ep->desc) {
261 		musb_dbg(musb, "ep:%s disabled - ignore request",
262 						musb_ep->end_point.name);
263 		return;
264 	}
265 
266 	/* we shouldn't get here while DMA is active ... but we do ... */
267 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
268 		musb_dbg(musb, "dma pending...");
269 		return;
270 	}
271 
272 	/* read TXCSR before */
273 	csr = musb_readw(epio, MUSB_TXCSR);
274 
275 	request = &req->request;
276 	fifo_count = min(max_ep_writesize(musb, musb_ep),
277 			(int)(request->length - request->actual));
278 
279 	if (csr & MUSB_TXCSR_TXPKTRDY) {
280 		musb_dbg(musb, "%s old packet still ready , txcsr %03x",
281 				musb_ep->end_point.name, csr);
282 		return;
283 	}
284 
285 	if (csr & MUSB_TXCSR_P_SENDSTALL) {
286 		musb_dbg(musb, "%s stalling, txcsr %03x",
287 				musb_ep->end_point.name, csr);
288 		return;
289 	}
290 
291 	musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
292 			epnum, musb_ep->packet_sz, fifo_count,
293 			csr);
294 
295 #ifndef	CONFIG_MUSB_PIO_ONLY
296 	if (is_buffer_mapped(req)) {
297 		struct dma_controller	*c = musb->dma_controller;
298 		size_t request_size;
299 
300 		/* setup DMA, then program endpoint CSR */
301 		request_size = min_t(size_t, request->length - request->actual,
302 					musb_ep->dma->max_len);
303 
304 		use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
305 
306 		/* MUSB_TXCSR_P_ISO is still set correctly */
307 
308 		if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
309 			if (request_size < musb_ep->packet_sz)
310 				musb_ep->dma->desired_mode = 0;
311 			else
312 				musb_ep->dma->desired_mode = 1;
313 
314 			use_dma = use_dma && c->channel_program(
315 					musb_ep->dma, musb_ep->packet_sz,
316 					musb_ep->dma->desired_mode,
317 					request->dma + request->actual, request_size);
318 			if (use_dma) {
319 				if (musb_ep->dma->desired_mode == 0) {
320 					/*
321 					 * We must not clear the DMAMODE bit
322 					 * before the DMAENAB bit -- and the
323 					 * latter doesn't always get cleared
324 					 * before we get here...
325 					 */
326 					csr &= ~(MUSB_TXCSR_AUTOSET
327 						| MUSB_TXCSR_DMAENAB);
328 					musb_writew(epio, MUSB_TXCSR, csr
329 						| MUSB_TXCSR_P_WZC_BITS);
330 					csr &= ~MUSB_TXCSR_DMAMODE;
331 					csr |= (MUSB_TXCSR_DMAENAB |
332 							MUSB_TXCSR_MODE);
333 					/* against programming guide */
334 				} else {
335 					csr |= (MUSB_TXCSR_DMAENAB
336 							| MUSB_TXCSR_DMAMODE
337 							| MUSB_TXCSR_MODE);
338 					/*
339 					 * Enable Autoset according to table
340 					 * below
341 					 * bulk_split hb_mult	Autoset_Enable
342 					 *	0	0	Yes(Normal)
343 					 *	0	>0	No(High BW ISO)
344 					 *	1	0	Yes(HS bulk)
345 					 *	1	>0	Yes(FS bulk)
346 					 */
347 					if (!musb_ep->hb_mult ||
348 					    can_bulk_split(musb,
349 							   musb_ep->type))
350 						csr |= MUSB_TXCSR_AUTOSET;
351 				}
352 				csr &= ~MUSB_TXCSR_P_UNDERRUN;
353 
354 				musb_writew(epio, MUSB_TXCSR, csr);
355 			}
356 		}
357 
358 		if (is_cppi_enabled(musb)) {
359 			/* program endpoint CSR first, then setup DMA */
360 			csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
361 			csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
362 				MUSB_TXCSR_MODE;
363 			musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
364 						~MUSB_TXCSR_P_UNDERRUN) | csr);
365 
366 			/* ensure writebuffer is empty */
367 			csr = musb_readw(epio, MUSB_TXCSR);
368 
369 			/*
370 			 * NOTE host side sets DMAENAB later than this; both are
371 			 * OK since the transfer dma glue (between CPPI and
372 			 * Mentor fifos) just tells CPPI it could start. Data
373 			 * only moves to the USB TX fifo when both fifos are
374 			 * ready.
375 			 */
376 			/*
377 			 * "mode" is irrelevant here; handle terminating ZLPs
378 			 * like PIO does, since the hardware RNDIS mode seems
379 			 * unreliable except for the
380 			 * last-packet-is-already-short case.
381 			 */
382 			use_dma = use_dma && c->channel_program(
383 					musb_ep->dma, musb_ep->packet_sz,
384 					0,
385 					request->dma + request->actual,
386 					request_size);
387 			if (!use_dma) {
388 				c->channel_release(musb_ep->dma);
389 				musb_ep->dma = NULL;
390 				csr &= ~MUSB_TXCSR_DMAENAB;
391 				musb_writew(epio, MUSB_TXCSR, csr);
392 				/* invariant: prequest->buf is non-null */
393 			}
394 		} else if (tusb_dma_omap(musb))
395 			use_dma = use_dma && c->channel_program(
396 					musb_ep->dma, musb_ep->packet_sz,
397 					request->zero,
398 					request->dma + request->actual,
399 					request_size);
400 	}
401 #endif
402 
403 	if (!use_dma) {
404 		/*
405 		 * Unmap the dma buffer back to cpu if dma channel
406 		 * programming fails
407 		 */
408 		unmap_dma_buffer(req, musb);
409 
410 		musb_write_fifo(musb_ep->hw_ep, fifo_count,
411 				(u8 *) (request->buf + request->actual));
412 		request->actual += fifo_count;
413 		csr |= MUSB_TXCSR_TXPKTRDY;
414 		csr &= ~MUSB_TXCSR_P_UNDERRUN;
415 		musb_writew(epio, MUSB_TXCSR, csr);
416 	}
417 
418 	/* host may already have the data when this message shows... */
419 	musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
420 			musb_ep->end_point.name, use_dma ? "dma" : "pio",
421 			request->actual, request->length,
422 			musb_readw(epio, MUSB_TXCSR),
423 			fifo_count,
424 			musb_readw(epio, MUSB_TXMAXP));
425 }
426 
427 /*
428  * FIFO state update (e.g. data ready).
429  * Called from IRQ,  with controller locked.
430  */
431 void musb_g_tx(struct musb *musb, u8 epnum)
432 {
433 	u16			csr;
434 	struct musb_request	*req;
435 	struct usb_request	*request;
436 	u8 __iomem		*mbase = musb->mregs;
437 	struct musb_ep		*musb_ep = &musb->endpoints[epnum].ep_in;
438 	void __iomem		*epio = musb->endpoints[epnum].regs;
439 	struct dma_channel	*dma;
440 
441 	musb_ep_select(mbase, epnum);
442 	req = next_request(musb_ep);
443 	request = &req->request;
444 
445 	trace_musb_req_tx(req);
446 	csr = musb_readw(epio, MUSB_TXCSR);
447 	musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
448 
449 	dma = is_dma_capable() ? musb_ep->dma : NULL;
450 
451 	/*
452 	 * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
453 	 * probably rates reporting as a host error.
454 	 */
455 	if (csr & MUSB_TXCSR_P_SENTSTALL) {
456 		csr |=	MUSB_TXCSR_P_WZC_BITS;
457 		csr &= ~MUSB_TXCSR_P_SENTSTALL;
458 		musb_writew(epio, MUSB_TXCSR, csr);
459 		return;
460 	}
461 
462 	if (csr & MUSB_TXCSR_P_UNDERRUN) {
463 		/* We NAKed, no big deal... little reason to care. */
464 		csr |=	 MUSB_TXCSR_P_WZC_BITS;
465 		csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
466 		musb_writew(epio, MUSB_TXCSR, csr);
467 		dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
468 				epnum, request);
469 	}
470 
471 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
472 		/*
473 		 * SHOULD NOT HAPPEN... has with CPPI though, after
474 		 * changing SENDSTALL (and other cases); harmless?
475 		 */
476 		musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
477 		return;
478 	}
479 
480 	if (request) {
481 		u8	is_dma = 0;
482 		bool	short_packet = false;
483 
484 		if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
485 			is_dma = 1;
486 			csr |= MUSB_TXCSR_P_WZC_BITS;
487 			csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
488 				 MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
489 			musb_writew(epio, MUSB_TXCSR, csr);
490 			/* Ensure writebuffer is empty. */
491 			csr = musb_readw(epio, MUSB_TXCSR);
492 			request->actual += musb_ep->dma->actual_len;
493 			musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
494 				epnum, csr, musb_ep->dma->actual_len, request);
495 		}
496 
497 		/*
498 		 * First, maybe a terminating short packet. Some DMA
499 		 * engines might handle this by themselves.
500 		 */
501 		if ((request->zero && request->length)
502 			&& (request->length % musb_ep->packet_sz == 0)
503 			&& (request->actual == request->length))
504 				short_packet = true;
505 
506 		if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
507 			(is_dma && (!dma->desired_mode ||
508 				(request->actual &
509 					(musb_ep->packet_sz - 1)))))
510 				short_packet = true;
511 
512 		if (short_packet) {
513 			/*
514 			 * On DMA completion, FIFO may not be
515 			 * available yet...
516 			 */
517 			if (csr & MUSB_TXCSR_TXPKTRDY)
518 				return;
519 
520 			musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
521 					| MUSB_TXCSR_TXPKTRDY);
522 			request->zero = 0;
523 		}
524 
525 		if (request->actual == request->length) {
526 			musb_g_giveback(musb_ep, request, 0);
527 			/*
528 			 * In the giveback function the MUSB lock is
529 			 * released and acquired after sometime. During
530 			 * this time period the INDEX register could get
531 			 * changed by the gadget_queue function especially
532 			 * on SMP systems. Reselect the INDEX to be sure
533 			 * we are reading/modifying the right registers
534 			 */
535 			musb_ep_select(mbase, epnum);
536 			req = musb_ep->desc ? next_request(musb_ep) : NULL;
537 			if (!req) {
538 				musb_dbg(musb, "%s idle now",
539 					musb_ep->end_point.name);
540 				return;
541 			}
542 		}
543 
544 		txstate(musb, req);
545 	}
546 }
547 
548 /* ------------------------------------------------------------ */
549 
550 /*
551  * Context: controller locked, IRQs blocked, endpoint selected
552  */
553 static void rxstate(struct musb *musb, struct musb_request *req)
554 {
555 	const u8		epnum = req->epnum;
556 	struct usb_request	*request = &req->request;
557 	struct musb_ep		*musb_ep;
558 	void __iomem		*epio = musb->endpoints[epnum].regs;
559 	unsigned		len = 0;
560 	u16			fifo_count;
561 	u16			csr = musb_readw(epio, MUSB_RXCSR);
562 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
563 	u8			use_mode_1;
564 
565 	if (hw_ep->is_shared_fifo)
566 		musb_ep = &hw_ep->ep_in;
567 	else
568 		musb_ep = &hw_ep->ep_out;
569 
570 	fifo_count = musb_ep->packet_sz;
571 
572 	/* Check if EP is disabled */
573 	if (!musb_ep->desc) {
574 		musb_dbg(musb, "ep:%s disabled - ignore request",
575 						musb_ep->end_point.name);
576 		return;
577 	}
578 
579 	/* We shouldn't get here while DMA is active, but we do... */
580 	if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
581 		musb_dbg(musb, "DMA pending...");
582 		return;
583 	}
584 
585 	if (csr & MUSB_RXCSR_P_SENDSTALL) {
586 		musb_dbg(musb, "%s stalling, RXCSR %04x",
587 		    musb_ep->end_point.name, csr);
588 		return;
589 	}
590 
591 	if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
592 		struct dma_controller	*c = musb->dma_controller;
593 		struct dma_channel	*channel = musb_ep->dma;
594 
595 		/* NOTE:  CPPI won't actually stop advancing the DMA
596 		 * queue after short packet transfers, so this is almost
597 		 * always going to run as IRQ-per-packet DMA so that
598 		 * faults will be handled correctly.
599 		 */
600 		if (c->channel_program(channel,
601 				musb_ep->packet_sz,
602 				!request->short_not_ok,
603 				request->dma + request->actual,
604 				request->length - request->actual)) {
605 
606 			/* make sure that if an rxpkt arrived after the irq,
607 			 * the cppi engine will be ready to take it as soon
608 			 * as DMA is enabled
609 			 */
610 			csr &= ~(MUSB_RXCSR_AUTOCLEAR
611 					| MUSB_RXCSR_DMAMODE);
612 			csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
613 			musb_writew(epio, MUSB_RXCSR, csr);
614 			return;
615 		}
616 	}
617 
618 	if (csr & MUSB_RXCSR_RXPKTRDY) {
619 		fifo_count = musb_readw(epio, MUSB_RXCOUNT);
620 
621 		/*
622 		 * Enable Mode 1 on RX transfers only when short_not_ok flag
623 		 * is set. Currently short_not_ok flag is set only from
624 		 * file_storage and f_mass_storage drivers
625 		 */
626 
627 		if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
628 			use_mode_1 = 1;
629 		else
630 			use_mode_1 = 0;
631 
632 		if (request->actual < request->length) {
633 			if (!is_buffer_mapped(req))
634 				goto buffer_aint_mapped;
635 
636 			if (musb_dma_inventra(musb)) {
637 				struct dma_controller	*c;
638 				struct dma_channel	*channel;
639 				int			use_dma = 0;
640 				unsigned int transfer_size;
641 
642 				c = musb->dma_controller;
643 				channel = musb_ep->dma;
644 
645 	/* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
646 	 * mode 0 only. So we do not get endpoint interrupts due to DMA
647 	 * completion. We only get interrupts from DMA controller.
648 	 *
649 	 * We could operate in DMA mode 1 if we knew the size of the tranfer
650 	 * in advance. For mass storage class, request->length = what the host
651 	 * sends, so that'd work.  But for pretty much everything else,
652 	 * request->length is routinely more than what the host sends. For
653 	 * most these gadgets, end of is signified either by a short packet,
654 	 * or filling the last byte of the buffer.  (Sending extra data in
655 	 * that last pckate should trigger an overflow fault.)  But in mode 1,
656 	 * we don't get DMA completion interrupt for short packets.
657 	 *
658 	 * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
659 	 * to get endpoint interrupt on every DMA req, but that didn't seem
660 	 * to work reliably.
661 	 *
662 	 * REVISIT an updated g_file_storage can set req->short_not_ok, which
663 	 * then becomes usable as a runtime "use mode 1" hint...
664 	 */
665 
666 				/* Experimental: Mode1 works with mass storage use cases */
667 				if (use_mode_1) {
668 					csr |= MUSB_RXCSR_AUTOCLEAR;
669 					musb_writew(epio, MUSB_RXCSR, csr);
670 					csr |= MUSB_RXCSR_DMAENAB;
671 					musb_writew(epio, MUSB_RXCSR, csr);
672 
673 					/*
674 					 * this special sequence (enabling and then
675 					 * disabling MUSB_RXCSR_DMAMODE) is required
676 					 * to get DMAReq to activate
677 					 */
678 					musb_writew(epio, MUSB_RXCSR,
679 						csr | MUSB_RXCSR_DMAMODE);
680 					musb_writew(epio, MUSB_RXCSR, csr);
681 
682 					transfer_size = min_t(unsigned int,
683 							request->length -
684 							request->actual,
685 							channel->max_len);
686 					musb_ep->dma->desired_mode = 1;
687 				} else {
688 					if (!musb_ep->hb_mult &&
689 						musb_ep->hw_ep->rx_double_buffered)
690 						csr |= MUSB_RXCSR_AUTOCLEAR;
691 					csr |= MUSB_RXCSR_DMAENAB;
692 					musb_writew(epio, MUSB_RXCSR, csr);
693 
694 					transfer_size = min(request->length - request->actual,
695 							(unsigned)fifo_count);
696 					musb_ep->dma->desired_mode = 0;
697 				}
698 
699 				use_dma = c->channel_program(
700 						channel,
701 						musb_ep->packet_sz,
702 						channel->desired_mode,
703 						request->dma
704 						+ request->actual,
705 						transfer_size);
706 
707 				if (use_dma)
708 					return;
709 			}
710 
711 			if ((musb_dma_ux500(musb)) &&
712 				(request->actual < request->length)) {
713 
714 				struct dma_controller *c;
715 				struct dma_channel *channel;
716 				unsigned int transfer_size = 0;
717 
718 				c = musb->dma_controller;
719 				channel = musb_ep->dma;
720 
721 				/* In case first packet is short */
722 				if (fifo_count < musb_ep->packet_sz)
723 					transfer_size = fifo_count;
724 				else if (request->short_not_ok)
725 					transfer_size =	min_t(unsigned int,
726 							request->length -
727 							request->actual,
728 							channel->max_len);
729 				else
730 					transfer_size = min_t(unsigned int,
731 							request->length -
732 							request->actual,
733 							(unsigned)fifo_count);
734 
735 				csr &= ~MUSB_RXCSR_DMAMODE;
736 				csr |= (MUSB_RXCSR_DMAENAB |
737 					MUSB_RXCSR_AUTOCLEAR);
738 
739 				musb_writew(epio, MUSB_RXCSR, csr);
740 
741 				if (transfer_size <= musb_ep->packet_sz) {
742 					musb_ep->dma->desired_mode = 0;
743 				} else {
744 					musb_ep->dma->desired_mode = 1;
745 					/* Mode must be set after DMAENAB */
746 					csr |= MUSB_RXCSR_DMAMODE;
747 					musb_writew(epio, MUSB_RXCSR, csr);
748 				}
749 
750 				if (c->channel_program(channel,
751 							musb_ep->packet_sz,
752 							channel->desired_mode,
753 							request->dma
754 							+ request->actual,
755 							transfer_size))
756 
757 					return;
758 			}
759 
760 			len = request->length - request->actual;
761 			musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
762 					musb_ep->end_point.name,
763 					fifo_count, len,
764 					musb_ep->packet_sz);
765 
766 			fifo_count = min_t(unsigned, len, fifo_count);
767 
768 			if (tusb_dma_omap(musb)) {
769 				struct dma_controller *c = musb->dma_controller;
770 				struct dma_channel *channel = musb_ep->dma;
771 				u32 dma_addr = request->dma + request->actual;
772 				int ret;
773 
774 				ret = c->channel_program(channel,
775 						musb_ep->packet_sz,
776 						channel->desired_mode,
777 						dma_addr,
778 						fifo_count);
779 				if (ret)
780 					return;
781 			}
782 
783 			/*
784 			 * Unmap the dma buffer back to cpu if dma channel
785 			 * programming fails. This buffer is mapped if the
786 			 * channel allocation is successful
787 			 */
788 			unmap_dma_buffer(req, musb);
789 
790 			/*
791 			 * Clear DMAENAB and AUTOCLEAR for the
792 			 * PIO mode transfer
793 			 */
794 			csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
795 			musb_writew(epio, MUSB_RXCSR, csr);
796 
797 buffer_aint_mapped:
798 			musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
799 					(request->buf + request->actual));
800 			request->actual += fifo_count;
801 
802 			/* REVISIT if we left anything in the fifo, flush
803 			 * it and report -EOVERFLOW
804 			 */
805 
806 			/* ack the read! */
807 			csr |= MUSB_RXCSR_P_WZC_BITS;
808 			csr &= ~MUSB_RXCSR_RXPKTRDY;
809 			musb_writew(epio, MUSB_RXCSR, csr);
810 		}
811 	}
812 
813 	/* reach the end or short packet detected */
814 	if (request->actual == request->length ||
815 	    fifo_count < musb_ep->packet_sz)
816 		musb_g_giveback(musb_ep, request, 0);
817 }
818 
819 /*
820  * Data ready for a request; called from IRQ
821  */
822 void musb_g_rx(struct musb *musb, u8 epnum)
823 {
824 	u16			csr;
825 	struct musb_request	*req;
826 	struct usb_request	*request;
827 	void __iomem		*mbase = musb->mregs;
828 	struct musb_ep		*musb_ep;
829 	void __iomem		*epio = musb->endpoints[epnum].regs;
830 	struct dma_channel	*dma;
831 	struct musb_hw_ep	*hw_ep = &musb->endpoints[epnum];
832 
833 	if (hw_ep->is_shared_fifo)
834 		musb_ep = &hw_ep->ep_in;
835 	else
836 		musb_ep = &hw_ep->ep_out;
837 
838 	musb_ep_select(mbase, epnum);
839 
840 	req = next_request(musb_ep);
841 	if (!req)
842 		return;
843 
844 	trace_musb_req_rx(req);
845 	request = &req->request;
846 
847 	csr = musb_readw(epio, MUSB_RXCSR);
848 	dma = is_dma_capable() ? musb_ep->dma : NULL;
849 
850 	musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
851 			csr, dma ? " (dma)" : "", request);
852 
853 	if (csr & MUSB_RXCSR_P_SENTSTALL) {
854 		csr |= MUSB_RXCSR_P_WZC_BITS;
855 		csr &= ~MUSB_RXCSR_P_SENTSTALL;
856 		musb_writew(epio, MUSB_RXCSR, csr);
857 		return;
858 	}
859 
860 	if (csr & MUSB_RXCSR_P_OVERRUN) {
861 		/* csr |= MUSB_RXCSR_P_WZC_BITS; */
862 		csr &= ~MUSB_RXCSR_P_OVERRUN;
863 		musb_writew(epio, MUSB_RXCSR, csr);
864 
865 		musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
866 		if (request->status == -EINPROGRESS)
867 			request->status = -EOVERFLOW;
868 	}
869 	if (csr & MUSB_RXCSR_INCOMPRX) {
870 		/* REVISIT not necessarily an error */
871 		musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
872 	}
873 
874 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
875 		/* "should not happen"; likely RXPKTRDY pending for DMA */
876 		musb_dbg(musb, "%s busy, csr %04x",
877 			musb_ep->end_point.name, csr);
878 		return;
879 	}
880 
881 	if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
882 		csr &= ~(MUSB_RXCSR_AUTOCLEAR
883 				| MUSB_RXCSR_DMAENAB
884 				| MUSB_RXCSR_DMAMODE);
885 		musb_writew(epio, MUSB_RXCSR,
886 			MUSB_RXCSR_P_WZC_BITS | csr);
887 
888 		request->actual += musb_ep->dma->actual_len;
889 
890 #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
891 	defined(CONFIG_USB_UX500_DMA)
892 		/* Autoclear doesn't clear RxPktRdy for short packets */
893 		if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
894 				|| (dma->actual_len
895 					& (musb_ep->packet_sz - 1))) {
896 			/* ack the read! */
897 			csr &= ~MUSB_RXCSR_RXPKTRDY;
898 			musb_writew(epio, MUSB_RXCSR, csr);
899 		}
900 
901 		/* incomplete, and not short? wait for next IN packet */
902 		if ((request->actual < request->length)
903 				&& (musb_ep->dma->actual_len
904 					== musb_ep->packet_sz)) {
905 			/* In double buffer case, continue to unload fifo if
906  			 * there is Rx packet in FIFO.
907  			 **/
908 			csr = musb_readw(epio, MUSB_RXCSR);
909 			if ((csr & MUSB_RXCSR_RXPKTRDY) &&
910 				hw_ep->rx_double_buffered)
911 				goto exit;
912 			return;
913 		}
914 #endif
915 		musb_g_giveback(musb_ep, request, 0);
916 		/*
917 		 * In the giveback function the MUSB lock is
918 		 * released and acquired after sometime. During
919 		 * this time period the INDEX register could get
920 		 * changed by the gadget_queue function especially
921 		 * on SMP systems. Reselect the INDEX to be sure
922 		 * we are reading/modifying the right registers
923 		 */
924 		musb_ep_select(mbase, epnum);
925 
926 		req = next_request(musb_ep);
927 		if (!req)
928 			return;
929 	}
930 #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
931 	defined(CONFIG_USB_UX500_DMA)
932 exit:
933 #endif
934 	/* Analyze request */
935 	rxstate(musb, req);
936 }
937 
938 /* ------------------------------------------------------------ */
939 
940 static int musb_gadget_enable(struct usb_ep *ep,
941 			const struct usb_endpoint_descriptor *desc)
942 {
943 	unsigned long		flags;
944 	struct musb_ep		*musb_ep;
945 	struct musb_hw_ep	*hw_ep;
946 	void __iomem		*regs;
947 	struct musb		*musb;
948 	void __iomem	*mbase;
949 	u8		epnum;
950 	u16		csr;
951 	unsigned	tmp;
952 	int		status = -EINVAL;
953 
954 	if (!ep || !desc)
955 		return -EINVAL;
956 
957 	musb_ep = to_musb_ep(ep);
958 	hw_ep = musb_ep->hw_ep;
959 	regs = hw_ep->regs;
960 	musb = musb_ep->musb;
961 	mbase = musb->mregs;
962 	epnum = musb_ep->current_epnum;
963 
964 	spin_lock_irqsave(&musb->lock, flags);
965 
966 	if (musb_ep->desc) {
967 		status = -EBUSY;
968 		goto fail;
969 	}
970 	musb_ep->type = usb_endpoint_type(desc);
971 
972 	/* check direction and (later) maxpacket size against endpoint */
973 	if (usb_endpoint_num(desc) != epnum)
974 		goto fail;
975 
976 	/* REVISIT this rules out high bandwidth periodic transfers */
977 	tmp = usb_endpoint_maxp_mult(desc) - 1;
978 	if (tmp) {
979 		int ok;
980 
981 		if (usb_endpoint_dir_in(desc))
982 			ok = musb->hb_iso_tx;
983 		else
984 			ok = musb->hb_iso_rx;
985 
986 		if (!ok) {
987 			musb_dbg(musb, "no support for high bandwidth ISO");
988 			goto fail;
989 		}
990 		musb_ep->hb_mult = tmp;
991 	} else {
992 		musb_ep->hb_mult = 0;
993 	}
994 
995 	musb_ep->packet_sz = usb_endpoint_maxp(desc);
996 	tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
997 
998 	/* enable the interrupts for the endpoint, set the endpoint
999 	 * packet size (or fail), set the mode, clear the fifo
1000 	 */
1001 	musb_ep_select(mbase, epnum);
1002 	if (usb_endpoint_dir_in(desc)) {
1003 
1004 		if (hw_ep->is_shared_fifo)
1005 			musb_ep->is_in = 1;
1006 		if (!musb_ep->is_in)
1007 			goto fail;
1008 
1009 		if (tmp > hw_ep->max_packet_sz_tx) {
1010 			musb_dbg(musb, "packet size beyond hardware FIFO size");
1011 			goto fail;
1012 		}
1013 
1014 		musb->intrtxe |= (1 << epnum);
1015 		musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
1016 
1017 		/* REVISIT if can_bulk_split(), use by updating "tmp";
1018 		 * likewise high bandwidth periodic tx
1019 		 */
1020 		/* Set TXMAXP with the FIFO size of the endpoint
1021 		 * to disable double buffering mode.
1022 		 */
1023 		if (musb->double_buffer_not_ok) {
1024 			musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
1025 		} else {
1026 			if (can_bulk_split(musb, musb_ep->type))
1027 				musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
1028 							musb_ep->packet_sz) - 1;
1029 			musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
1030 					| (musb_ep->hb_mult << 11));
1031 		}
1032 
1033 		csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
1034 		if (musb_readw(regs, MUSB_TXCSR)
1035 				& MUSB_TXCSR_FIFONOTEMPTY)
1036 			csr |= MUSB_TXCSR_FLUSHFIFO;
1037 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1038 			csr |= MUSB_TXCSR_P_ISO;
1039 
1040 		/* set twice in case of double buffering */
1041 		musb_writew(regs, MUSB_TXCSR, csr);
1042 		/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1043 		musb_writew(regs, MUSB_TXCSR, csr);
1044 
1045 	} else {
1046 
1047 		if (hw_ep->is_shared_fifo)
1048 			musb_ep->is_in = 0;
1049 		if (musb_ep->is_in)
1050 			goto fail;
1051 
1052 		if (tmp > hw_ep->max_packet_sz_rx) {
1053 			musb_dbg(musb, "packet size beyond hardware FIFO size");
1054 			goto fail;
1055 		}
1056 
1057 		musb->intrrxe |= (1 << epnum);
1058 		musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
1059 
1060 		/* REVISIT if can_bulk_combine() use by updating "tmp"
1061 		 * likewise high bandwidth periodic rx
1062 		 */
1063 		/* Set RXMAXP with the FIFO size of the endpoint
1064 		 * to disable double buffering mode.
1065 		 */
1066 		if (musb->double_buffer_not_ok)
1067 			musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
1068 		else
1069 			musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
1070 					| (musb_ep->hb_mult << 11));
1071 
1072 		/* force shared fifo to OUT-only mode */
1073 		if (hw_ep->is_shared_fifo) {
1074 			csr = musb_readw(regs, MUSB_TXCSR);
1075 			csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
1076 			musb_writew(regs, MUSB_TXCSR, csr);
1077 		}
1078 
1079 		csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
1080 		if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
1081 			csr |= MUSB_RXCSR_P_ISO;
1082 		else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
1083 			csr |= MUSB_RXCSR_DISNYET;
1084 
1085 		/* set twice in case of double buffering */
1086 		musb_writew(regs, MUSB_RXCSR, csr);
1087 		musb_writew(regs, MUSB_RXCSR, csr);
1088 	}
1089 
1090 	/* NOTE:  all the I/O code _should_ work fine without DMA, in case
1091 	 * for some reason you run out of channels here.
1092 	 */
1093 	if (is_dma_capable() && musb->dma_controller) {
1094 		struct dma_controller	*c = musb->dma_controller;
1095 
1096 		musb_ep->dma = c->channel_alloc(c, hw_ep,
1097 				(desc->bEndpointAddress & USB_DIR_IN));
1098 	} else
1099 		musb_ep->dma = NULL;
1100 
1101 	musb_ep->desc = desc;
1102 	musb_ep->busy = 0;
1103 	musb_ep->wedged = 0;
1104 	status = 0;
1105 
1106 	pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
1107 			musb_driver_name, musb_ep->end_point.name,
1108 			musb_ep_xfertype_string(musb_ep->type),
1109 			musb_ep->is_in ? "IN" : "OUT",
1110 			musb_ep->dma ? "dma, " : "",
1111 			musb_ep->packet_sz);
1112 
1113 	schedule_delayed_work(&musb->irq_work, 0);
1114 
1115 fail:
1116 	spin_unlock_irqrestore(&musb->lock, flags);
1117 	return status;
1118 }
1119 
1120 /*
1121  * Disable an endpoint flushing all requests queued.
1122  */
1123 static int musb_gadget_disable(struct usb_ep *ep)
1124 {
1125 	unsigned long	flags;
1126 	struct musb	*musb;
1127 	u8		epnum;
1128 	struct musb_ep	*musb_ep;
1129 	void __iomem	*epio;
1130 	int		status = 0;
1131 
1132 	musb_ep = to_musb_ep(ep);
1133 	musb = musb_ep->musb;
1134 	epnum = musb_ep->current_epnum;
1135 	epio = musb->endpoints[epnum].regs;
1136 
1137 	spin_lock_irqsave(&musb->lock, flags);
1138 	musb_ep_select(musb->mregs, epnum);
1139 
1140 	/* zero the endpoint sizes */
1141 	if (musb_ep->is_in) {
1142 		musb->intrtxe &= ~(1 << epnum);
1143 		musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
1144 		musb_writew(epio, MUSB_TXMAXP, 0);
1145 	} else {
1146 		musb->intrrxe &= ~(1 << epnum);
1147 		musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
1148 		musb_writew(epio, MUSB_RXMAXP, 0);
1149 	}
1150 
1151 	/* abort all pending DMA and requests */
1152 	nuke(musb_ep, -ESHUTDOWN);
1153 
1154 	musb_ep->desc = NULL;
1155 	musb_ep->end_point.desc = NULL;
1156 
1157 	schedule_delayed_work(&musb->irq_work, 0);
1158 
1159 	spin_unlock_irqrestore(&(musb->lock), flags);
1160 
1161 	musb_dbg(musb, "%s", musb_ep->end_point.name);
1162 
1163 	return status;
1164 }
1165 
1166 /*
1167  * Allocate a request for an endpoint.
1168  * Reused by ep0 code.
1169  */
1170 struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
1171 {
1172 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1173 	struct musb_request	*request = NULL;
1174 
1175 	request = kzalloc(sizeof *request, gfp_flags);
1176 	if (!request)
1177 		return NULL;
1178 
1179 	request->request.dma = DMA_ADDR_INVALID;
1180 	request->epnum = musb_ep->current_epnum;
1181 	request->ep = musb_ep;
1182 
1183 	trace_musb_req_alloc(request);
1184 	return &request->request;
1185 }
1186 
1187 /*
1188  * Free a request
1189  * Reused by ep0 code.
1190  */
1191 void musb_free_request(struct usb_ep *ep, struct usb_request *req)
1192 {
1193 	struct musb_request *request = to_musb_request(req);
1194 
1195 	trace_musb_req_free(request);
1196 	kfree(request);
1197 }
1198 
1199 static LIST_HEAD(buffers);
1200 
1201 struct free_record {
1202 	struct list_head	list;
1203 	struct device		*dev;
1204 	unsigned		bytes;
1205 	dma_addr_t		dma;
1206 };
1207 
1208 /*
1209  * Context: controller locked, IRQs blocked.
1210  */
1211 void musb_ep_restart(struct musb *musb, struct musb_request *req)
1212 {
1213 	trace_musb_req_start(req);
1214 	musb_ep_select(musb->mregs, req->epnum);
1215 	if (req->tx)
1216 		txstate(musb, req);
1217 	else
1218 		rxstate(musb, req);
1219 }
1220 
1221 static int musb_ep_restart_resume_work(struct musb *musb, void *data)
1222 {
1223 	struct musb_request *req = data;
1224 
1225 	musb_ep_restart(musb, req);
1226 
1227 	return 0;
1228 }
1229 
1230 static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
1231 			gfp_t gfp_flags)
1232 {
1233 	struct musb_ep		*musb_ep;
1234 	struct musb_request	*request;
1235 	struct musb		*musb;
1236 	int			status;
1237 	unsigned long		lockflags;
1238 
1239 	if (!ep || !req)
1240 		return -EINVAL;
1241 	if (!req->buf)
1242 		return -ENODATA;
1243 
1244 	musb_ep = to_musb_ep(ep);
1245 	musb = musb_ep->musb;
1246 
1247 	request = to_musb_request(req);
1248 	request->musb = musb;
1249 
1250 	if (request->ep != musb_ep)
1251 		return -EINVAL;
1252 
1253 	status = pm_runtime_get(musb->controller);
1254 	if ((status != -EINPROGRESS) && status < 0) {
1255 		dev_err(musb->controller,
1256 			"pm runtime get failed in %s\n",
1257 			__func__);
1258 		pm_runtime_put_noidle(musb->controller);
1259 
1260 		return status;
1261 	}
1262 	status = 0;
1263 
1264 	trace_musb_req_enq(request);
1265 
1266 	/* request is mine now... */
1267 	request->request.actual = 0;
1268 	request->request.status = -EINPROGRESS;
1269 	request->epnum = musb_ep->current_epnum;
1270 	request->tx = musb_ep->is_in;
1271 
1272 	map_dma_buffer(request, musb, musb_ep);
1273 
1274 	spin_lock_irqsave(&musb->lock, lockflags);
1275 
1276 	/* don't queue if the ep is down */
1277 	if (!musb_ep->desc) {
1278 		musb_dbg(musb, "req %p queued to %s while ep %s",
1279 				req, ep->name, "disabled");
1280 		status = -ESHUTDOWN;
1281 		unmap_dma_buffer(request, musb);
1282 		goto unlock;
1283 	}
1284 
1285 	/* add request to the list */
1286 	list_add_tail(&request->list, &musb_ep->req_list);
1287 
1288 	/* it this is the head of the queue, start i/o ... */
1289 	if (!musb_ep->busy && &request->list == musb_ep->req_list.next) {
1290 		status = musb_queue_resume_work(musb,
1291 						musb_ep_restart_resume_work,
1292 						request);
1293 		if (status < 0)
1294 			dev_err(musb->controller, "%s resume work: %i\n",
1295 				__func__, status);
1296 	}
1297 
1298 unlock:
1299 	spin_unlock_irqrestore(&musb->lock, lockflags);
1300 	pm_runtime_mark_last_busy(musb->controller);
1301 	pm_runtime_put_autosuspend(musb->controller);
1302 
1303 	return status;
1304 }
1305 
1306 static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
1307 {
1308 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1309 	struct musb_request	*req = to_musb_request(request);
1310 	struct musb_request	*r;
1311 	unsigned long		flags;
1312 	int			status = 0;
1313 	struct musb		*musb = musb_ep->musb;
1314 
1315 	if (!ep || !request || req->ep != musb_ep)
1316 		return -EINVAL;
1317 
1318 	trace_musb_req_deq(req);
1319 
1320 	spin_lock_irqsave(&musb->lock, flags);
1321 
1322 	list_for_each_entry(r, &musb_ep->req_list, list) {
1323 		if (r == req)
1324 			break;
1325 	}
1326 	if (r != req) {
1327 		dev_err(musb->controller, "request %p not queued to %s\n",
1328 				request, ep->name);
1329 		status = -EINVAL;
1330 		goto done;
1331 	}
1332 
1333 	/* if the hardware doesn't have the request, easy ... */
1334 	if (musb_ep->req_list.next != &req->list || musb_ep->busy)
1335 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1336 
1337 	/* ... else abort the dma transfer ... */
1338 	else if (is_dma_capable() && musb_ep->dma) {
1339 		struct dma_controller	*c = musb->dma_controller;
1340 
1341 		musb_ep_select(musb->mregs, musb_ep->current_epnum);
1342 		if (c->channel_abort)
1343 			status = c->channel_abort(musb_ep->dma);
1344 		else
1345 			status = -EBUSY;
1346 		if (status == 0)
1347 			musb_g_giveback(musb_ep, request, -ECONNRESET);
1348 	} else {
1349 		/* NOTE: by sticking to easily tested hardware/driver states,
1350 		 * we leave counting of in-flight packets imprecise.
1351 		 */
1352 		musb_g_giveback(musb_ep, request, -ECONNRESET);
1353 	}
1354 
1355 done:
1356 	spin_unlock_irqrestore(&musb->lock, flags);
1357 	return status;
1358 }
1359 
1360 /*
1361  * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
1362  * data but will queue requests.
1363  *
1364  * exported to ep0 code
1365  */
1366 static int musb_gadget_set_halt(struct usb_ep *ep, int value)
1367 {
1368 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1369 	u8			epnum = musb_ep->current_epnum;
1370 	struct musb		*musb = musb_ep->musb;
1371 	void __iomem		*epio = musb->endpoints[epnum].regs;
1372 	void __iomem		*mbase;
1373 	unsigned long		flags;
1374 	u16			csr;
1375 	struct musb_request	*request;
1376 	int			status = 0;
1377 
1378 	if (!ep)
1379 		return -EINVAL;
1380 	mbase = musb->mregs;
1381 
1382 	spin_lock_irqsave(&musb->lock, flags);
1383 
1384 	if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
1385 		status = -EINVAL;
1386 		goto done;
1387 	}
1388 
1389 	musb_ep_select(mbase, epnum);
1390 
1391 	request = next_request(musb_ep);
1392 	if (value) {
1393 		if (request) {
1394 			musb_dbg(musb, "request in progress, cannot halt %s",
1395 			    ep->name);
1396 			status = -EAGAIN;
1397 			goto done;
1398 		}
1399 		/* Cannot portably stall with non-empty FIFO */
1400 		if (musb_ep->is_in) {
1401 			csr = musb_readw(epio, MUSB_TXCSR);
1402 			if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1403 				musb_dbg(musb, "FIFO busy, cannot halt %s",
1404 						ep->name);
1405 				status = -EAGAIN;
1406 				goto done;
1407 			}
1408 		}
1409 	} else
1410 		musb_ep->wedged = 0;
1411 
1412 	/* set/clear the stall and toggle bits */
1413 	musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
1414 	if (musb_ep->is_in) {
1415 		csr = musb_readw(epio, MUSB_TXCSR);
1416 		csr |= MUSB_TXCSR_P_WZC_BITS
1417 			| MUSB_TXCSR_CLRDATATOG;
1418 		if (value)
1419 			csr |= MUSB_TXCSR_P_SENDSTALL;
1420 		else
1421 			csr &= ~(MUSB_TXCSR_P_SENDSTALL
1422 				| MUSB_TXCSR_P_SENTSTALL);
1423 		csr &= ~MUSB_TXCSR_TXPKTRDY;
1424 		musb_writew(epio, MUSB_TXCSR, csr);
1425 	} else {
1426 		csr = musb_readw(epio, MUSB_RXCSR);
1427 		csr |= MUSB_RXCSR_P_WZC_BITS
1428 			| MUSB_RXCSR_FLUSHFIFO
1429 			| MUSB_RXCSR_CLRDATATOG;
1430 		if (value)
1431 			csr |= MUSB_RXCSR_P_SENDSTALL;
1432 		else
1433 			csr &= ~(MUSB_RXCSR_P_SENDSTALL
1434 				| MUSB_RXCSR_P_SENTSTALL);
1435 		musb_writew(epio, MUSB_RXCSR, csr);
1436 	}
1437 
1438 	/* maybe start the first request in the queue */
1439 	if (!musb_ep->busy && !value && request) {
1440 		musb_dbg(musb, "restarting the request");
1441 		musb_ep_restart(musb, request);
1442 	}
1443 
1444 done:
1445 	spin_unlock_irqrestore(&musb->lock, flags);
1446 	return status;
1447 }
1448 
1449 /*
1450  * Sets the halt feature with the clear requests ignored
1451  */
1452 static int musb_gadget_set_wedge(struct usb_ep *ep)
1453 {
1454 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1455 
1456 	if (!ep)
1457 		return -EINVAL;
1458 
1459 	musb_ep->wedged = 1;
1460 
1461 	return usb_ep_set_halt(ep);
1462 }
1463 
1464 static int musb_gadget_fifo_status(struct usb_ep *ep)
1465 {
1466 	struct musb_ep		*musb_ep = to_musb_ep(ep);
1467 	void __iomem		*epio = musb_ep->hw_ep->regs;
1468 	int			retval = -EINVAL;
1469 
1470 	if (musb_ep->desc && !musb_ep->is_in) {
1471 		struct musb		*musb = musb_ep->musb;
1472 		int			epnum = musb_ep->current_epnum;
1473 		void __iomem		*mbase = musb->mregs;
1474 		unsigned long		flags;
1475 
1476 		spin_lock_irqsave(&musb->lock, flags);
1477 
1478 		musb_ep_select(mbase, epnum);
1479 		/* FIXME return zero unless RXPKTRDY is set */
1480 		retval = musb_readw(epio, MUSB_RXCOUNT);
1481 
1482 		spin_unlock_irqrestore(&musb->lock, flags);
1483 	}
1484 	return retval;
1485 }
1486 
1487 static void musb_gadget_fifo_flush(struct usb_ep *ep)
1488 {
1489 	struct musb_ep	*musb_ep = to_musb_ep(ep);
1490 	struct musb	*musb = musb_ep->musb;
1491 	u8		epnum = musb_ep->current_epnum;
1492 	void __iomem	*epio = musb->endpoints[epnum].regs;
1493 	void __iomem	*mbase;
1494 	unsigned long	flags;
1495 	u16		csr;
1496 
1497 	mbase = musb->mregs;
1498 
1499 	spin_lock_irqsave(&musb->lock, flags);
1500 	musb_ep_select(mbase, (u8) epnum);
1501 
1502 	/* disable interrupts */
1503 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
1504 
1505 	if (musb_ep->is_in) {
1506 		csr = musb_readw(epio, MUSB_TXCSR);
1507 		if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
1508 			csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
1509 			/*
1510 			 * Setting both TXPKTRDY and FLUSHFIFO makes controller
1511 			 * to interrupt current FIFO loading, but not flushing
1512 			 * the already loaded ones.
1513 			 */
1514 			csr &= ~MUSB_TXCSR_TXPKTRDY;
1515 			musb_writew(epio, MUSB_TXCSR, csr);
1516 			/* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
1517 			musb_writew(epio, MUSB_TXCSR, csr);
1518 		}
1519 	} else {
1520 		csr = musb_readw(epio, MUSB_RXCSR);
1521 		csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
1522 		musb_writew(epio, MUSB_RXCSR, csr);
1523 		musb_writew(epio, MUSB_RXCSR, csr);
1524 	}
1525 
1526 	/* re-enable interrupt */
1527 	musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
1528 	spin_unlock_irqrestore(&musb->lock, flags);
1529 }
1530 
1531 static const struct usb_ep_ops musb_ep_ops = {
1532 	.enable		= musb_gadget_enable,
1533 	.disable	= musb_gadget_disable,
1534 	.alloc_request	= musb_alloc_request,
1535 	.free_request	= musb_free_request,
1536 	.queue		= musb_gadget_queue,
1537 	.dequeue	= musb_gadget_dequeue,
1538 	.set_halt	= musb_gadget_set_halt,
1539 	.set_wedge	= musb_gadget_set_wedge,
1540 	.fifo_status	= musb_gadget_fifo_status,
1541 	.fifo_flush	= musb_gadget_fifo_flush
1542 };
1543 
1544 /* ----------------------------------------------------------------------- */
1545 
1546 static int musb_gadget_get_frame(struct usb_gadget *gadget)
1547 {
1548 	struct musb	*musb = gadget_to_musb(gadget);
1549 
1550 	return (int)musb_readw(musb->mregs, MUSB_FRAME);
1551 }
1552 
1553 static int musb_gadget_wakeup(struct usb_gadget *gadget)
1554 {
1555 	struct musb	*musb = gadget_to_musb(gadget);
1556 	void __iomem	*mregs = musb->mregs;
1557 	unsigned long	flags;
1558 	int		status = -EINVAL;
1559 	u8		power, devctl;
1560 	int		retries;
1561 
1562 	spin_lock_irqsave(&musb->lock, flags);
1563 
1564 	switch (musb->xceiv->otg->state) {
1565 	case OTG_STATE_B_PERIPHERAL:
1566 		/* NOTE:  OTG state machine doesn't include B_SUSPENDED;
1567 		 * that's part of the standard usb 1.1 state machine, and
1568 		 * doesn't affect OTG transitions.
1569 		 */
1570 		if (musb->may_wakeup && musb->is_suspended)
1571 			break;
1572 		goto done;
1573 	case OTG_STATE_B_IDLE:
1574 		/* Start SRP ... OTG not required. */
1575 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1576 		musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
1577 		devctl |= MUSB_DEVCTL_SESSION;
1578 		musb_writeb(mregs, MUSB_DEVCTL, devctl);
1579 		devctl = musb_readb(mregs, MUSB_DEVCTL);
1580 		retries = 100;
1581 		while (!(devctl & MUSB_DEVCTL_SESSION)) {
1582 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1583 			if (retries-- < 1)
1584 				break;
1585 		}
1586 		retries = 10000;
1587 		while (devctl & MUSB_DEVCTL_SESSION) {
1588 			devctl = musb_readb(mregs, MUSB_DEVCTL);
1589 			if (retries-- < 1)
1590 				break;
1591 		}
1592 
1593 		spin_unlock_irqrestore(&musb->lock, flags);
1594 		otg_start_srp(musb->xceiv->otg);
1595 		spin_lock_irqsave(&musb->lock, flags);
1596 
1597 		/* Block idling for at least 1s */
1598 		musb_platform_try_idle(musb,
1599 			jiffies + msecs_to_jiffies(1 * HZ));
1600 
1601 		status = 0;
1602 		goto done;
1603 	default:
1604 		musb_dbg(musb, "Unhandled wake: %s",
1605 			usb_otg_state_string(musb->xceiv->otg->state));
1606 		goto done;
1607 	}
1608 
1609 	status = 0;
1610 
1611 	power = musb_readb(mregs, MUSB_POWER);
1612 	power |= MUSB_POWER_RESUME;
1613 	musb_writeb(mregs, MUSB_POWER, power);
1614 	musb_dbg(musb, "issue wakeup");
1615 
1616 	/* FIXME do this next chunk in a timer callback, no udelay */
1617 	mdelay(2);
1618 
1619 	power = musb_readb(mregs, MUSB_POWER);
1620 	power &= ~MUSB_POWER_RESUME;
1621 	musb_writeb(mregs, MUSB_POWER, power);
1622 done:
1623 	spin_unlock_irqrestore(&musb->lock, flags);
1624 	return status;
1625 }
1626 
1627 static int
1628 musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
1629 {
1630 	gadget->is_selfpowered = !!is_selfpowered;
1631 	return 0;
1632 }
1633 
1634 static void musb_pullup(struct musb *musb, int is_on)
1635 {
1636 	u8 power;
1637 
1638 	power = musb_readb(musb->mregs, MUSB_POWER);
1639 	if (is_on)
1640 		power |= MUSB_POWER_SOFTCONN;
1641 	else
1642 		power &= ~MUSB_POWER_SOFTCONN;
1643 
1644 	/* FIXME if on, HdrcStart; if off, HdrcStop */
1645 
1646 	musb_dbg(musb, "gadget D+ pullup %s",
1647 		is_on ? "on" : "off");
1648 	musb_writeb(musb->mregs, MUSB_POWER, power);
1649 }
1650 
1651 #if 0
1652 static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
1653 {
1654 	musb_dbg(musb, "<= %s =>\n", __func__);
1655 
1656 	/*
1657 	 * FIXME iff driver's softconnect flag is set (as it is during probe,
1658 	 * though that can clear it), just musb_pullup().
1659 	 */
1660 
1661 	return -EINVAL;
1662 }
1663 #endif
1664 
1665 static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
1666 {
1667 	struct musb	*musb = gadget_to_musb(gadget);
1668 
1669 	if (!musb->xceiv->set_power)
1670 		return -EOPNOTSUPP;
1671 	return usb_phy_set_power(musb->xceiv, mA);
1672 }
1673 
1674 static void musb_gadget_work(struct work_struct *work)
1675 {
1676 	struct musb *musb;
1677 	unsigned long flags;
1678 
1679 	musb = container_of(work, struct musb, gadget_work.work);
1680 	pm_runtime_get_sync(musb->controller);
1681 	spin_lock_irqsave(&musb->lock, flags);
1682 	musb_pullup(musb, musb->softconnect);
1683 	spin_unlock_irqrestore(&musb->lock, flags);
1684 	pm_runtime_mark_last_busy(musb->controller);
1685 	pm_runtime_put_autosuspend(musb->controller);
1686 }
1687 
1688 static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
1689 {
1690 	struct musb	*musb = gadget_to_musb(gadget);
1691 	unsigned long	flags;
1692 
1693 	is_on = !!is_on;
1694 
1695 	/* NOTE: this assumes we are sensing vbus; we'd rather
1696 	 * not pullup unless the B-session is active.
1697 	 */
1698 	spin_lock_irqsave(&musb->lock, flags);
1699 	if (is_on != musb->softconnect) {
1700 		musb->softconnect = is_on;
1701 		schedule_delayed_work(&musb->gadget_work, 0);
1702 	}
1703 	spin_unlock_irqrestore(&musb->lock, flags);
1704 
1705 	return 0;
1706 }
1707 
1708 #ifdef CONFIG_BLACKFIN
1709 static struct usb_ep *musb_match_ep(struct usb_gadget *g,
1710 		struct usb_endpoint_descriptor *desc,
1711 		struct usb_ss_ep_comp_descriptor *ep_comp)
1712 {
1713 	struct usb_ep *ep = NULL;
1714 
1715 	switch (usb_endpoint_type(desc)) {
1716 	case USB_ENDPOINT_XFER_ISOC:
1717 	case USB_ENDPOINT_XFER_BULK:
1718 		if (usb_endpoint_dir_in(desc))
1719 			ep = gadget_find_ep_by_name(g, "ep5in");
1720 		else
1721 			ep = gadget_find_ep_by_name(g, "ep6out");
1722 		break;
1723 	case USB_ENDPOINT_XFER_INT:
1724 		if (usb_endpoint_dir_in(desc))
1725 			ep = gadget_find_ep_by_name(g, "ep1in");
1726 		else
1727 			ep = gadget_find_ep_by_name(g, "ep2out");
1728 		break;
1729 	default:
1730 		break;
1731 	}
1732 
1733 	if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
1734 		return ep;
1735 
1736 	return NULL;
1737 }
1738 #else
1739 #define musb_match_ep NULL
1740 #endif
1741 
1742 static int musb_gadget_start(struct usb_gadget *g,
1743 		struct usb_gadget_driver *driver);
1744 static int musb_gadget_stop(struct usb_gadget *g);
1745 
1746 static const struct usb_gadget_ops musb_gadget_operations = {
1747 	.get_frame		= musb_gadget_get_frame,
1748 	.wakeup			= musb_gadget_wakeup,
1749 	.set_selfpowered	= musb_gadget_set_self_powered,
1750 	/* .vbus_session		= musb_gadget_vbus_session, */
1751 	.vbus_draw		= musb_gadget_vbus_draw,
1752 	.pullup			= musb_gadget_pullup,
1753 	.udc_start		= musb_gadget_start,
1754 	.udc_stop		= musb_gadget_stop,
1755 	.match_ep		= musb_match_ep,
1756 };
1757 
1758 /* ----------------------------------------------------------------------- */
1759 
1760 /* Registration */
1761 
1762 /* Only this registration code "knows" the rule (from USB standards)
1763  * about there being only one external upstream port.  It assumes
1764  * all peripheral ports are external...
1765  */
1766 
1767 static void
1768 init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
1769 {
1770 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
1771 
1772 	memset(ep, 0, sizeof *ep);
1773 
1774 	ep->current_epnum = epnum;
1775 	ep->musb = musb;
1776 	ep->hw_ep = hw_ep;
1777 	ep->is_in = is_in;
1778 
1779 	INIT_LIST_HEAD(&ep->req_list);
1780 
1781 	sprintf(ep->name, "ep%d%s", epnum,
1782 			(!epnum || hw_ep->is_shared_fifo) ? "" : (
1783 				is_in ? "in" : "out"));
1784 	ep->end_point.name = ep->name;
1785 	INIT_LIST_HEAD(&ep->end_point.ep_list);
1786 	if (!epnum) {
1787 		usb_ep_set_maxpacket_limit(&ep->end_point, 64);
1788 		ep->end_point.caps.type_control = true;
1789 		ep->end_point.ops = &musb_g_ep0_ops;
1790 		musb->g.ep0 = &ep->end_point;
1791 	} else {
1792 		if (is_in)
1793 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
1794 		else
1795 			usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
1796 		ep->end_point.caps.type_iso = true;
1797 		ep->end_point.caps.type_bulk = true;
1798 		ep->end_point.caps.type_int = true;
1799 		ep->end_point.ops = &musb_ep_ops;
1800 		list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
1801 	}
1802 
1803 	if (!epnum || hw_ep->is_shared_fifo) {
1804 		ep->end_point.caps.dir_in = true;
1805 		ep->end_point.caps.dir_out = true;
1806 	} else if (is_in)
1807 		ep->end_point.caps.dir_in = true;
1808 	else
1809 		ep->end_point.caps.dir_out = true;
1810 }
1811 
1812 /*
1813  * Initialize the endpoints exposed to peripheral drivers, with backlinks
1814  * to the rest of the driver state.
1815  */
1816 static inline void musb_g_init_endpoints(struct musb *musb)
1817 {
1818 	u8			epnum;
1819 	struct musb_hw_ep	*hw_ep;
1820 	unsigned		count = 0;
1821 
1822 	/* initialize endpoint list just once */
1823 	INIT_LIST_HEAD(&(musb->g.ep_list));
1824 
1825 	for (epnum = 0, hw_ep = musb->endpoints;
1826 			epnum < musb->nr_endpoints;
1827 			epnum++, hw_ep++) {
1828 		if (hw_ep->is_shared_fifo /* || !epnum */) {
1829 			init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
1830 			count++;
1831 		} else {
1832 			if (hw_ep->max_packet_sz_tx) {
1833 				init_peripheral_ep(musb, &hw_ep->ep_in,
1834 							epnum, 1);
1835 				count++;
1836 			}
1837 			if (hw_ep->max_packet_sz_rx) {
1838 				init_peripheral_ep(musb, &hw_ep->ep_out,
1839 							epnum, 0);
1840 				count++;
1841 			}
1842 		}
1843 	}
1844 }
1845 
1846 /* called once during driver setup to initialize and link into
1847  * the driver model; memory is zeroed.
1848  */
1849 int musb_gadget_setup(struct musb *musb)
1850 {
1851 	int status;
1852 
1853 	/* REVISIT minor race:  if (erroneously) setting up two
1854 	 * musb peripherals at the same time, only the bus lock
1855 	 * is probably held.
1856 	 */
1857 
1858 	musb->g.ops = &musb_gadget_operations;
1859 	musb->g.max_speed = USB_SPEED_HIGH;
1860 	musb->g.speed = USB_SPEED_UNKNOWN;
1861 
1862 	MUSB_DEV_MODE(musb);
1863 	musb->xceiv->otg->default_a = 0;
1864 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
1865 
1866 	/* this "gadget" abstracts/virtualizes the controller */
1867 	musb->g.name = musb_driver_name;
1868 #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
1869 	musb->g.is_otg = 1;
1870 #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
1871 	musb->g.is_otg = 0;
1872 #endif
1873 	INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
1874 	musb_g_init_endpoints(musb);
1875 
1876 	musb->is_active = 0;
1877 	musb_platform_try_idle(musb, 0);
1878 
1879 	status = usb_add_gadget_udc(musb->controller, &musb->g);
1880 	if (status)
1881 		goto err;
1882 
1883 	return 0;
1884 err:
1885 	musb->g.dev.parent = NULL;
1886 	device_unregister(&musb->g.dev);
1887 	return status;
1888 }
1889 
1890 void musb_gadget_cleanup(struct musb *musb)
1891 {
1892 	if (musb->port_mode == MUSB_PORT_MODE_HOST)
1893 		return;
1894 
1895 	cancel_delayed_work_sync(&musb->gadget_work);
1896 	usb_del_gadget_udc(&musb->g);
1897 }
1898 
1899 /*
1900  * Register the gadget driver. Used by gadget drivers when
1901  * registering themselves with the controller.
1902  *
1903  * -EINVAL something went wrong (not driver)
1904  * -EBUSY another gadget is already using the controller
1905  * -ENOMEM no memory to perform the operation
1906  *
1907  * @param driver the gadget driver
1908  * @return <0 if error, 0 if everything is fine
1909  */
1910 static int musb_gadget_start(struct usb_gadget *g,
1911 		struct usb_gadget_driver *driver)
1912 {
1913 	struct musb		*musb = gadget_to_musb(g);
1914 	struct usb_otg		*otg = musb->xceiv->otg;
1915 	unsigned long		flags;
1916 	int			retval = 0;
1917 
1918 	if (driver->max_speed < USB_SPEED_HIGH) {
1919 		retval = -EINVAL;
1920 		goto err;
1921 	}
1922 
1923 	pm_runtime_get_sync(musb->controller);
1924 
1925 	musb->softconnect = 0;
1926 	musb->gadget_driver = driver;
1927 
1928 	spin_lock_irqsave(&musb->lock, flags);
1929 	musb->is_active = 1;
1930 
1931 	otg_set_peripheral(otg, &musb->g);
1932 	musb->xceiv->otg->state = OTG_STATE_B_IDLE;
1933 	spin_unlock_irqrestore(&musb->lock, flags);
1934 
1935 	musb_start(musb);
1936 
1937 	/* REVISIT:  funcall to other code, which also
1938 	 * handles power budgeting ... this way also
1939 	 * ensures HdrcStart is indirectly called.
1940 	 */
1941 	if (musb->xceiv->last_event == USB_EVENT_ID)
1942 		musb_platform_set_vbus(musb, 1);
1943 
1944 	pm_runtime_mark_last_busy(musb->controller);
1945 	pm_runtime_put_autosuspend(musb->controller);
1946 
1947 	return 0;
1948 
1949 err:
1950 	return retval;
1951 }
1952 
1953 /*
1954  * Unregister the gadget driver. Used by gadget drivers when
1955  * unregistering themselves from the controller.
1956  *
1957  * @param driver the gadget driver to unregister
1958  */
1959 static int musb_gadget_stop(struct usb_gadget *g)
1960 {
1961 	struct musb	*musb = gadget_to_musb(g);
1962 	unsigned long	flags;
1963 
1964 	pm_runtime_get_sync(musb->controller);
1965 
1966 	/*
1967 	 * REVISIT always use otg_set_peripheral() here too;
1968 	 * this needs to shut down the OTG engine.
1969 	 */
1970 
1971 	spin_lock_irqsave(&musb->lock, flags);
1972 
1973 	musb_hnp_stop(musb);
1974 
1975 	(void) musb_gadget_vbus_draw(&musb->g, 0);
1976 
1977 	musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
1978 	musb_stop(musb);
1979 	otg_set_peripheral(musb->xceiv->otg, NULL);
1980 
1981 	musb->is_active = 0;
1982 	musb->gadget_driver = NULL;
1983 	musb_platform_try_idle(musb, 0);
1984 	spin_unlock_irqrestore(&musb->lock, flags);
1985 
1986 	/*
1987 	 * FIXME we need to be able to register another
1988 	 * gadget driver here and have everything work;
1989 	 * that currently misbehaves.
1990 	 */
1991 
1992 	/* Force check of devctl register for PM runtime */
1993 	schedule_delayed_work(&musb->irq_work, 0);
1994 
1995 	pm_runtime_mark_last_busy(musb->controller);
1996 	pm_runtime_put_autosuspend(musb->controller);
1997 
1998 	return 0;
1999 }
2000 
2001 /* ----------------------------------------------------------------------- */
2002 
2003 /* lifecycle operations called through plat_uds.c */
2004 
2005 void musb_g_resume(struct musb *musb)
2006 {
2007 	musb->is_suspended = 0;
2008 	switch (musb->xceiv->otg->state) {
2009 	case OTG_STATE_B_IDLE:
2010 		break;
2011 	case OTG_STATE_B_WAIT_ACON:
2012 	case OTG_STATE_B_PERIPHERAL:
2013 		musb->is_active = 1;
2014 		if (musb->gadget_driver && musb->gadget_driver->resume) {
2015 			spin_unlock(&musb->lock);
2016 			musb->gadget_driver->resume(&musb->g);
2017 			spin_lock(&musb->lock);
2018 		}
2019 		break;
2020 	default:
2021 		WARNING("unhandled RESUME transition (%s)\n",
2022 				usb_otg_state_string(musb->xceiv->otg->state));
2023 	}
2024 }
2025 
2026 /* called when SOF packets stop for 3+ msec */
2027 void musb_g_suspend(struct musb *musb)
2028 {
2029 	u8	devctl;
2030 
2031 	devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2032 	musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
2033 
2034 	switch (musb->xceiv->otg->state) {
2035 	case OTG_STATE_B_IDLE:
2036 		if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
2037 			musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2038 		break;
2039 	case OTG_STATE_B_PERIPHERAL:
2040 		musb->is_suspended = 1;
2041 		if (musb->gadget_driver && musb->gadget_driver->suspend) {
2042 			spin_unlock(&musb->lock);
2043 			musb->gadget_driver->suspend(&musb->g);
2044 			spin_lock(&musb->lock);
2045 		}
2046 		break;
2047 	default:
2048 		/* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
2049 		 * A_PERIPHERAL may need care too
2050 		 */
2051 		WARNING("unhandled SUSPEND transition (%s)",
2052 				usb_otg_state_string(musb->xceiv->otg->state));
2053 	}
2054 }
2055 
2056 /* Called during SRP */
2057 void musb_g_wakeup(struct musb *musb)
2058 {
2059 	musb_gadget_wakeup(&musb->g);
2060 }
2061 
2062 /* called when VBUS drops below session threshold, and in other cases */
2063 void musb_g_disconnect(struct musb *musb)
2064 {
2065 	void __iomem	*mregs = musb->mregs;
2066 	u8	devctl = musb_readb(mregs, MUSB_DEVCTL);
2067 
2068 	musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
2069 
2070 	/* clear HR */
2071 	musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
2072 
2073 	/* don't draw vbus until new b-default session */
2074 	(void) musb_gadget_vbus_draw(&musb->g, 0);
2075 
2076 	musb->g.speed = USB_SPEED_UNKNOWN;
2077 	if (musb->gadget_driver && musb->gadget_driver->disconnect) {
2078 		spin_unlock(&musb->lock);
2079 		musb->gadget_driver->disconnect(&musb->g);
2080 		spin_lock(&musb->lock);
2081 	}
2082 
2083 	switch (musb->xceiv->otg->state) {
2084 	default:
2085 		musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
2086 			usb_otg_state_string(musb->xceiv->otg->state));
2087 		musb->xceiv->otg->state = OTG_STATE_A_IDLE;
2088 		MUSB_HST_MODE(musb);
2089 		break;
2090 	case OTG_STATE_A_PERIPHERAL:
2091 		musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
2092 		MUSB_HST_MODE(musb);
2093 		break;
2094 	case OTG_STATE_B_WAIT_ACON:
2095 	case OTG_STATE_B_HOST:
2096 	case OTG_STATE_B_PERIPHERAL:
2097 	case OTG_STATE_B_IDLE:
2098 		musb->xceiv->otg->state = OTG_STATE_B_IDLE;
2099 		break;
2100 	case OTG_STATE_B_SRP_INIT:
2101 		break;
2102 	}
2103 
2104 	musb->is_active = 0;
2105 }
2106 
2107 void musb_g_reset(struct musb *musb)
2108 __releases(musb->lock)
2109 __acquires(musb->lock)
2110 {
2111 	void __iomem	*mbase = musb->mregs;
2112 	u8		devctl = musb_readb(mbase, MUSB_DEVCTL);
2113 	u8		power;
2114 
2115 	musb_dbg(musb, "<== %s driver '%s'",
2116 			(devctl & MUSB_DEVCTL_BDEVICE)
2117 				? "B-Device" : "A-Device",
2118 			musb->gadget_driver
2119 				? musb->gadget_driver->driver.name
2120 				: NULL
2121 			);
2122 
2123 	/* report reset, if we didn't already (flushing EP state) */
2124 	if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
2125 		spin_unlock(&musb->lock);
2126 		usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
2127 		spin_lock(&musb->lock);
2128 	}
2129 
2130 	/* clear HR */
2131 	else if (devctl & MUSB_DEVCTL_HR)
2132 		musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
2133 
2134 
2135 	/* what speed did we negotiate? */
2136 	power = musb_readb(mbase, MUSB_POWER);
2137 	musb->g.speed = (power & MUSB_POWER_HSMODE)
2138 			? USB_SPEED_HIGH : USB_SPEED_FULL;
2139 
2140 	/* start in USB_STATE_DEFAULT */
2141 	musb->is_active = 1;
2142 	musb->is_suspended = 0;
2143 	MUSB_DEV_MODE(musb);
2144 	musb->address = 0;
2145 	musb->ep0_state = MUSB_EP0_STAGE_SETUP;
2146 
2147 	musb->may_wakeup = 0;
2148 	musb->g.b_hnp_enable = 0;
2149 	musb->g.a_alt_hnp_support = 0;
2150 	musb->g.a_hnp_support = 0;
2151 	musb->g.quirk_zlp_not_supp = 1;
2152 
2153 	/* Normal reset, as B-Device;
2154 	 * or else after HNP, as A-Device
2155 	 */
2156 	if (!musb->g.is_otg) {
2157 		/* USB device controllers that are not OTG compatible
2158 		 * may not have DEVCTL register in silicon.
2159 		 * In that case, do not rely on devctl for setting
2160 		 * peripheral mode.
2161 		 */
2162 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2163 		musb->g.is_a_peripheral = 0;
2164 	} else if (devctl & MUSB_DEVCTL_BDEVICE) {
2165 		musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
2166 		musb->g.is_a_peripheral = 0;
2167 	} else {
2168 		musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
2169 		musb->g.is_a_peripheral = 1;
2170 	}
2171 
2172 	/* start with default limits on VBUS power draw */
2173 	(void) musb_gadget_vbus_draw(&musb->g, 8);
2174 }
2175