xref: /openbmc/linux/drivers/usb/mtu3/mtu3.h (revision 4d49d352)
14d49d352SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2df2069acSChunfeng Yun /*
3df2069acSChunfeng Yun  * mtu3.h - MediaTek USB3 DRD header
4df2069acSChunfeng Yun  *
5df2069acSChunfeng Yun  * Copyright (C) 2016 MediaTek Inc.
6df2069acSChunfeng Yun  *
7df2069acSChunfeng Yun  * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
8df2069acSChunfeng Yun  */
9df2069acSChunfeng Yun 
10df2069acSChunfeng Yun #ifndef __MTU3_H__
11df2069acSChunfeng Yun #define __MTU3_H__
12df2069acSChunfeng Yun 
13df2069acSChunfeng Yun #include <linux/device.h>
14df2069acSChunfeng Yun #include <linux/dmapool.h>
15d0ed062aSChunfeng Yun #include <linux/extcon.h>
16df2069acSChunfeng Yun #include <linux/interrupt.h>
17df2069acSChunfeng Yun #include <linux/list.h>
18df2069acSChunfeng Yun #include <linux/phy/phy.h>
19df2069acSChunfeng Yun #include <linux/regulator/consumer.h>
20df2069acSChunfeng Yun #include <linux/usb.h>
21df2069acSChunfeng Yun #include <linux/usb/ch9.h>
22df2069acSChunfeng Yun #include <linux/usb/gadget.h>
23df2069acSChunfeng Yun #include <linux/usb/otg.h>
24df2069acSChunfeng Yun 
25df2069acSChunfeng Yun struct mtu3;
26df2069acSChunfeng Yun struct mtu3_ep;
27df2069acSChunfeng Yun struct mtu3_request;
28df2069acSChunfeng Yun 
29df2069acSChunfeng Yun #include "mtu3_hw_regs.h"
30df2069acSChunfeng Yun #include "mtu3_qmu.h"
31df2069acSChunfeng Yun 
32df2069acSChunfeng Yun #define	MU3D_EP_TXCR0(epnum)	(U3D_TX1CSR0 + (((epnum) - 1) * 0x10))
33df2069acSChunfeng Yun #define	MU3D_EP_TXCR1(epnum)	(U3D_TX1CSR1 + (((epnum) - 1) * 0x10))
34df2069acSChunfeng Yun #define	MU3D_EP_TXCR2(epnum)	(U3D_TX1CSR2 + (((epnum) - 1) * 0x10))
35df2069acSChunfeng Yun 
36df2069acSChunfeng Yun #define	MU3D_EP_RXCR0(epnum)	(U3D_RX1CSR0 + (((epnum) - 1) * 0x10))
37df2069acSChunfeng Yun #define	MU3D_EP_RXCR1(epnum)	(U3D_RX1CSR1 + (((epnum) - 1) * 0x10))
38df2069acSChunfeng Yun #define	MU3D_EP_RXCR2(epnum)	(U3D_RX1CSR2 + (((epnum) - 1) * 0x10))
39df2069acSChunfeng Yun 
401a46dfeaSChunfeng Yun #define USB_QMU_TQHIAR(epnum)	(U3D_TXQHIAR1 + (((epnum) - 1) * 0x4))
411a46dfeaSChunfeng Yun #define USB_QMU_RQHIAR(epnum)	(U3D_RXQHIAR1 + (((epnum) - 1) * 0x4))
421a46dfeaSChunfeng Yun 
43df2069acSChunfeng Yun #define USB_QMU_RQCSR(epnum)	(U3D_RXQCSR1 + (((epnum) - 1) * 0x10))
44df2069acSChunfeng Yun #define USB_QMU_RQSAR(epnum)	(U3D_RXQSAR1 + (((epnum) - 1) * 0x10))
45df2069acSChunfeng Yun #define USB_QMU_RQCPR(epnum)	(U3D_RXQCPR1 + (((epnum) - 1) * 0x10))
46df2069acSChunfeng Yun 
47df2069acSChunfeng Yun #define USB_QMU_TQCSR(epnum)	(U3D_TXQCSR1 + (((epnum) - 1) * 0x10))
48df2069acSChunfeng Yun #define USB_QMU_TQSAR(epnum)	(U3D_TXQSAR1 + (((epnum) - 1) * 0x10))
49df2069acSChunfeng Yun #define USB_QMU_TQCPR(epnum)	(U3D_TXQCPR1 + (((epnum) - 1) * 0x10))
50df2069acSChunfeng Yun 
51a29de31bSChunfeng Yun #define SSUSB_U3_CTRL(p)	(U3D_SSUSB_U3_CTRL_0P + ((p) * 0x08))
52df2069acSChunfeng Yun #define SSUSB_U2_CTRL(p)	(U3D_SSUSB_U2_CTRL_0P + ((p) * 0x08))
53df2069acSChunfeng Yun 
54df2069acSChunfeng Yun #define MTU3_DRIVER_NAME	"mtu3"
55df2069acSChunfeng Yun #define	DMA_ADDR_INVALID	(~(dma_addr_t)0)
56df2069acSChunfeng Yun 
57df2069acSChunfeng Yun #define MTU3_EP_ENABLED		BIT(0)
58df2069acSChunfeng Yun #define MTU3_EP_STALL		BIT(1)
59df2069acSChunfeng Yun #define MTU3_EP_WEDGE		BIT(2)
60df2069acSChunfeng Yun #define MTU3_EP_BUSY		BIT(3)
61df2069acSChunfeng Yun 
62a29de31bSChunfeng Yun #define MTU3_U3_IP_SLOT_DEFAULT 2
63df2069acSChunfeng Yun #define MTU3_U2_IP_SLOT_DEFAULT 1
64df2069acSChunfeng Yun 
65df2069acSChunfeng Yun /**
664c5964b4SChunfeng Yun  * IP TRUNK version
674c5964b4SChunfeng Yun  * from 0x1003 version, USB3 Gen2 is supported, two changes affect driver:
684c5964b4SChunfeng Yun  * 1. MAXPKT and MULTI bits layout of TXCSR1 and RXCSR1 are adjusted,
694c5964b4SChunfeng Yun  *    but not backward compatible
704c5964b4SChunfeng Yun  * 2. QMU extend buffer length supported
714c5964b4SChunfeng Yun  */
724c5964b4SChunfeng Yun #define MTU3_TRUNK_VERS_1003	0x1003
734c5964b4SChunfeng Yun 
744c5964b4SChunfeng Yun /**
75df2069acSChunfeng Yun  * Normally the device works on HS or SS, to simplify fifo management,
76df2069acSChunfeng Yun  * devide fifo into some 512B parts, use bitmap to manage it; And
77df2069acSChunfeng Yun  * 128 bits size of bitmap is large enough, that means it can manage
78df2069acSChunfeng Yun  * up to 64KB fifo size.
79df2069acSChunfeng Yun  * NOTE: MTU3_EP_FIFO_UNIT should be power of two
80df2069acSChunfeng Yun  */
81df2069acSChunfeng Yun #define MTU3_EP_FIFO_UNIT		(1 << 9)
82df2069acSChunfeng Yun #define MTU3_FIFO_BIT_SIZE		128
83df2069acSChunfeng Yun #define MTU3_U2_IP_EP0_FIFO_SIZE	64
84df2069acSChunfeng Yun 
85df2069acSChunfeng Yun /**
86df2069acSChunfeng Yun  * Maximum size of ep0 response buffer for ch9 requests,
87df2069acSChunfeng Yun  * the SET_SEL request uses 6 so far, and GET_STATUS is 2
88df2069acSChunfeng Yun  */
89df2069acSChunfeng Yun #define EP0_RESPONSE_BUF  6
90df2069acSChunfeng Yun 
91df2069acSChunfeng Yun /* device operated link and speed got from DEVICE_CONF register */
92df2069acSChunfeng Yun enum mtu3_speed {
93df2069acSChunfeng Yun 	MTU3_SPEED_INACTIVE = 0,
94df2069acSChunfeng Yun 	MTU3_SPEED_FULL = 1,
95df2069acSChunfeng Yun 	MTU3_SPEED_HIGH = 3,
96a29de31bSChunfeng Yun 	MTU3_SPEED_SUPER = 4,
974d79e042SChunfeng Yun 	MTU3_SPEED_SUPER_PLUS = 5,
98df2069acSChunfeng Yun };
99df2069acSChunfeng Yun 
100df2069acSChunfeng Yun /**
101df2069acSChunfeng Yun  * @MU3D_EP0_STATE_SETUP: waits for SETUP or received a SETUP
102df2069acSChunfeng Yun  *		without data stage.
103df2069acSChunfeng Yun  * @MU3D_EP0_STATE_TX: IN data stage
104df2069acSChunfeng Yun  * @MU3D_EP0_STATE_RX: OUT data stage
105df2069acSChunfeng Yun  * @MU3D_EP0_STATE_TX_END: the last IN data is transferred, and
106df2069acSChunfeng Yun  *		waits for its completion interrupt
107df2069acSChunfeng Yun  * @MU3D_EP0_STATE_STALL: ep0 is in stall status, will be auto-cleared
108df2069acSChunfeng Yun  *		after receives a SETUP.
109df2069acSChunfeng Yun  */
110df2069acSChunfeng Yun enum mtu3_g_ep0_state {
111df2069acSChunfeng Yun 	MU3D_EP0_STATE_SETUP = 1,
112df2069acSChunfeng Yun 	MU3D_EP0_STATE_TX,
113df2069acSChunfeng Yun 	MU3D_EP0_STATE_RX,
114df2069acSChunfeng Yun 	MU3D_EP0_STATE_TX_END,
115df2069acSChunfeng Yun 	MU3D_EP0_STATE_STALL,
116df2069acSChunfeng Yun };
117df2069acSChunfeng Yun 
118df2069acSChunfeng Yun /**
119c776f2c3SChunfeng Yun  * MTU3_DR_FORCE_NONE: automatically switch host and periperal mode
120c776f2c3SChunfeng Yun  *		by IDPIN signal.
121c776f2c3SChunfeng Yun  * MTU3_DR_FORCE_HOST: force to enter host mode and override OTG
122c776f2c3SChunfeng Yun  *		IDPIN signal.
123c776f2c3SChunfeng Yun  * MTU3_DR_FORCE_DEVICE: force to enter peripheral mode.
124c776f2c3SChunfeng Yun  */
125c776f2c3SChunfeng Yun enum mtu3_dr_force_mode {
126c776f2c3SChunfeng Yun 	MTU3_DR_FORCE_NONE = 0,
127c776f2c3SChunfeng Yun 	MTU3_DR_FORCE_HOST,
128c776f2c3SChunfeng Yun 	MTU3_DR_FORCE_DEVICE,
129c776f2c3SChunfeng Yun };
130c776f2c3SChunfeng Yun 
131c776f2c3SChunfeng Yun /**
132df2069acSChunfeng Yun  * @base: the base address of fifo
133df2069acSChunfeng Yun  * @limit: the bitmap size in bits
134df2069acSChunfeng Yun  * @bitmap: fifo bitmap in unit of @MTU3_EP_FIFO_UNIT
135df2069acSChunfeng Yun  */
136df2069acSChunfeng Yun struct mtu3_fifo_info {
137df2069acSChunfeng Yun 	u32 base;
138df2069acSChunfeng Yun 	u32 limit;
139df2069acSChunfeng Yun 	DECLARE_BITMAP(bitmap, MTU3_FIFO_BIT_SIZE);
140df2069acSChunfeng Yun };
141df2069acSChunfeng Yun 
142df2069acSChunfeng Yun /**
143df2069acSChunfeng Yun  * General Purpose Descriptor (GPD):
144df2069acSChunfeng Yun  *	The format of TX GPD is a little different from RX one.
145df2069acSChunfeng Yun  *	And the size of GPD is 16 bytes.
146df2069acSChunfeng Yun  *
14709befc32SChunfeng Yun  * @dw0_info:
148df2069acSChunfeng Yun  *	bit0: Hardware Own (HWO)
149df2069acSChunfeng Yun  *	bit1: Buffer Descriptor Present (BDP), always 0, BD is not supported
150df2069acSChunfeng Yun  *	bit2: Bypass (BPS), 1: HW skips this GPD if HWO = 1
15148e0d373SChunfeng Yun  *	bit6: [EL] Zero Length Packet (ZLP), moved from @dw3_info[29]
152df2069acSChunfeng Yun  *	bit7: Interrupt On Completion (IOC)
15348e0d373SChunfeng Yun  *	bit[31:16]: ([EL] bit[31:12]) allow data buffer length (RX ONLY),
15409befc32SChunfeng Yun  *		the buffer length of the data to receive
15548e0d373SChunfeng Yun  *	bit[23:16]: ([EL] bit[31:24]) extension address (TX ONLY),
15609befc32SChunfeng Yun  *		lower 4 bits are extension bits of @buffer,
15709befc32SChunfeng Yun  *		upper 4 bits are extension bits of @next_gpd
158df2069acSChunfeng Yun  * @next_gpd: Physical address of the next GPD
159df2069acSChunfeng Yun  * @buffer: Physical address of the data buffer
16009befc32SChunfeng Yun  * @dw3_info:
16148e0d373SChunfeng Yun  *	bit[15:0]: ([EL] bit[19:0]) data buffer length,
16209befc32SChunfeng Yun  *		(TX): the buffer length of the data to transmit
163df2069acSChunfeng Yun  *		(RX): The total length of data received
16448e0d373SChunfeng Yun  *	bit[23:16]: ([EL] bit[31:24]) extension address (RX ONLY),
16509befc32SChunfeng Yun  *		lower 4 bits are extension bits of @buffer,
16609befc32SChunfeng Yun  *		upper 4 bits are extension bits of @next_gpd
16748e0d373SChunfeng Yun  *	bit29: ([EL] abandoned) Zero Length Packet (ZLP) (TX ONLY)
168df2069acSChunfeng Yun  */
169df2069acSChunfeng Yun struct qmu_gpd {
17009befc32SChunfeng Yun 	__le32 dw0_info;
171df2069acSChunfeng Yun 	__le32 next_gpd;
172df2069acSChunfeng Yun 	__le32 buffer;
17309befc32SChunfeng Yun 	__le32 dw3_info;
174df2069acSChunfeng Yun } __packed;
175df2069acSChunfeng Yun 
176df2069acSChunfeng Yun /**
177df2069acSChunfeng Yun * dma: physical base address of GPD segment
178df2069acSChunfeng Yun * start: virtual base address of GPD segment
179df2069acSChunfeng Yun * end: the last GPD element
180df2069acSChunfeng Yun * enqueue: the first empty GPD to use
181df2069acSChunfeng Yun * dequeue: the first completed GPD serviced by ISR
182df2069acSChunfeng Yun * NOTE: the size of GPD ring should be >= 2
183df2069acSChunfeng Yun */
184df2069acSChunfeng Yun struct mtu3_gpd_ring {
185df2069acSChunfeng Yun 	dma_addr_t dma;
186df2069acSChunfeng Yun 	struct qmu_gpd *start;
187df2069acSChunfeng Yun 	struct qmu_gpd *end;
188df2069acSChunfeng Yun 	struct qmu_gpd *enqueue;
189df2069acSChunfeng Yun 	struct qmu_gpd *dequeue;
190df2069acSChunfeng Yun };
191d0ed062aSChunfeng Yun 
192d0ed062aSChunfeng Yun /**
193d0ed062aSChunfeng Yun * @vbus: vbus 5V used by host mode
194d0ed062aSChunfeng Yun * @edev: external connector used to detect vbus and iddig changes
195d0ed062aSChunfeng Yun * @vbus_nb: notifier for vbus detection
196681e9485SChunfeng Yun * @vbus_work : work of vbus detection notifier, used to avoid sleep in
197681e9485SChunfeng Yun *		notifier callback which is atomic context
198681e9485SChunfeng Yun * @vbus_event : event of vbus detecion notifier
199681e9485SChunfeng Yun * @id_nb : notifier for iddig(idpin) detection
200681e9485SChunfeng Yun * @id_work : work of iddig detection notifier
201681e9485SChunfeng Yun * @id_event : event of iddig detecion notifier
2021ac91ac5SChunfeng Yun * @role_sw : use USB Role Switch to support dual-role switch, can't use
2031ac91ac5SChunfeng Yun *		extcon at the same time, and extcon is deprecated.
2041ac91ac5SChunfeng Yun * @role_sw_used : true when the USB Role Switch is used.
205d0ed062aSChunfeng Yun * @is_u3_drd: whether port0 supports usb3.0 dual-role device or not
206d0ed062aSChunfeng Yun * @manual_drd_enabled: it's true when supports dual-role device by debugfs
207d0ed062aSChunfeng Yun *		to switch host/device modes depending on user input.
208d0ed062aSChunfeng Yun */
209d0ed062aSChunfeng Yun struct otg_switch_mtk {
210d0ed062aSChunfeng Yun 	struct regulator *vbus;
211d0ed062aSChunfeng Yun 	struct extcon_dev *edev;
212d0ed062aSChunfeng Yun 	struct notifier_block vbus_nb;
213681e9485SChunfeng Yun 	struct work_struct vbus_work;
214681e9485SChunfeng Yun 	unsigned long vbus_event;
215d0ed062aSChunfeng Yun 	struct notifier_block id_nb;
216681e9485SChunfeng Yun 	struct work_struct id_work;
217681e9485SChunfeng Yun 	unsigned long id_event;
2181ac91ac5SChunfeng Yun 	struct usb_role_switch *role_sw;
2191ac91ac5SChunfeng Yun 	bool role_sw_used;
220d0ed062aSChunfeng Yun 	bool is_u3_drd;
221d0ed062aSChunfeng Yun 	bool manual_drd_enabled;
222d0ed062aSChunfeng Yun };
223d0ed062aSChunfeng Yun 
224b3f4e727SChunfeng Yun /**
225b3f4e727SChunfeng Yun  * @mac_base: register base address of device MAC, exclude xHCI's
226d0ed062aSChunfeng Yun  * @ippc_base: register base address of IP Power and Clock interface (IPPC)
227b3f4e727SChunfeng Yun  * @vusb33: usb3.3V shared by device/host IP
228b3f4e727SChunfeng Yun  * @sys_clk: system clock of mtu3, shared by device/host IP
229a316da82SChunfeng Yun  * @ref_clk: reference clock
230a316da82SChunfeng Yun  * @mcu_clk: mcu_bus_ck clock for AHB bus etc
231a316da82SChunfeng Yun  * @dma_clk: dma_bus_ck clock for AXI bus etc
232b3f4e727SChunfeng Yun  * @dr_mode: works in which mode:
233b3f4e727SChunfeng Yun  *		host only, device only or dual-role mode
234b3f4e727SChunfeng Yun  * @u2_ports: number of usb2.0 host ports
235b3f4e727SChunfeng Yun  * @u3_ports: number of usb3.0 host ports
236076f1a89SChunfeng Yun  * @u3p_dis_msk: mask of disabling usb3 ports, for example, bit0==1 to
237076f1a89SChunfeng Yun  *		disable u3port0, bit1==1 to disable u3port1,... etc
238d0ed062aSChunfeng Yun  * @dbgfs_root: only used when supports manual dual-role switch via debugfs
239f0ede2c6SChunfeng Yun  * @uwk_en: it's true when supports remote wakeup in host mode
240f0ede2c6SChunfeng Yun  * @uwk: syscon including usb wakeup glue layer between SSUSB IP and SPM
241f0ede2c6SChunfeng Yun  * @uwk_reg_base: the base address of the wakeup glue layer in @uwk
242f0ede2c6SChunfeng Yun  * @uwk_vers: the version of the wakeup glue layer
243b3f4e727SChunfeng Yun  */
244b3f4e727SChunfeng Yun struct ssusb_mtk {
245b3f4e727SChunfeng Yun 	struct device *dev;
246b3f4e727SChunfeng Yun 	struct mtu3 *u3d;
247b3f4e727SChunfeng Yun 	void __iomem *mac_base;
248b3f4e727SChunfeng Yun 	void __iomem *ippc_base;
249b3f4e727SChunfeng Yun 	struct phy **phys;
250b3f4e727SChunfeng Yun 	int num_phys;
251b3f4e727SChunfeng Yun 	/* common power & clock */
252b3f4e727SChunfeng Yun 	struct regulator *vusb33;
253b3f4e727SChunfeng Yun 	struct clk *sys_clk;
2544d70d0c6SChunfeng Yun 	struct clk *ref_clk;
255a316da82SChunfeng Yun 	struct clk *mcu_clk;
256a316da82SChunfeng Yun 	struct clk *dma_clk;
257b3f4e727SChunfeng Yun 	/* otg */
258d0ed062aSChunfeng Yun 	struct otg_switch_mtk otg_switch;
259b3f4e727SChunfeng Yun 	enum usb_dr_mode dr_mode;
260b3f4e727SChunfeng Yun 	bool is_host;
261b3f4e727SChunfeng Yun 	int u2_ports;
262b3f4e727SChunfeng Yun 	int u3_ports;
263076f1a89SChunfeng Yun 	int u3p_dis_msk;
264d0ed062aSChunfeng Yun 	struct dentry *dbgfs_root;
265b3f4e727SChunfeng Yun 	/* usb wakeup for host mode */
266f0ede2c6SChunfeng Yun 	bool uwk_en;
267f0ede2c6SChunfeng Yun 	struct regmap *uwk;
268f0ede2c6SChunfeng Yun 	u32 uwk_reg_base;
269f0ede2c6SChunfeng Yun 	u32 uwk_vers;
270b3f4e727SChunfeng Yun };
271df2069acSChunfeng Yun 
272df2069acSChunfeng Yun /**
273df2069acSChunfeng Yun  * @fifo_size: it is (@slot + 1) * @fifo_seg_size
274df2069acSChunfeng Yun  * @fifo_seg_size: it is roundup_pow_of_two(@maxp)
275df2069acSChunfeng Yun  */
276df2069acSChunfeng Yun struct mtu3_ep {
277df2069acSChunfeng Yun 	struct usb_ep ep;
278df2069acSChunfeng Yun 	char name[12];
279df2069acSChunfeng Yun 	struct mtu3 *mtu;
280df2069acSChunfeng Yun 	u8 epnum;
281df2069acSChunfeng Yun 	u8 type;
282df2069acSChunfeng Yun 	u8 is_in;
283df2069acSChunfeng Yun 	u16 maxp;
284df2069acSChunfeng Yun 	int slot;
285df2069acSChunfeng Yun 	u32 fifo_size;
286df2069acSChunfeng Yun 	u32 fifo_addr;
287df2069acSChunfeng Yun 	u32 fifo_seg_size;
288df2069acSChunfeng Yun 	struct mtu3_fifo_info *fifo;
289df2069acSChunfeng Yun 
290df2069acSChunfeng Yun 	struct list_head req_list;
291df2069acSChunfeng Yun 	struct mtu3_gpd_ring gpd_ring;
292a29de31bSChunfeng Yun 	const struct usb_ss_ep_comp_descriptor *comp_desc;
293df2069acSChunfeng Yun 	const struct usb_endpoint_descriptor *desc;
294df2069acSChunfeng Yun 
295df2069acSChunfeng Yun 	int flags;
296df2069acSChunfeng Yun 	u8 wedged;
297df2069acSChunfeng Yun 	u8 busy;
298df2069acSChunfeng Yun };
299df2069acSChunfeng Yun 
300df2069acSChunfeng Yun struct mtu3_request {
301df2069acSChunfeng Yun 	struct usb_request request;
302df2069acSChunfeng Yun 	struct list_head list;
303df2069acSChunfeng Yun 	struct mtu3_ep *mep;
304df2069acSChunfeng Yun 	struct mtu3 *mtu;
305df2069acSChunfeng Yun 	struct qmu_gpd *gpd;
306df2069acSChunfeng Yun 	int epnum;
307df2069acSChunfeng Yun };
308df2069acSChunfeng Yun 
309b3f4e727SChunfeng Yun static inline struct ssusb_mtk *dev_to_ssusb(struct device *dev)
310b3f4e727SChunfeng Yun {
311b3f4e727SChunfeng Yun 	return dev_get_drvdata(dev);
312b3f4e727SChunfeng Yun }
313b3f4e727SChunfeng Yun 
314df2069acSChunfeng Yun /**
315df2069acSChunfeng Yun  * struct mtu3 - device driver instance data.
316a29de31bSChunfeng Yun  * @slot: MTU3_U2_IP_SLOT_DEFAULT for U2 IP only,
317a29de31bSChunfeng Yun  *		MTU3_U3_IP_SLOT_DEFAULT for U3 IP
318df2069acSChunfeng Yun  * @may_wakeup: means device's remote wakeup is enabled
319df2069acSChunfeng Yun  * @is_self_powered: is reported in device status and the config descriptor
320fe7c994aSChunfeng Yun  * @delayed_status: true when function drivers ask for delayed status
3214c5964b4SChunfeng Yun  * @gen2cp: compatible with USB3 Gen2 IP
322df2069acSChunfeng Yun  * @ep0_req: dummy request used while handling standard USB requests
323df2069acSChunfeng Yun  *		for GET_STATUS and SET_SEL
324df2069acSChunfeng Yun  * @setup_buf: ep0 response buffer for GET_STATUS and SET_SEL requests
325df2069acSChunfeng Yun  */
326df2069acSChunfeng Yun struct mtu3 {
327df2069acSChunfeng Yun 	spinlock_t lock;
328b3f4e727SChunfeng Yun 	struct ssusb_mtk *ssusb;
329df2069acSChunfeng Yun 	struct device *dev;
330df2069acSChunfeng Yun 	void __iomem *mac_base;
331df2069acSChunfeng Yun 	void __iomem *ippc_base;
332df2069acSChunfeng Yun 	int irq;
333df2069acSChunfeng Yun 
334df2069acSChunfeng Yun 	struct mtu3_fifo_info tx_fifo;
335df2069acSChunfeng Yun 	struct mtu3_fifo_info rx_fifo;
336df2069acSChunfeng Yun 
337df2069acSChunfeng Yun 	struct mtu3_ep *ep_array;
338df2069acSChunfeng Yun 	struct mtu3_ep *in_eps;
339df2069acSChunfeng Yun 	struct mtu3_ep *out_eps;
340df2069acSChunfeng Yun 	struct mtu3_ep *ep0;
341df2069acSChunfeng Yun 	int num_eps;
342df2069acSChunfeng Yun 	int slot;
343df2069acSChunfeng Yun 	int active_ep;
344df2069acSChunfeng Yun 
345df2069acSChunfeng Yun 	struct dma_pool	*qmu_gpd_pool;
346df2069acSChunfeng Yun 	enum mtu3_g_ep0_state ep0_state;
347df2069acSChunfeng Yun 	struct usb_gadget g;	/* the gadget */
348df2069acSChunfeng Yun 	struct usb_gadget_driver *gadget_driver;
349df2069acSChunfeng Yun 	struct mtu3_request ep0_req;
350df2069acSChunfeng Yun 	u8 setup_buf[EP0_RESPONSE_BUF];
351a29de31bSChunfeng Yun 	u32 max_speed;
352df2069acSChunfeng Yun 
353df2069acSChunfeng Yun 	unsigned is_active:1;
354df2069acSChunfeng Yun 	unsigned may_wakeup:1;
355df2069acSChunfeng Yun 	unsigned is_self_powered:1;
356df2069acSChunfeng Yun 	unsigned test_mode:1;
357df2069acSChunfeng Yun 	unsigned softconnect:1;
358a29de31bSChunfeng Yun 	unsigned u1_enable:1;
359a29de31bSChunfeng Yun 	unsigned u2_enable:1;
360a29de31bSChunfeng Yun 	unsigned is_u3_ip:1;
361fe7c994aSChunfeng Yun 	unsigned delayed_status:1;
3624c5964b4SChunfeng Yun 	unsigned gen2cp:1;
363df2069acSChunfeng Yun 
364df2069acSChunfeng Yun 	u8 address;
365df2069acSChunfeng Yun 	u8 test_mode_nr;
366df2069acSChunfeng Yun 	u32 hw_version;
367df2069acSChunfeng Yun };
368df2069acSChunfeng Yun 
369df2069acSChunfeng Yun static inline struct mtu3 *gadget_to_mtu3(struct usb_gadget *g)
370df2069acSChunfeng Yun {
371df2069acSChunfeng Yun 	return container_of(g, struct mtu3, g);
372df2069acSChunfeng Yun }
373df2069acSChunfeng Yun 
374df2069acSChunfeng Yun static inline int is_first_entry(const struct list_head *list,
375df2069acSChunfeng Yun 	const struct list_head *head)
376df2069acSChunfeng Yun {
377df2069acSChunfeng Yun 	return list_is_last(head, list);
378df2069acSChunfeng Yun }
379df2069acSChunfeng Yun 
380df2069acSChunfeng Yun static inline struct mtu3_request *to_mtu3_request(struct usb_request *req)
381df2069acSChunfeng Yun {
382df2069acSChunfeng Yun 	return req ? container_of(req, struct mtu3_request, request) : NULL;
383df2069acSChunfeng Yun }
384df2069acSChunfeng Yun 
385df2069acSChunfeng Yun static inline struct mtu3_ep *to_mtu3_ep(struct usb_ep *ep)
386df2069acSChunfeng Yun {
387df2069acSChunfeng Yun 	return ep ? container_of(ep, struct mtu3_ep, ep) : NULL;
388df2069acSChunfeng Yun }
389df2069acSChunfeng Yun 
390df2069acSChunfeng Yun static inline struct mtu3_request *next_request(struct mtu3_ep *mep)
391df2069acSChunfeng Yun {
3929b4632efSMasahiro Yamada 	return list_first_entry_or_null(&mep->req_list, struct mtu3_request,
3939b4632efSMasahiro Yamada 					list);
394df2069acSChunfeng Yun }
395df2069acSChunfeng Yun 
396df2069acSChunfeng Yun static inline void mtu3_writel(void __iomem *base, u32 offset, u32 data)
397df2069acSChunfeng Yun {
398df2069acSChunfeng Yun 	writel(data, base + offset);
399df2069acSChunfeng Yun }
400df2069acSChunfeng Yun 
401df2069acSChunfeng Yun static inline u32 mtu3_readl(void __iomem *base, u32 offset)
402df2069acSChunfeng Yun {
403df2069acSChunfeng Yun 	return readl(base + offset);
404df2069acSChunfeng Yun }
405df2069acSChunfeng Yun 
406df2069acSChunfeng Yun static inline void mtu3_setbits(void __iomem *base, u32 offset, u32 bits)
407df2069acSChunfeng Yun {
408df2069acSChunfeng Yun 	void __iomem *addr = base + offset;
409df2069acSChunfeng Yun 	u32 tmp = readl(addr);
410df2069acSChunfeng Yun 
411df2069acSChunfeng Yun 	writel((tmp | (bits)), addr);
412df2069acSChunfeng Yun }
413df2069acSChunfeng Yun 
414df2069acSChunfeng Yun static inline void mtu3_clrbits(void __iomem *base, u32 offset, u32 bits)
415df2069acSChunfeng Yun {
416df2069acSChunfeng Yun 	void __iomem *addr = base + offset;
417df2069acSChunfeng Yun 	u32 tmp = readl(addr);
418df2069acSChunfeng Yun 
419df2069acSChunfeng Yun 	writel((tmp & ~(bits)), addr);
420df2069acSChunfeng Yun }
421df2069acSChunfeng Yun 
422b3f4e727SChunfeng Yun int ssusb_check_clocks(struct ssusb_mtk *ssusb, u32 ex_clks);
423df2069acSChunfeng Yun struct usb_request *mtu3_alloc_request(struct usb_ep *ep, gfp_t gfp_flags);
424df2069acSChunfeng Yun void mtu3_free_request(struct usb_ep *ep, struct usb_request *req);
425df2069acSChunfeng Yun void mtu3_req_complete(struct mtu3_ep *mep,
426df2069acSChunfeng Yun 		struct usb_request *req, int status);
427df2069acSChunfeng Yun 
428df2069acSChunfeng Yun int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
429df2069acSChunfeng Yun 		int interval, int burst, int mult);
430df2069acSChunfeng Yun void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep);
431df2069acSChunfeng Yun void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set);
432df2069acSChunfeng Yun void mtu3_ep0_setup(struct mtu3 *mtu);
433df2069acSChunfeng Yun void mtu3_start(struct mtu3 *mtu);
434df2069acSChunfeng Yun void mtu3_stop(struct mtu3 *mtu);
435a29de31bSChunfeng Yun void mtu3_dev_on_off(struct mtu3 *mtu, int is_on);
436df2069acSChunfeng Yun 
437df2069acSChunfeng Yun int mtu3_gadget_setup(struct mtu3 *mtu);
438df2069acSChunfeng Yun void mtu3_gadget_cleanup(struct mtu3 *mtu);
439df2069acSChunfeng Yun void mtu3_gadget_reset(struct mtu3 *mtu);
440df2069acSChunfeng Yun void mtu3_gadget_suspend(struct mtu3 *mtu);
441df2069acSChunfeng Yun void mtu3_gadget_resume(struct mtu3 *mtu);
442df2069acSChunfeng Yun void mtu3_gadget_disconnect(struct mtu3 *mtu);
443df2069acSChunfeng Yun 
444df2069acSChunfeng Yun irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu);
445df2069acSChunfeng Yun extern const struct usb_ep_ops mtu3_ep0_ops;
446df2069acSChunfeng Yun 
447df2069acSChunfeng Yun #endif
448