1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * xHCI host controller driver 4 * 5 * Copyright (C) 2008 Intel Corp. 6 * 7 * Author: Sarah Sharp 8 * Some code borrowed from the Linux EHCI driver. 9 */ 10 11 /* 12 * Ring initialization rules: 13 * 1. Each segment is initialized to zero, except for link TRBs. 14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or 15 * Consumer Cycle State (CCS), depending on ring function. 16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. 17 * 18 * Ring behavior rules: 19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at 20 * least one free TRB in the ring. This is useful if you want to turn that 21 * into a link TRB and expand the ring. 22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a 23 * link TRB, then load the pointer with the address in the link TRB. If the 24 * link TRB had its toggle bit set, you may need to update the ring cycle 25 * state (see cycle bit rules). You may have to do this multiple times 26 * until you reach a non-link TRB. 27 * 3. A ring is full if enqueue++ (for the definition of increment above) 28 * equals the dequeue pointer. 29 * 30 * Cycle bit rules: 31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit 32 * in a link TRB, it must toggle the ring cycle state. 33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit 34 * in a link TRB, it must toggle the ring cycle state. 35 * 36 * Producer rules: 37 * 1. Check if ring is full before you enqueue. 38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. 39 * Update enqueue pointer between each write (which may update the ring 40 * cycle state). 41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command 42 * and endpoint rings. If HC is the producer for the event ring, 43 * and it generates an interrupt according to interrupt modulation rules. 44 * 45 * Consumer rules: 46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, 47 * the TRB is owned by the consumer. 48 * 2. Update dequeue pointer (which may update the ring cycle state) and 49 * continue processing TRBs until you reach a TRB which is not owned by you. 50 * 3. Notify the producer. SW is the consumer for the event ring, and it 51 * updates event ring dequeue pointer. HC is the consumer for the command and 52 * endpoint rings; it generates events on the event ring for these. 53 */ 54 55 #include <linux/scatterlist.h> 56 #include <linux/slab.h> 57 #include <linux/dma-mapping.h> 58 #include "xhci.h" 59 #include "xhci-trace.h" 60 61 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, 62 u32 field1, u32 field2, 63 u32 field3, u32 field4, bool command_must_succeed); 64 65 /* 66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA 67 * address of the TRB. 68 */ 69 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, 70 union xhci_trb *trb) 71 { 72 unsigned long segment_offset; 73 74 if (!seg || !trb || trb < seg->trbs) 75 return 0; 76 /* offset in TRBs */ 77 segment_offset = trb - seg->trbs; 78 if (segment_offset >= TRBS_PER_SEGMENT) 79 return 0; 80 return seg->dma + (segment_offset * sizeof(*trb)); 81 } 82 83 static bool trb_is_noop(union xhci_trb *trb) 84 { 85 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]); 86 } 87 88 static bool trb_is_link(union xhci_trb *trb) 89 { 90 return TRB_TYPE_LINK_LE32(trb->link.control); 91 } 92 93 static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb) 94 { 95 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1]; 96 } 97 98 static bool last_trb_on_ring(struct xhci_ring *ring, 99 struct xhci_segment *seg, union xhci_trb *trb) 100 { 101 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg); 102 } 103 104 static bool link_trb_toggles_cycle(union xhci_trb *trb) 105 { 106 return le32_to_cpu(trb->link.control) & LINK_TOGGLE; 107 } 108 109 static bool last_td_in_urb(struct xhci_td *td) 110 { 111 struct urb_priv *urb_priv = td->urb->hcpriv; 112 113 return urb_priv->num_tds_done == urb_priv->num_tds; 114 } 115 116 static void inc_td_cnt(struct urb *urb) 117 { 118 struct urb_priv *urb_priv = urb->hcpriv; 119 120 urb_priv->num_tds_done++; 121 } 122 123 static void trb_to_noop(union xhci_trb *trb, u32 noop_type) 124 { 125 if (trb_is_link(trb)) { 126 /* unchain chained link TRBs */ 127 trb->link.control &= cpu_to_le32(~TRB_CHAIN); 128 } else { 129 trb->generic.field[0] = 0; 130 trb->generic.field[1] = 0; 131 trb->generic.field[2] = 0; 132 /* Preserve only the cycle bit of this TRB */ 133 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); 134 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type)); 135 } 136 } 137 138 /* Updates trb to point to the next TRB in the ring, and updates seg if the next 139 * TRB is in a new segment. This does not skip over link TRBs, and it does not 140 * effect the ring dequeue or enqueue pointers. 141 */ 142 static void next_trb(struct xhci_hcd *xhci, 143 struct xhci_ring *ring, 144 struct xhci_segment **seg, 145 union xhci_trb **trb) 146 { 147 if (trb_is_link(*trb)) { 148 *seg = (*seg)->next; 149 *trb = ((*seg)->trbs); 150 } else { 151 (*trb)++; 152 } 153 } 154 155 /* 156 * See Cycle bit rules. SW is the consumer for the event ring only. 157 */ 158 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) 159 { 160 unsigned int link_trb_count = 0; 161 162 /* event ring doesn't have link trbs, check for last trb */ 163 if (ring->type == TYPE_EVENT) { 164 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) { 165 ring->dequeue++; 166 goto out; 167 } 168 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue)) 169 ring->cycle_state ^= 1; 170 ring->deq_seg = ring->deq_seg->next; 171 ring->dequeue = ring->deq_seg->trbs; 172 goto out; 173 } 174 175 /* All other rings have link trbs */ 176 if (!trb_is_link(ring->dequeue)) { 177 if (last_trb_on_seg(ring->deq_seg, ring->dequeue)) 178 xhci_warn(xhci, "Missing link TRB at end of segment\n"); 179 else 180 ring->dequeue++; 181 } 182 183 while (trb_is_link(ring->dequeue)) { 184 ring->deq_seg = ring->deq_seg->next; 185 ring->dequeue = ring->deq_seg->trbs; 186 187 if (link_trb_count++ > ring->num_segs) { 188 xhci_warn(xhci, "Ring is an endless link TRB loop\n"); 189 break; 190 } 191 } 192 out: 193 trace_xhci_inc_deq(ring); 194 195 return; 196 } 197 198 /* 199 * See Cycle bit rules. SW is the consumer for the event ring only. 200 * 201 * If we've just enqueued a TRB that is in the middle of a TD (meaning the 202 * chain bit is set), then set the chain bit in all the following link TRBs. 203 * If we've enqueued the last TRB in a TD, make sure the following link TRBs 204 * have their chain bit cleared (so that each Link TRB is a separate TD). 205 * 206 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit 207 * set, but other sections talk about dealing with the chain bit set. This was 208 * fixed in the 0.96 specification errata, but we have to assume that all 0.95 209 * xHCI hardware can't handle the chain bit being cleared on a link TRB. 210 * 211 * @more_trbs_coming: Will you enqueue more TRBs before calling 212 * prepare_transfer()? 213 */ 214 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, 215 bool more_trbs_coming) 216 { 217 u32 chain; 218 union xhci_trb *next; 219 unsigned int link_trb_count = 0; 220 221 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; 222 223 if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) { 224 xhci_err(xhci, "Tried to move enqueue past ring segment\n"); 225 return; 226 } 227 228 next = ++(ring->enqueue); 229 230 /* Update the dequeue pointer further if that was a link TRB */ 231 while (trb_is_link(next)) { 232 233 /* 234 * If the caller doesn't plan on enqueueing more TDs before 235 * ringing the doorbell, then we don't want to give the link TRB 236 * to the hardware just yet. We'll give the link TRB back in 237 * prepare_ring() just before we enqueue the TD at the top of 238 * the ring. 239 */ 240 if (!chain && !more_trbs_coming) 241 break; 242 243 /* If we're not dealing with 0.95 hardware or isoc rings on 244 * AMD 0.96 host, carry over the chain bit of the previous TRB 245 * (which may mean the chain bit is cleared). 246 */ 247 if (!(ring->type == TYPE_ISOC && 248 (xhci->quirks & XHCI_AMD_0x96_HOST)) && 249 !xhci_link_trb_quirk(xhci)) { 250 next->link.control &= cpu_to_le32(~TRB_CHAIN); 251 next->link.control |= cpu_to_le32(chain); 252 } 253 /* Give this link TRB to the hardware */ 254 wmb(); 255 next->link.control ^= cpu_to_le32(TRB_CYCLE); 256 257 /* Toggle the cycle bit after the last ring segment. */ 258 if (link_trb_toggles_cycle(next)) 259 ring->cycle_state ^= 1; 260 261 ring->enq_seg = ring->enq_seg->next; 262 ring->enqueue = ring->enq_seg->trbs; 263 next = ring->enqueue; 264 265 if (link_trb_count++ > ring->num_segs) { 266 xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__); 267 break; 268 } 269 } 270 271 trace_xhci_inc_enq(ring); 272 } 273 274 /* 275 * Return number of free normal TRBs from enqueue to dequeue pointer on ring. 276 * Not counting an assumed link TRB at end of each TRBS_PER_SEGMENT sized segment. 277 * Only for transfer and command rings where driver is the producer, not for 278 * event rings. 279 */ 280 static unsigned int xhci_num_trbs_free(struct xhci_hcd *xhci, struct xhci_ring *ring) 281 { 282 struct xhci_segment *enq_seg = ring->enq_seg; 283 union xhci_trb *enq = ring->enqueue; 284 union xhci_trb *last_on_seg; 285 unsigned int free = 0; 286 int i = 0; 287 288 /* Ring might be empty even if enq != deq if enq is left on a link trb */ 289 if (trb_is_link(enq)) { 290 enq_seg = enq_seg->next; 291 enq = enq_seg->trbs; 292 } 293 294 /* Empty ring, common case, don't walk the segments */ 295 if (enq == ring->dequeue) 296 return ring->num_segs * (TRBS_PER_SEGMENT - 1); 297 298 do { 299 if (ring->deq_seg == enq_seg && ring->dequeue >= enq) 300 return free + (ring->dequeue - enq); 301 last_on_seg = &enq_seg->trbs[TRBS_PER_SEGMENT - 1]; 302 free += last_on_seg - enq; 303 enq_seg = enq_seg->next; 304 enq = enq_seg->trbs; 305 } while (i++ <= ring->num_segs); 306 307 return free; 308 } 309 310 /* 311 * Check to see if there's room to enqueue num_trbs on the ring and make sure 312 * enqueue pointer will not advance into dequeue segment. See rules above. 313 * return number of new segments needed to ensure this. 314 */ 315 316 static unsigned int xhci_ring_expansion_needed(struct xhci_hcd *xhci, struct xhci_ring *ring, 317 unsigned int num_trbs) 318 { 319 struct xhci_segment *seg; 320 int trbs_past_seg; 321 int enq_used; 322 int new_segs; 323 324 enq_used = ring->enqueue - ring->enq_seg->trbs; 325 326 /* how many trbs will be queued past the enqueue segment? */ 327 trbs_past_seg = enq_used + num_trbs - (TRBS_PER_SEGMENT - 1); 328 329 /* 330 * Consider expanding the ring already if num_trbs fills the current 331 * segment (i.e. trbs_past_seg == 0), not only when num_trbs goes into 332 * the next segment. Avoids confusing full ring with special empty ring 333 * case below 334 */ 335 if (trbs_past_seg < 0) 336 return 0; 337 338 /* Empty ring special case, enqueue stuck on link trb while dequeue advanced */ 339 if (trb_is_link(ring->enqueue) && ring->enq_seg->next->trbs == ring->dequeue) 340 return 0; 341 342 new_segs = 1 + (trbs_past_seg / (TRBS_PER_SEGMENT - 1)); 343 seg = ring->enq_seg; 344 345 while (new_segs > 0) { 346 seg = seg->next; 347 if (seg == ring->deq_seg) { 348 xhci_dbg(xhci, "Ring expansion by %d segments needed\n", 349 new_segs); 350 xhci_dbg(xhci, "Adding %d trbs moves enq %d trbs into deq seg\n", 351 num_trbs, trbs_past_seg % TRBS_PER_SEGMENT); 352 return new_segs; 353 } 354 new_segs--; 355 } 356 357 return 0; 358 } 359 360 /* Ring the host controller doorbell after placing a command on the ring */ 361 void xhci_ring_cmd_db(struct xhci_hcd *xhci) 362 { 363 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) 364 return; 365 366 xhci_dbg(xhci, "// Ding dong!\n"); 367 368 trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST); 369 370 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); 371 /* Flush PCI posted writes */ 372 readl(&xhci->dba->doorbell[0]); 373 } 374 375 static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci) 376 { 377 return mod_delayed_work(system_wq, &xhci->cmd_timer, 378 msecs_to_jiffies(xhci->current_cmd->timeout_ms)); 379 } 380 381 static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci) 382 { 383 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command, 384 cmd_list); 385 } 386 387 /* 388 * Turn all commands on command ring with status set to "aborted" to no-op trbs. 389 * If there are other commands waiting then restart the ring and kick the timer. 390 * This must be called with command ring stopped and xhci->lock held. 391 */ 392 static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, 393 struct xhci_command *cur_cmd) 394 { 395 struct xhci_command *i_cmd; 396 397 /* Turn all aborted commands in list to no-ops, then restart */ 398 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) { 399 400 if (i_cmd->status != COMP_COMMAND_ABORTED) 401 continue; 402 403 i_cmd->status = COMP_COMMAND_RING_STOPPED; 404 405 xhci_dbg(xhci, "Turn aborted command %p to no-op\n", 406 i_cmd->command_trb); 407 408 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP); 409 410 /* 411 * caller waiting for completion is called when command 412 * completion event is received for these no-op commands 413 */ 414 } 415 416 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; 417 418 /* ring command ring doorbell to restart the command ring */ 419 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && 420 !(xhci->xhc_state & XHCI_STATE_DYING)) { 421 xhci->current_cmd = cur_cmd; 422 xhci_mod_cmd_timer(xhci); 423 xhci_ring_cmd_db(xhci); 424 } 425 } 426 427 /* Must be called with xhci->lock held, releases and aquires lock back */ 428 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags) 429 { 430 struct xhci_segment *new_seg = xhci->cmd_ring->deq_seg; 431 union xhci_trb *new_deq = xhci->cmd_ring->dequeue; 432 u64 crcr; 433 int ret; 434 435 xhci_dbg(xhci, "Abort command ring\n"); 436 437 reinit_completion(&xhci->cmd_ring_stop_completion); 438 439 /* 440 * The control bits like command stop, abort are located in lower 441 * dword of the command ring control register. 442 * Some controllers require all 64 bits to be written to abort the ring. 443 * Make sure the upper dword is valid, pointing to the next command, 444 * avoiding corrupting the command ring pointer in case the command ring 445 * is stopped by the time the upper dword is written. 446 */ 447 next_trb(xhci, NULL, &new_seg, &new_deq); 448 if (trb_is_link(new_deq)) 449 next_trb(xhci, NULL, &new_seg, &new_deq); 450 451 crcr = xhci_trb_virt_to_dma(new_seg, new_deq); 452 xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring); 453 454 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the 455 * completion of the Command Abort operation. If CRR is not negated in 5 456 * seconds then driver handles it as if host died (-ENODEV). 457 * In the future we should distinguish between -ENODEV and -ETIMEDOUT 458 * and try to recover a -ETIMEDOUT with a host controller reset. 459 */ 460 ret = xhci_handshake(&xhci->op_regs->cmd_ring, 461 CMD_RING_RUNNING, 0, 5 * 1000 * 1000); 462 if (ret < 0) { 463 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret); 464 xhci_halt(xhci); 465 xhci_hc_died(xhci); 466 return ret; 467 } 468 /* 469 * Writing the CMD_RING_ABORT bit should cause a cmd completion event, 470 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared 471 * but the completion event in never sent. Wait 2 secs (arbitrary 472 * number) to handle those cases after negation of CMD_RING_RUNNING. 473 */ 474 spin_unlock_irqrestore(&xhci->lock, flags); 475 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion, 476 msecs_to_jiffies(2000)); 477 spin_lock_irqsave(&xhci->lock, flags); 478 if (!ret) { 479 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n"); 480 xhci_cleanup_command_queue(xhci); 481 } else { 482 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci)); 483 } 484 return 0; 485 } 486 487 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, 488 unsigned int slot_id, 489 unsigned int ep_index, 490 unsigned int stream_id) 491 { 492 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; 493 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; 494 unsigned int ep_state = ep->ep_state; 495 496 /* Don't ring the doorbell for this endpoint if there are pending 497 * cancellations because we don't want to interrupt processing. 498 * We don't want to restart any stream rings if there's a set dequeue 499 * pointer command pending because the device can choose to start any 500 * stream once the endpoint is on the HW schedule. 501 */ 502 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) || 503 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT)) 504 return; 505 506 trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id)); 507 508 writel(DB_VALUE(ep_index, stream_id), db_addr); 509 /* flush the write */ 510 readl(db_addr); 511 } 512 513 /* Ring the doorbell for any rings with pending URBs */ 514 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, 515 unsigned int slot_id, 516 unsigned int ep_index) 517 { 518 unsigned int stream_id; 519 struct xhci_virt_ep *ep; 520 521 ep = &xhci->devs[slot_id]->eps[ep_index]; 522 523 /* A ring has pending URBs if its TD list is not empty */ 524 if (!(ep->ep_state & EP_HAS_STREAMS)) { 525 if (ep->ring && !(list_empty(&ep->ring->td_list))) 526 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); 527 return; 528 } 529 530 for (stream_id = 1; stream_id < ep->stream_info->num_streams; 531 stream_id++) { 532 struct xhci_stream_info *stream_info = ep->stream_info; 533 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) 534 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 535 stream_id); 536 } 537 } 538 539 void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci, 540 unsigned int slot_id, 541 unsigned int ep_index) 542 { 543 ring_doorbell_for_active_rings(xhci, slot_id, ep_index); 544 } 545 546 static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci, 547 unsigned int slot_id, 548 unsigned int ep_index) 549 { 550 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) { 551 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id); 552 return NULL; 553 } 554 if (ep_index >= EP_CTX_PER_DEV) { 555 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index); 556 return NULL; 557 } 558 if (!xhci->devs[slot_id]) { 559 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id); 560 return NULL; 561 } 562 563 return &xhci->devs[slot_id]->eps[ep_index]; 564 } 565 566 static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci, 567 struct xhci_virt_ep *ep, 568 unsigned int stream_id) 569 { 570 /* common case, no streams */ 571 if (!(ep->ep_state & EP_HAS_STREAMS)) 572 return ep->ring; 573 574 if (!ep->stream_info) 575 return NULL; 576 577 if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) { 578 xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n", 579 stream_id, ep->vdev->slot_id, ep->ep_index); 580 return NULL; 581 } 582 583 return ep->stream_info->stream_rings[stream_id]; 584 } 585 586 /* Get the right ring for the given slot_id, ep_index and stream_id. 587 * If the endpoint supports streams, boundary check the URB's stream ID. 588 * If the endpoint doesn't support streams, return the singular endpoint ring. 589 */ 590 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, 591 unsigned int slot_id, unsigned int ep_index, 592 unsigned int stream_id) 593 { 594 struct xhci_virt_ep *ep; 595 596 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 597 if (!ep) 598 return NULL; 599 600 return xhci_virt_ep_to_ring(xhci, ep, stream_id); 601 } 602 603 604 /* 605 * Get the hw dequeue pointer xHC stopped on, either directly from the 606 * endpoint context, or if streams are in use from the stream context. 607 * The returned hw_dequeue contains the lowest four bits with cycle state 608 * and possbile stream context type. 609 */ 610 static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev, 611 unsigned int ep_index, unsigned int stream_id) 612 { 613 struct xhci_ep_ctx *ep_ctx; 614 struct xhci_stream_ctx *st_ctx; 615 struct xhci_virt_ep *ep; 616 617 ep = &vdev->eps[ep_index]; 618 619 if (ep->ep_state & EP_HAS_STREAMS) { 620 st_ctx = &ep->stream_info->stream_ctx_array[stream_id]; 621 return le64_to_cpu(st_ctx->stream_ring); 622 } 623 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index); 624 return le64_to_cpu(ep_ctx->deq); 625 } 626 627 static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci, 628 unsigned int slot_id, unsigned int ep_index, 629 unsigned int stream_id, struct xhci_td *td) 630 { 631 struct xhci_virt_device *dev = xhci->devs[slot_id]; 632 struct xhci_virt_ep *ep = &dev->eps[ep_index]; 633 struct xhci_ring *ep_ring; 634 struct xhci_command *cmd; 635 struct xhci_segment *new_seg; 636 union xhci_trb *new_deq; 637 int new_cycle; 638 dma_addr_t addr; 639 u64 hw_dequeue; 640 bool cycle_found = false; 641 bool td_last_trb_found = false; 642 u32 trb_sct = 0; 643 int ret; 644 645 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, 646 ep_index, stream_id); 647 if (!ep_ring) { 648 xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n", 649 stream_id); 650 return -ENODEV; 651 } 652 /* 653 * A cancelled TD can complete with a stall if HW cached the trb. 654 * In this case driver can't find td, but if the ring is empty we 655 * can move the dequeue pointer to the current enqueue position. 656 * We shouldn't hit this anymore as cached cancelled TRBs are given back 657 * after clearing the cache, but be on the safe side and keep it anyway 658 */ 659 if (!td) { 660 if (list_empty(&ep_ring->td_list)) { 661 new_seg = ep_ring->enq_seg; 662 new_deq = ep_ring->enqueue; 663 new_cycle = ep_ring->cycle_state; 664 xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue"); 665 goto deq_found; 666 } else { 667 xhci_warn(xhci, "Can't find new dequeue state, missing td\n"); 668 return -EINVAL; 669 } 670 } 671 672 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id); 673 new_seg = ep_ring->deq_seg; 674 new_deq = ep_ring->dequeue; 675 new_cycle = hw_dequeue & 0x1; 676 677 /* 678 * We want to find the pointer, segment and cycle state of the new trb 679 * (the one after current TD's last_trb). We know the cycle state at 680 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are 681 * found. 682 */ 683 do { 684 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq) 685 == (dma_addr_t)(hw_dequeue & ~0xf)) { 686 cycle_found = true; 687 if (td_last_trb_found) 688 break; 689 } 690 if (new_deq == td->last_trb) 691 td_last_trb_found = true; 692 693 if (cycle_found && trb_is_link(new_deq) && 694 link_trb_toggles_cycle(new_deq)) 695 new_cycle ^= 0x1; 696 697 next_trb(xhci, ep_ring, &new_seg, &new_deq); 698 699 /* Search wrapped around, bail out */ 700 if (new_deq == ep->ring->dequeue) { 701 xhci_err(xhci, "Error: Failed finding new dequeue state\n"); 702 return -EINVAL; 703 } 704 705 } while (!cycle_found || !td_last_trb_found); 706 707 deq_found: 708 709 /* Don't update the ring cycle state for the producer (us). */ 710 addr = xhci_trb_virt_to_dma(new_seg, new_deq); 711 if (addr == 0) { 712 xhci_warn(xhci, "Can't find dma of new dequeue ptr\n"); 713 xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq); 714 return -EINVAL; 715 } 716 717 if ((ep->ep_state & SET_DEQ_PENDING)) { 718 xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n", 719 &addr); 720 return -EBUSY; 721 } 722 723 /* This function gets called from contexts where it cannot sleep */ 724 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC); 725 if (!cmd) { 726 xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr); 727 return -ENOMEM; 728 } 729 730 if (stream_id) 731 trb_sct = SCT_FOR_TRB(SCT_PRI_TR); 732 ret = queue_command(xhci, cmd, 733 lower_32_bits(addr) | trb_sct | new_cycle, 734 upper_32_bits(addr), 735 STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) | 736 EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false); 737 if (ret < 0) { 738 xhci_free_command(xhci, cmd); 739 return ret; 740 } 741 ep->queued_deq_seg = new_seg; 742 ep->queued_deq_ptr = new_deq; 743 744 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 745 "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle); 746 747 /* Stop the TD queueing code from ringing the doorbell until 748 * this command completes. The HC won't set the dequeue pointer 749 * if the ring is running, and ringing the doorbell starts the 750 * ring running. 751 */ 752 ep->ep_state |= SET_DEQ_PENDING; 753 xhci_ring_cmd_db(xhci); 754 return 0; 755 } 756 757 /* flip_cycle means flip the cycle bit of all but the first and last TRB. 758 * (The last TRB actually points to the ring enqueue pointer, which is not part 759 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. 760 */ 761 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, 762 struct xhci_td *td, bool flip_cycle) 763 { 764 struct xhci_segment *seg = td->start_seg; 765 union xhci_trb *trb = td->first_trb; 766 767 while (1) { 768 trb_to_noop(trb, TRB_TR_NOOP); 769 770 /* flip cycle if asked to */ 771 if (flip_cycle && trb != td->first_trb && trb != td->last_trb) 772 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE); 773 774 if (trb == td->last_trb) 775 break; 776 777 next_trb(xhci, ep_ring, &seg, &trb); 778 } 779 } 780 781 /* 782 * Must be called with xhci->lock held in interrupt context, 783 * releases and re-acquires xhci->lock 784 */ 785 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, 786 struct xhci_td *cur_td, int status) 787 { 788 struct urb *urb = cur_td->urb; 789 struct urb_priv *urb_priv = urb->hcpriv; 790 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus); 791 792 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { 793 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; 794 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { 795 if (xhci->quirks & XHCI_AMD_PLL_FIX) 796 usb_amd_quirk_pll_enable(); 797 } 798 } 799 xhci_urb_free_priv(urb_priv); 800 usb_hcd_unlink_urb_from_ep(hcd, urb); 801 trace_xhci_urb_giveback(urb); 802 usb_hcd_giveback_urb(hcd, urb, status); 803 } 804 805 static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, 806 struct xhci_ring *ring, struct xhci_td *td) 807 { 808 struct device *dev = xhci_to_hcd(xhci)->self.sysdev; 809 struct xhci_segment *seg = td->bounce_seg; 810 struct urb *urb = td->urb; 811 size_t len; 812 813 if (!ring || !seg || !urb) 814 return; 815 816 if (usb_urb_dir_out(urb)) { 817 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, 818 DMA_TO_DEVICE); 819 return; 820 } 821 822 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, 823 DMA_FROM_DEVICE); 824 /* for in tranfers we need to copy the data from bounce to sg */ 825 if (urb->num_sgs) { 826 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf, 827 seg->bounce_len, seg->bounce_offs); 828 if (len != seg->bounce_len) 829 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n", 830 len, seg->bounce_len); 831 } else { 832 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf, 833 seg->bounce_len); 834 } 835 seg->bounce_len = 0; 836 seg->bounce_offs = 0; 837 } 838 839 static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td, 840 struct xhci_ring *ep_ring, int status) 841 { 842 struct urb *urb = NULL; 843 844 /* Clean up the endpoint's TD list */ 845 urb = td->urb; 846 847 /* if a bounce buffer was used to align this td then unmap it */ 848 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td); 849 850 /* Do one last check of the actual transfer length. 851 * If the host controller said we transferred more data than the buffer 852 * length, urb->actual_length will be a very big number (since it's 853 * unsigned). Play it safe and say we didn't transfer anything. 854 */ 855 if (urb->actual_length > urb->transfer_buffer_length) { 856 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n", 857 urb->transfer_buffer_length, urb->actual_length); 858 urb->actual_length = 0; 859 status = 0; 860 } 861 /* TD might be removed from td_list if we are giving back a cancelled URB */ 862 if (!list_empty(&td->td_list)) 863 list_del_init(&td->td_list); 864 /* Giving back a cancelled URB, or if a slated TD completed anyway */ 865 if (!list_empty(&td->cancelled_td_list)) 866 list_del_init(&td->cancelled_td_list); 867 868 inc_td_cnt(urb); 869 /* Giveback the urb when all the tds are completed */ 870 if (last_td_in_urb(td)) { 871 if ((urb->actual_length != urb->transfer_buffer_length && 872 (urb->transfer_flags & URB_SHORT_NOT_OK)) || 873 (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc))) 874 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n", 875 urb, urb->actual_length, 876 urb->transfer_buffer_length, status); 877 878 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */ 879 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) 880 status = 0; 881 xhci_giveback_urb_in_irq(xhci, td, status); 882 } 883 884 return 0; 885 } 886 887 888 /* Complete the cancelled URBs we unlinked from td_list. */ 889 static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep) 890 { 891 struct xhci_ring *ring; 892 struct xhci_td *td, *tmp_td; 893 894 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, 895 cancelled_td_list) { 896 897 ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb); 898 899 if (td->cancel_status == TD_CLEARED) { 900 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n", 901 __func__, td->urb); 902 xhci_td_cleanup(ep->xhci, td, ring, td->status); 903 } else { 904 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n", 905 __func__, td->urb, td->cancel_status); 906 } 907 if (ep->xhci->xhc_state & XHCI_STATE_DYING) 908 return; 909 } 910 } 911 912 static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id, 913 unsigned int ep_index, enum xhci_ep_reset_type reset_type) 914 { 915 struct xhci_command *command; 916 int ret = 0; 917 918 command = xhci_alloc_command(xhci, false, GFP_ATOMIC); 919 if (!command) { 920 ret = -ENOMEM; 921 goto done; 922 } 923 924 xhci_dbg(xhci, "%s-reset ep %u, slot %u\n", 925 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft", 926 ep_index, slot_id); 927 928 ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type); 929 done: 930 if (ret) 931 xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n", 932 slot_id, ep_index, ret); 933 return ret; 934 } 935 936 static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci, 937 struct xhci_virt_ep *ep, 938 struct xhci_td *td, 939 enum xhci_ep_reset_type reset_type) 940 { 941 unsigned int slot_id = ep->vdev->slot_id; 942 int err; 943 944 /* 945 * Avoid resetting endpoint if link is inactive. Can cause host hang. 946 * Device will be reset soon to recover the link so don't do anything 947 */ 948 if (ep->vdev->flags & VDEV_PORT_ERROR) 949 return -ENODEV; 950 951 /* add td to cancelled list and let reset ep handler take care of it */ 952 if (reset_type == EP_HARD_RESET) { 953 ep->ep_state |= EP_HARD_CLEAR_TOGGLE; 954 if (td && list_empty(&td->cancelled_td_list)) { 955 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list); 956 td->cancel_status = TD_HALTED; 957 } 958 } 959 960 if (ep->ep_state & EP_HALTED) { 961 xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n", 962 ep->ep_index); 963 return 0; 964 } 965 966 err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type); 967 if (err) 968 return err; 969 970 ep->ep_state |= EP_HALTED; 971 972 xhci_ring_cmd_db(xhci); 973 974 return 0; 975 } 976 977 /* 978 * Fix up the ep ring first, so HW stops executing cancelled TDs. 979 * We have the xHCI lock, so nothing can modify this list until we drop it. 980 * We're also in the event handler, so we can't get re-interrupted if another 981 * Stop Endpoint command completes. 982 * 983 * only call this when ring is not in a running state 984 */ 985 986 static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep) 987 { 988 struct xhci_hcd *xhci; 989 struct xhci_td *td = NULL; 990 struct xhci_td *tmp_td = NULL; 991 struct xhci_td *cached_td = NULL; 992 struct xhci_ring *ring; 993 u64 hw_deq; 994 unsigned int slot_id = ep->vdev->slot_id; 995 int err; 996 997 xhci = ep->xhci; 998 999 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) { 1000 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 1001 "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p", 1002 (unsigned long long)xhci_trb_virt_to_dma( 1003 td->start_seg, td->first_trb), 1004 td->urb->stream_id, td->urb); 1005 list_del_init(&td->td_list); 1006 ring = xhci_urb_to_transfer_ring(xhci, td->urb); 1007 if (!ring) { 1008 xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n", 1009 td->urb, td->urb->stream_id); 1010 continue; 1011 } 1012 /* 1013 * If a ring stopped on the TD we need to cancel then we have to 1014 * move the xHC endpoint ring dequeue pointer past this TD. 1015 * Rings halted due to STALL may show hw_deq is past the stalled 1016 * TD, but still require a set TR Deq command to flush xHC cache. 1017 */ 1018 hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index, 1019 td->urb->stream_id); 1020 hw_deq &= ~0xf; 1021 1022 if (td->cancel_status == TD_HALTED || 1023 trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) { 1024 switch (td->cancel_status) { 1025 case TD_CLEARED: /* TD is already no-op */ 1026 case TD_CLEARING_CACHE: /* set TR deq command already queued */ 1027 break; 1028 case TD_DIRTY: /* TD is cached, clear it */ 1029 case TD_HALTED: 1030 case TD_CLEARING_CACHE_DEFERRED: 1031 if (cached_td) { 1032 if (cached_td->urb->stream_id != td->urb->stream_id) { 1033 /* Multiple streams case, defer move dq */ 1034 xhci_dbg(xhci, 1035 "Move dq deferred: stream %u URB %p\n", 1036 td->urb->stream_id, td->urb); 1037 td->cancel_status = TD_CLEARING_CACHE_DEFERRED; 1038 break; 1039 } 1040 1041 /* Should never happen, but clear the TD if it does */ 1042 xhci_warn(xhci, 1043 "Found multiple active URBs %p and %p in stream %u?\n", 1044 td->urb, cached_td->urb, 1045 td->urb->stream_id); 1046 td_to_noop(xhci, ring, cached_td, false); 1047 cached_td->cancel_status = TD_CLEARED; 1048 } 1049 1050 td->cancel_status = TD_CLEARING_CACHE; 1051 cached_td = td; 1052 break; 1053 } 1054 } else { 1055 td_to_noop(xhci, ring, td, false); 1056 td->cancel_status = TD_CLEARED; 1057 } 1058 } 1059 1060 /* If there's no need to move the dequeue pointer then we're done */ 1061 if (!cached_td) 1062 return 0; 1063 1064 err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index, 1065 cached_td->urb->stream_id, 1066 cached_td); 1067 if (err) { 1068 /* Failed to move past cached td, just set cached TDs to no-op */ 1069 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) { 1070 /* 1071 * Deferred TDs need to have the deq pointer set after the above command 1072 * completes, so if that failed we just give up on all of them (and 1073 * complain loudly since this could cause issues due to caching). 1074 */ 1075 if (td->cancel_status != TD_CLEARING_CACHE && 1076 td->cancel_status != TD_CLEARING_CACHE_DEFERRED) 1077 continue; 1078 xhci_warn(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n", 1079 td->urb); 1080 td_to_noop(xhci, ring, td, false); 1081 td->cancel_status = TD_CLEARED; 1082 } 1083 } 1084 return 0; 1085 } 1086 1087 /* 1088 * Returns the TD the endpoint ring halted on. 1089 * Only call for non-running rings without streams. 1090 */ 1091 static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep) 1092 { 1093 struct xhci_td *td; 1094 u64 hw_deq; 1095 1096 if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */ 1097 hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0); 1098 hw_deq &= ~0xf; 1099 td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list); 1100 if (trb_in_td(ep->xhci, td->start_seg, td->first_trb, 1101 td->last_trb, hw_deq, false)) 1102 return td; 1103 } 1104 return NULL; 1105 } 1106 1107 /* 1108 * When we get a command completion for a Stop Endpoint Command, we need to 1109 * unlink any cancelled TDs from the ring. There are two ways to do that: 1110 * 1111 * 1. If the HW was in the middle of processing the TD that needs to be 1112 * cancelled, then we must move the ring's dequeue pointer past the last TRB 1113 * in the TD with a Set Dequeue Pointer Command. 1114 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain 1115 * bit cleared) so that the HW will skip over them. 1116 */ 1117 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, 1118 union xhci_trb *trb, u32 comp_code) 1119 { 1120 unsigned int ep_index; 1121 struct xhci_virt_ep *ep; 1122 struct xhci_ep_ctx *ep_ctx; 1123 struct xhci_td *td = NULL; 1124 enum xhci_ep_reset_type reset_type; 1125 struct xhci_command *command; 1126 int err; 1127 1128 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { 1129 if (!xhci->devs[slot_id]) 1130 xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n", 1131 slot_id); 1132 return; 1133 } 1134 1135 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); 1136 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 1137 if (!ep) 1138 return; 1139 1140 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index); 1141 1142 trace_xhci_handle_cmd_stop_ep(ep_ctx); 1143 1144 if (comp_code == COMP_CONTEXT_STATE_ERROR) { 1145 /* 1146 * If stop endpoint command raced with a halting endpoint we need to 1147 * reset the host side endpoint first. 1148 * If the TD we halted on isn't cancelled the TD should be given back 1149 * with a proper error code, and the ring dequeue moved past the TD. 1150 * If streams case we can't find hw_deq, or the TD we halted on so do a 1151 * soft reset. 1152 * 1153 * Proper error code is unknown here, it would be -EPIPE if device side 1154 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error) 1155 * We use -EPROTO, if device is stalled it should return a stall error on 1156 * next transfer, which then will return -EPIPE, and device side stall is 1157 * noted and cleared by class driver. 1158 */ 1159 switch (GET_EP_CTX_STATE(ep_ctx)) { 1160 case EP_STATE_HALTED: 1161 xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n"); 1162 if (ep->ep_state & EP_HAS_STREAMS) { 1163 reset_type = EP_SOFT_RESET; 1164 } else { 1165 reset_type = EP_HARD_RESET; 1166 td = find_halted_td(ep); 1167 if (td) 1168 td->status = -EPROTO; 1169 } 1170 /* reset ep, reset handler cleans up cancelled tds */ 1171 err = xhci_handle_halted_endpoint(xhci, ep, td, reset_type); 1172 if (err) 1173 break; 1174 ep->ep_state &= ~EP_STOP_CMD_PENDING; 1175 return; 1176 case EP_STATE_RUNNING: 1177 /* Race, HW handled stop ep cmd before ep was running */ 1178 xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n"); 1179 1180 command = xhci_alloc_command(xhci, false, GFP_ATOMIC); 1181 if (!command) { 1182 ep->ep_state &= ~EP_STOP_CMD_PENDING; 1183 return; 1184 } 1185 xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0); 1186 xhci_ring_cmd_db(xhci); 1187 1188 return; 1189 default: 1190 break; 1191 } 1192 } 1193 1194 /* will queue a set TR deq if stopped on a cancelled, uncleared TD */ 1195 xhci_invalidate_cancelled_tds(ep); 1196 ep->ep_state &= ~EP_STOP_CMD_PENDING; 1197 1198 /* Otherwise ring the doorbell(s) to restart queued transfers */ 1199 xhci_giveback_invalidated_tds(ep); 1200 ring_doorbell_for_active_rings(xhci, slot_id, ep_index); 1201 } 1202 1203 static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) 1204 { 1205 struct xhci_td *cur_td; 1206 struct xhci_td *tmp; 1207 1208 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) { 1209 list_del_init(&cur_td->td_list); 1210 1211 if (!list_empty(&cur_td->cancelled_td_list)) 1212 list_del_init(&cur_td->cancelled_td_list); 1213 1214 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td); 1215 1216 inc_td_cnt(cur_td->urb); 1217 if (last_td_in_urb(cur_td)) 1218 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); 1219 } 1220 } 1221 1222 static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, 1223 int slot_id, int ep_index) 1224 { 1225 struct xhci_td *cur_td; 1226 struct xhci_td *tmp; 1227 struct xhci_virt_ep *ep; 1228 struct xhci_ring *ring; 1229 1230 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 1231 if (!ep) 1232 return; 1233 1234 if ((ep->ep_state & EP_HAS_STREAMS) || 1235 (ep->ep_state & EP_GETTING_NO_STREAMS)) { 1236 int stream_id; 1237 1238 for (stream_id = 1; stream_id < ep->stream_info->num_streams; 1239 stream_id++) { 1240 ring = ep->stream_info->stream_rings[stream_id]; 1241 if (!ring) 1242 continue; 1243 1244 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 1245 "Killing URBs for slot ID %u, ep index %u, stream %u", 1246 slot_id, ep_index, stream_id); 1247 xhci_kill_ring_urbs(xhci, ring); 1248 } 1249 } else { 1250 ring = ep->ring; 1251 if (!ring) 1252 return; 1253 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 1254 "Killing URBs for slot ID %u, ep index %u", 1255 slot_id, ep_index); 1256 xhci_kill_ring_urbs(xhci, ring); 1257 } 1258 1259 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list, 1260 cancelled_td_list) { 1261 list_del_init(&cur_td->cancelled_td_list); 1262 inc_td_cnt(cur_td->urb); 1263 1264 if (last_td_in_urb(cur_td)) 1265 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); 1266 } 1267 } 1268 1269 /* 1270 * host controller died, register read returns 0xffffffff 1271 * Complete pending commands, mark them ABORTED. 1272 * URBs need to be given back as usb core might be waiting with device locks 1273 * held for the URBs to finish during device disconnect, blocking host remove. 1274 * 1275 * Call with xhci->lock held. 1276 * lock is relased and re-acquired while giving back urb. 1277 */ 1278 void xhci_hc_died(struct xhci_hcd *xhci) 1279 { 1280 int i, j; 1281 1282 if (xhci->xhc_state & XHCI_STATE_DYING) 1283 return; 1284 1285 xhci_err(xhci, "xHCI host controller not responding, assume dead\n"); 1286 xhci->xhc_state |= XHCI_STATE_DYING; 1287 1288 xhci_cleanup_command_queue(xhci); 1289 1290 /* return any pending urbs, remove may be waiting for them */ 1291 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) { 1292 if (!xhci->devs[i]) 1293 continue; 1294 for (j = 0; j < 31; j++) 1295 xhci_kill_endpoint_urbs(xhci, i, j); 1296 } 1297 1298 /* inform usb core hc died if PCI remove isn't already handling it */ 1299 if (!(xhci->xhc_state & XHCI_STATE_REMOVING)) 1300 usb_hc_died(xhci_to_hcd(xhci)); 1301 } 1302 1303 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, 1304 struct xhci_virt_device *dev, 1305 struct xhci_ring *ep_ring, 1306 unsigned int ep_index) 1307 { 1308 union xhci_trb *dequeue_temp; 1309 1310 dequeue_temp = ep_ring->dequeue; 1311 1312 /* If we get two back-to-back stalls, and the first stalled transfer 1313 * ends just before a link TRB, the dequeue pointer will be left on 1314 * the link TRB by the code in the while loop. So we have to update 1315 * the dequeue pointer one segment further, or we'll jump off 1316 * the segment into la-la-land. 1317 */ 1318 if (trb_is_link(ep_ring->dequeue)) { 1319 ep_ring->deq_seg = ep_ring->deq_seg->next; 1320 ep_ring->dequeue = ep_ring->deq_seg->trbs; 1321 } 1322 1323 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { 1324 /* We have more usable TRBs */ 1325 ep_ring->dequeue++; 1326 if (trb_is_link(ep_ring->dequeue)) { 1327 if (ep_ring->dequeue == 1328 dev->eps[ep_index].queued_deq_ptr) 1329 break; 1330 ep_ring->deq_seg = ep_ring->deq_seg->next; 1331 ep_ring->dequeue = ep_ring->deq_seg->trbs; 1332 } 1333 if (ep_ring->dequeue == dequeue_temp) { 1334 xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); 1335 break; 1336 } 1337 } 1338 } 1339 1340 /* 1341 * When we get a completion for a Set Transfer Ring Dequeue Pointer command, 1342 * we need to clear the set deq pending flag in the endpoint ring state, so that 1343 * the TD queueing code can ring the doorbell again. We also need to ring the 1344 * endpoint doorbell to restart the ring, but only if there aren't more 1345 * cancellations pending. 1346 */ 1347 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, 1348 union xhci_trb *trb, u32 cmd_comp_code) 1349 { 1350 unsigned int ep_index; 1351 unsigned int stream_id; 1352 struct xhci_ring *ep_ring; 1353 struct xhci_virt_ep *ep; 1354 struct xhci_ep_ctx *ep_ctx; 1355 struct xhci_slot_ctx *slot_ctx; 1356 struct xhci_td *td, *tmp_td; 1357 bool deferred = false; 1358 1359 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); 1360 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); 1361 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 1362 if (!ep) 1363 return; 1364 1365 ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id); 1366 if (!ep_ring) { 1367 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", 1368 stream_id); 1369 /* XXX: Harmless??? */ 1370 goto cleanup; 1371 } 1372 1373 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index); 1374 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx); 1375 trace_xhci_handle_cmd_set_deq(slot_ctx); 1376 trace_xhci_handle_cmd_set_deq_ep(ep_ctx); 1377 1378 if (cmd_comp_code != COMP_SUCCESS) { 1379 unsigned int ep_state; 1380 unsigned int slot_state; 1381 1382 switch (cmd_comp_code) { 1383 case COMP_TRB_ERROR: 1384 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); 1385 break; 1386 case COMP_CONTEXT_STATE_ERROR: 1387 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); 1388 ep_state = GET_EP_CTX_STATE(ep_ctx); 1389 slot_state = le32_to_cpu(slot_ctx->dev_state); 1390 slot_state = GET_SLOT_STATE(slot_state); 1391 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 1392 "Slot state = %u, EP state = %u", 1393 slot_state, ep_state); 1394 break; 1395 case COMP_SLOT_NOT_ENABLED_ERROR: 1396 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", 1397 slot_id); 1398 break; 1399 default: 1400 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", 1401 cmd_comp_code); 1402 break; 1403 } 1404 /* OK what do we do now? The endpoint state is hosed, and we 1405 * should never get to this point if the synchronization between 1406 * queueing, and endpoint state are correct. This might happen 1407 * if the device gets disconnected after we've finished 1408 * cancelling URBs, which might not be an error... 1409 */ 1410 } else { 1411 u64 deq; 1412 /* 4.6.10 deq ptr is written to the stream ctx for streams */ 1413 if (ep->ep_state & EP_HAS_STREAMS) { 1414 struct xhci_stream_ctx *ctx = 1415 &ep->stream_info->stream_ctx_array[stream_id]; 1416 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; 1417 } else { 1418 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; 1419 } 1420 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, 1421 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); 1422 if (xhci_trb_virt_to_dma(ep->queued_deq_seg, 1423 ep->queued_deq_ptr) == deq) { 1424 /* Update the ring's dequeue segment and dequeue pointer 1425 * to reflect the new position. 1426 */ 1427 update_ring_for_set_deq_completion(xhci, ep->vdev, 1428 ep_ring, ep_index); 1429 } else { 1430 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); 1431 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", 1432 ep->queued_deq_seg, ep->queued_deq_ptr); 1433 } 1434 } 1435 /* HW cached TDs cleared from cache, give them back */ 1436 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, 1437 cancelled_td_list) { 1438 ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb); 1439 if (td->cancel_status == TD_CLEARING_CACHE) { 1440 td->cancel_status = TD_CLEARED; 1441 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n", 1442 __func__, td->urb); 1443 xhci_td_cleanup(ep->xhci, td, ep_ring, td->status); 1444 } else if (td->cancel_status == TD_CLEARING_CACHE_DEFERRED) { 1445 deferred = true; 1446 } else { 1447 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n", 1448 __func__, td->urb, td->cancel_status); 1449 } 1450 } 1451 cleanup: 1452 ep->ep_state &= ~SET_DEQ_PENDING; 1453 ep->queued_deq_seg = NULL; 1454 ep->queued_deq_ptr = NULL; 1455 1456 if (deferred) { 1457 /* We have more streams to clear */ 1458 xhci_dbg(ep->xhci, "%s: Pending TDs to clear, continuing with invalidation\n", 1459 __func__); 1460 xhci_invalidate_cancelled_tds(ep); 1461 } else { 1462 /* Restart any rings with pending URBs */ 1463 xhci_dbg(ep->xhci, "%s: All TDs cleared, ring doorbell\n", __func__); 1464 ring_doorbell_for_active_rings(xhci, slot_id, ep_index); 1465 } 1466 } 1467 1468 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, 1469 union xhci_trb *trb, u32 cmd_comp_code) 1470 { 1471 struct xhci_virt_ep *ep; 1472 struct xhci_ep_ctx *ep_ctx; 1473 unsigned int ep_index; 1474 1475 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); 1476 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 1477 if (!ep) 1478 return; 1479 1480 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index); 1481 trace_xhci_handle_cmd_reset_ep(ep_ctx); 1482 1483 /* This command will only fail if the endpoint wasn't halted, 1484 * but we don't care. 1485 */ 1486 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, 1487 "Ignoring reset ep completion code of %u", cmd_comp_code); 1488 1489 /* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */ 1490 xhci_invalidate_cancelled_tds(ep); 1491 1492 /* Clear our internal halted state */ 1493 ep->ep_state &= ~EP_HALTED; 1494 1495 xhci_giveback_invalidated_tds(ep); 1496 1497 /* if this was a soft reset, then restart */ 1498 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP) 1499 ring_doorbell_for_active_rings(xhci, slot_id, ep_index); 1500 } 1501 1502 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, 1503 struct xhci_command *command, u32 cmd_comp_code) 1504 { 1505 if (cmd_comp_code == COMP_SUCCESS) 1506 command->slot_id = slot_id; 1507 else 1508 command->slot_id = 0; 1509 } 1510 1511 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) 1512 { 1513 struct xhci_virt_device *virt_dev; 1514 struct xhci_slot_ctx *slot_ctx; 1515 1516 virt_dev = xhci->devs[slot_id]; 1517 if (!virt_dev) 1518 return; 1519 1520 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx); 1521 trace_xhci_handle_cmd_disable_slot(slot_ctx); 1522 1523 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) 1524 /* Delete default control endpoint resources */ 1525 xhci_free_device_endpoint_resources(xhci, virt_dev, true); 1526 } 1527 1528 static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, 1529 u32 cmd_comp_code) 1530 { 1531 struct xhci_virt_device *virt_dev; 1532 struct xhci_input_control_ctx *ctrl_ctx; 1533 struct xhci_ep_ctx *ep_ctx; 1534 unsigned int ep_index; 1535 u32 add_flags; 1536 1537 /* 1538 * Configure endpoint commands can come from the USB core configuration 1539 * or alt setting changes, or when streams were being configured. 1540 */ 1541 1542 virt_dev = xhci->devs[slot_id]; 1543 if (!virt_dev) 1544 return; 1545 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx); 1546 if (!ctrl_ctx) { 1547 xhci_warn(xhci, "Could not get input context, bad type.\n"); 1548 return; 1549 } 1550 1551 add_flags = le32_to_cpu(ctrl_ctx->add_flags); 1552 1553 /* Input ctx add_flags are the endpoint index plus one */ 1554 ep_index = xhci_last_valid_endpoint(add_flags) - 1; 1555 1556 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index); 1557 trace_xhci_handle_cmd_config_ep(ep_ctx); 1558 1559 return; 1560 } 1561 1562 static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id) 1563 { 1564 struct xhci_virt_device *vdev; 1565 struct xhci_slot_ctx *slot_ctx; 1566 1567 vdev = xhci->devs[slot_id]; 1568 if (!vdev) 1569 return; 1570 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx); 1571 trace_xhci_handle_cmd_addr_dev(slot_ctx); 1572 } 1573 1574 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id) 1575 { 1576 struct xhci_virt_device *vdev; 1577 struct xhci_slot_ctx *slot_ctx; 1578 1579 vdev = xhci->devs[slot_id]; 1580 if (!vdev) { 1581 xhci_warn(xhci, "Reset device command completion for disabled slot %u\n", 1582 slot_id); 1583 return; 1584 } 1585 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx); 1586 trace_xhci_handle_cmd_reset_dev(slot_ctx); 1587 1588 xhci_dbg(xhci, "Completed reset device command.\n"); 1589 } 1590 1591 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, 1592 struct xhci_event_cmd *event) 1593 { 1594 if (!(xhci->quirks & XHCI_NEC_HOST)) { 1595 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n"); 1596 return; 1597 } 1598 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, 1599 "NEC firmware version %2x.%02x", 1600 NEC_FW_MAJOR(le32_to_cpu(event->status)), 1601 NEC_FW_MINOR(le32_to_cpu(event->status))); 1602 } 1603 1604 static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) 1605 { 1606 list_del(&cmd->cmd_list); 1607 1608 if (cmd->completion) { 1609 cmd->status = status; 1610 complete(cmd->completion); 1611 } else { 1612 kfree(cmd); 1613 } 1614 } 1615 1616 void xhci_cleanup_command_queue(struct xhci_hcd *xhci) 1617 { 1618 struct xhci_command *cur_cmd, *tmp_cmd; 1619 xhci->current_cmd = NULL; 1620 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) 1621 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED); 1622 } 1623 1624 void xhci_handle_command_timeout(struct work_struct *work) 1625 { 1626 struct xhci_hcd *xhci; 1627 unsigned long flags; 1628 char str[XHCI_MSG_MAX]; 1629 u64 hw_ring_state; 1630 u32 cmd_field3; 1631 u32 usbsts; 1632 1633 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer); 1634 1635 spin_lock_irqsave(&xhci->lock, flags); 1636 1637 /* 1638 * If timeout work is pending, or current_cmd is NULL, it means we 1639 * raced with command completion. Command is handled so just return. 1640 */ 1641 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) { 1642 spin_unlock_irqrestore(&xhci->lock, flags); 1643 return; 1644 } 1645 1646 cmd_field3 = le32_to_cpu(xhci->current_cmd->command_trb->generic.field[3]); 1647 usbsts = readl(&xhci->op_regs->status); 1648 xhci_dbg(xhci, "Command timeout, USBSTS:%s\n", xhci_decode_usbsts(str, usbsts)); 1649 1650 /* Bail out and tear down xhci if a stop endpoint command failed */ 1651 if (TRB_FIELD_TO_TYPE(cmd_field3) == TRB_STOP_RING) { 1652 struct xhci_virt_ep *ep; 1653 1654 xhci_warn(xhci, "xHCI host not responding to stop endpoint command\n"); 1655 1656 ep = xhci_get_virt_ep(xhci, TRB_TO_SLOT_ID(cmd_field3), 1657 TRB_TO_EP_INDEX(cmd_field3)); 1658 if (ep) 1659 ep->ep_state &= ~EP_STOP_CMD_PENDING; 1660 1661 xhci_halt(xhci); 1662 xhci_hc_died(xhci); 1663 goto time_out_completed; 1664 } 1665 1666 /* mark this command to be cancelled */ 1667 xhci->current_cmd->status = COMP_COMMAND_ABORTED; 1668 1669 /* Make sure command ring is running before aborting it */ 1670 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); 1671 if (hw_ring_state == ~(u64)0) { 1672 xhci_hc_died(xhci); 1673 goto time_out_completed; 1674 } 1675 1676 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && 1677 (hw_ring_state & CMD_RING_RUNNING)) { 1678 /* Prevent new doorbell, and start command abort */ 1679 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; 1680 xhci_dbg(xhci, "Command timeout\n"); 1681 xhci_abort_cmd_ring(xhci, flags); 1682 goto time_out_completed; 1683 } 1684 1685 /* host removed. Bail out */ 1686 if (xhci->xhc_state & XHCI_STATE_REMOVING) { 1687 xhci_dbg(xhci, "host removed, ring start fail?\n"); 1688 xhci_cleanup_command_queue(xhci); 1689 1690 goto time_out_completed; 1691 } 1692 1693 /* command timeout on stopped ring, ring can't be aborted */ 1694 xhci_dbg(xhci, "Command timeout on stopped ring\n"); 1695 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); 1696 1697 time_out_completed: 1698 spin_unlock_irqrestore(&xhci->lock, flags); 1699 return; 1700 } 1701 1702 static void handle_cmd_completion(struct xhci_hcd *xhci, 1703 struct xhci_event_cmd *event) 1704 { 1705 unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); 1706 u64 cmd_dma; 1707 dma_addr_t cmd_dequeue_dma; 1708 u32 cmd_comp_code; 1709 union xhci_trb *cmd_trb; 1710 struct xhci_command *cmd; 1711 u32 cmd_type; 1712 1713 if (slot_id >= MAX_HC_SLOTS) { 1714 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id); 1715 return; 1716 } 1717 1718 cmd_dma = le64_to_cpu(event->cmd_trb); 1719 cmd_trb = xhci->cmd_ring->dequeue; 1720 1721 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic); 1722 1723 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, 1724 cmd_trb); 1725 /* 1726 * Check whether the completion event is for our internal kept 1727 * command. 1728 */ 1729 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) { 1730 xhci_warn(xhci, 1731 "ERROR mismatched command completion event\n"); 1732 return; 1733 } 1734 1735 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list); 1736 1737 cancel_delayed_work(&xhci->cmd_timer); 1738 1739 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); 1740 1741 /* If CMD ring stopped we own the trbs between enqueue and dequeue */ 1742 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) { 1743 complete_all(&xhci->cmd_ring_stop_completion); 1744 return; 1745 } 1746 1747 if (cmd->command_trb != xhci->cmd_ring->dequeue) { 1748 xhci_err(xhci, 1749 "Command completion event does not match command\n"); 1750 return; 1751 } 1752 1753 /* 1754 * Host aborted the command ring, check if the current command was 1755 * supposed to be aborted, otherwise continue normally. 1756 * The command ring is stopped now, but the xHC will issue a Command 1757 * Ring Stopped event which will cause us to restart it. 1758 */ 1759 if (cmd_comp_code == COMP_COMMAND_ABORTED) { 1760 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; 1761 if (cmd->status == COMP_COMMAND_ABORTED) { 1762 if (xhci->current_cmd == cmd) 1763 xhci->current_cmd = NULL; 1764 goto event_handled; 1765 } 1766 } 1767 1768 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); 1769 switch (cmd_type) { 1770 case TRB_ENABLE_SLOT: 1771 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code); 1772 break; 1773 case TRB_DISABLE_SLOT: 1774 xhci_handle_cmd_disable_slot(xhci, slot_id); 1775 break; 1776 case TRB_CONFIG_EP: 1777 if (!cmd->completion) 1778 xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code); 1779 break; 1780 case TRB_EVAL_CONTEXT: 1781 break; 1782 case TRB_ADDR_DEV: 1783 xhci_handle_cmd_addr_dev(xhci, slot_id); 1784 break; 1785 case TRB_STOP_RING: 1786 WARN_ON(slot_id != TRB_TO_SLOT_ID( 1787 le32_to_cpu(cmd_trb->generic.field[3]))); 1788 if (!cmd->completion) 1789 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, 1790 cmd_comp_code); 1791 break; 1792 case TRB_SET_DEQ: 1793 WARN_ON(slot_id != TRB_TO_SLOT_ID( 1794 le32_to_cpu(cmd_trb->generic.field[3]))); 1795 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); 1796 break; 1797 case TRB_CMD_NOOP: 1798 /* Is this an aborted command turned to NO-OP? */ 1799 if (cmd->status == COMP_COMMAND_RING_STOPPED) 1800 cmd_comp_code = COMP_COMMAND_RING_STOPPED; 1801 break; 1802 case TRB_RESET_EP: 1803 WARN_ON(slot_id != TRB_TO_SLOT_ID( 1804 le32_to_cpu(cmd_trb->generic.field[3]))); 1805 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); 1806 break; 1807 case TRB_RESET_DEV: 1808 /* SLOT_ID field in reset device cmd completion event TRB is 0. 1809 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) 1810 */ 1811 slot_id = TRB_TO_SLOT_ID( 1812 le32_to_cpu(cmd_trb->generic.field[3])); 1813 xhci_handle_cmd_reset_dev(xhci, slot_id); 1814 break; 1815 case TRB_NEC_GET_FW: 1816 xhci_handle_cmd_nec_get_fw(xhci, event); 1817 break; 1818 default: 1819 /* Skip over unknown commands on the event ring */ 1820 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type); 1821 break; 1822 } 1823 1824 /* restart timer if this wasn't the last command */ 1825 if (!list_is_singular(&xhci->cmd_list)) { 1826 xhci->current_cmd = list_first_entry(&cmd->cmd_list, 1827 struct xhci_command, cmd_list); 1828 xhci_mod_cmd_timer(xhci); 1829 } else if (xhci->current_cmd == cmd) { 1830 xhci->current_cmd = NULL; 1831 } 1832 1833 event_handled: 1834 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); 1835 1836 inc_deq(xhci, xhci->cmd_ring); 1837 } 1838 1839 static void handle_vendor_event(struct xhci_hcd *xhci, 1840 union xhci_trb *event, u32 trb_type) 1841 { 1842 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); 1843 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) 1844 handle_cmd_completion(xhci, &event->event_cmd); 1845 } 1846 1847 static void handle_device_notification(struct xhci_hcd *xhci, 1848 union xhci_trb *event) 1849 { 1850 u32 slot_id; 1851 struct usb_device *udev; 1852 1853 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); 1854 if (!xhci->devs[slot_id]) { 1855 xhci_warn(xhci, "Device Notification event for " 1856 "unused slot %u\n", slot_id); 1857 return; 1858 } 1859 1860 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", 1861 slot_id); 1862 udev = xhci->devs[slot_id]->udev; 1863 if (udev && udev->parent) 1864 usb_wakeup_notification(udev->parent, udev->portnum); 1865 } 1866 1867 /* 1868 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI 1869 * Controller. 1870 * As per ThunderX2errata-129 USB 2 device may come up as USB 1 1871 * If a connection to a USB 1 device is followed by another connection 1872 * to a USB 2 device. 1873 * 1874 * Reset the PHY after the USB device is disconnected if device speed 1875 * is less than HCD_USB3. 1876 * Retry the reset sequence max of 4 times checking the PLL lock status. 1877 * 1878 */ 1879 static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci) 1880 { 1881 struct usb_hcd *hcd = xhci_to_hcd(xhci); 1882 u32 pll_lock_check; 1883 u32 retry_count = 4; 1884 1885 do { 1886 /* Assert PHY reset */ 1887 writel(0x6F, hcd->regs + 0x1048); 1888 udelay(10); 1889 /* De-assert the PHY reset */ 1890 writel(0x7F, hcd->regs + 0x1048); 1891 udelay(200); 1892 pll_lock_check = readl(hcd->regs + 0x1070); 1893 } while (!(pll_lock_check & 0x1) && --retry_count); 1894 } 1895 1896 static void handle_port_status(struct xhci_hcd *xhci, 1897 struct xhci_interrupter *ir, 1898 union xhci_trb *event) 1899 { 1900 struct usb_hcd *hcd; 1901 u32 port_id; 1902 u32 portsc, cmd_reg; 1903 int max_ports; 1904 int slot_id; 1905 unsigned int hcd_portnum; 1906 struct xhci_bus_state *bus_state; 1907 bool bogus_port_status = false; 1908 struct xhci_port *port; 1909 1910 /* Port status change events always have a successful completion code */ 1911 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) 1912 xhci_warn(xhci, 1913 "WARN: xHC returned failed port status event\n"); 1914 1915 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); 1916 max_ports = HCS_MAX_PORTS(xhci->hcs_params1); 1917 1918 if ((port_id <= 0) || (port_id > max_ports)) { 1919 xhci_warn(xhci, "Port change event with invalid port ID %d\n", 1920 port_id); 1921 inc_deq(xhci, ir->event_ring); 1922 return; 1923 } 1924 1925 port = &xhci->hw_ports[port_id - 1]; 1926 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) { 1927 xhci_warn(xhci, "Port change event, no port for port ID %u\n", 1928 port_id); 1929 bogus_port_status = true; 1930 goto cleanup; 1931 } 1932 1933 /* We might get interrupts after shared_hcd is removed */ 1934 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) { 1935 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n"); 1936 bogus_port_status = true; 1937 goto cleanup; 1938 } 1939 1940 hcd = port->rhub->hcd; 1941 bus_state = &port->rhub->bus_state; 1942 hcd_portnum = port->hcd_portnum; 1943 portsc = readl(port->addr); 1944 1945 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n", 1946 hcd->self.busnum, hcd_portnum + 1, port_id, portsc); 1947 1948 trace_xhci_handle_port_status(hcd_portnum, portsc); 1949 1950 if (hcd->state == HC_STATE_SUSPENDED) { 1951 xhci_dbg(xhci, "resume root hub\n"); 1952 usb_hcd_resume_root_hub(hcd); 1953 } 1954 1955 if (hcd->speed >= HCD_USB3 && 1956 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) { 1957 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1); 1958 if (slot_id && xhci->devs[slot_id]) 1959 xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR; 1960 } 1961 1962 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) { 1963 xhci_dbg(xhci, "port resume event for port %d\n", port_id); 1964 1965 cmd_reg = readl(&xhci->op_regs->command); 1966 if (!(cmd_reg & CMD_RUN)) { 1967 xhci_warn(xhci, "xHC is not running.\n"); 1968 goto cleanup; 1969 } 1970 1971 if (DEV_SUPERSPEED_ANY(portsc)) { 1972 xhci_dbg(xhci, "remote wake SS port %d\n", port_id); 1973 /* Set a flag to say the port signaled remote wakeup, 1974 * so we can tell the difference between the end of 1975 * device and host initiated resume. 1976 */ 1977 bus_state->port_remote_wakeup |= 1 << hcd_portnum; 1978 xhci_test_and_clear_bit(xhci, port, PORT_PLC); 1979 usb_hcd_start_port_resume(&hcd->self, hcd_portnum); 1980 xhci_set_link_state(xhci, port, XDEV_U0); 1981 /* Need to wait until the next link state change 1982 * indicates the device is actually in U0. 1983 */ 1984 bogus_port_status = true; 1985 goto cleanup; 1986 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) { 1987 xhci_dbg(xhci, "resume HS port %d\n", port_id); 1988 port->resume_timestamp = jiffies + 1989 msecs_to_jiffies(USB_RESUME_TIMEOUT); 1990 set_bit(hcd_portnum, &bus_state->resuming_ports); 1991 /* Do the rest in GetPortStatus after resume time delay. 1992 * Avoid polling roothub status before that so that a 1993 * usb device auto-resume latency around ~40ms. 1994 */ 1995 set_bit(HCD_FLAG_POLL_RH, &hcd->flags); 1996 mod_timer(&hcd->rh_timer, 1997 port->resume_timestamp); 1998 usb_hcd_start_port_resume(&hcd->self, hcd_portnum); 1999 bogus_port_status = true; 2000 } 2001 } 2002 2003 if ((portsc & PORT_PLC) && 2004 DEV_SUPERSPEED_ANY(portsc) && 2005 ((portsc & PORT_PLS_MASK) == XDEV_U0 || 2006 (portsc & PORT_PLS_MASK) == XDEV_U1 || 2007 (portsc & PORT_PLS_MASK) == XDEV_U2)) { 2008 xhci_dbg(xhci, "resume SS port %d finished\n", port_id); 2009 complete(&port->u3exit_done); 2010 /* We've just brought the device into U0/1/2 through either the 2011 * Resume state after a device remote wakeup, or through the 2012 * U3Exit state after a host-initiated resume. If it's a device 2013 * initiated remote wake, don't pass up the link state change, 2014 * so the roothub behavior is consistent with external 2015 * USB 3.0 hub behavior. 2016 */ 2017 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1); 2018 if (slot_id && xhci->devs[slot_id]) 2019 xhci_ring_device(xhci, slot_id); 2020 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) { 2021 xhci_test_and_clear_bit(xhci, port, PORT_PLC); 2022 usb_wakeup_notification(hcd->self.root_hub, 2023 hcd_portnum + 1); 2024 bogus_port_status = true; 2025 goto cleanup; 2026 } 2027 } 2028 2029 /* 2030 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or 2031 * RExit to a disconnect state). If so, let the driver know it's 2032 * out of the RExit state. 2033 */ 2034 if (hcd->speed < HCD_USB3 && port->rexit_active) { 2035 complete(&port->rexit_done); 2036 port->rexit_active = false; 2037 bogus_port_status = true; 2038 goto cleanup; 2039 } 2040 2041 if (hcd->speed < HCD_USB3) { 2042 xhci_test_and_clear_bit(xhci, port, PORT_PLC); 2043 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) && 2044 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT)) 2045 xhci_cavium_reset_phy_quirk(xhci); 2046 } 2047 2048 cleanup: 2049 /* Update event ring dequeue pointer before dropping the lock */ 2050 inc_deq(xhci, ir->event_ring); 2051 2052 /* Don't make the USB core poll the roothub if we got a bad port status 2053 * change event. Besides, at that point we can't tell which roothub 2054 * (USB 2.0 or USB 3.0) to kick. 2055 */ 2056 if (bogus_port_status) 2057 return; 2058 2059 /* 2060 * xHCI port-status-change events occur when the "or" of all the 2061 * status-change bits in the portsc register changes from 0 to 1. 2062 * New status changes won't cause an event if any other change 2063 * bits are still set. When an event occurs, switch over to 2064 * polling to avoid losing status changes. 2065 */ 2066 xhci_dbg(xhci, "%s: starting usb%d port polling.\n", 2067 __func__, hcd->self.busnum); 2068 set_bit(HCD_FLAG_POLL_RH, &hcd->flags); 2069 spin_unlock(&xhci->lock); 2070 /* Pass this up to the core */ 2071 usb_hcd_poll_rh_status(hcd); 2072 spin_lock(&xhci->lock); 2073 } 2074 2075 /* 2076 * This TD is defined by the TRBs starting at start_trb in start_seg and ending 2077 * at end_trb, which may be in another segment. If the suspect DMA address is a 2078 * TRB in this TD, this function returns that TRB's segment. Otherwise it 2079 * returns 0. 2080 */ 2081 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, 2082 struct xhci_segment *start_seg, 2083 union xhci_trb *start_trb, 2084 union xhci_trb *end_trb, 2085 dma_addr_t suspect_dma, 2086 bool debug) 2087 { 2088 dma_addr_t start_dma; 2089 dma_addr_t end_seg_dma; 2090 dma_addr_t end_trb_dma; 2091 struct xhci_segment *cur_seg; 2092 2093 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); 2094 cur_seg = start_seg; 2095 2096 do { 2097 if (start_dma == 0) 2098 return NULL; 2099 /* We may get an event for a Link TRB in the middle of a TD */ 2100 end_seg_dma = xhci_trb_virt_to_dma(cur_seg, 2101 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); 2102 /* If the end TRB isn't in this segment, this is set to 0 */ 2103 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); 2104 2105 if (debug) 2106 xhci_warn(xhci, 2107 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n", 2108 (unsigned long long)suspect_dma, 2109 (unsigned long long)start_dma, 2110 (unsigned long long)end_trb_dma, 2111 (unsigned long long)cur_seg->dma, 2112 (unsigned long long)end_seg_dma); 2113 2114 if (end_trb_dma > 0) { 2115 /* The end TRB is in this segment, so suspect should be here */ 2116 if (start_dma <= end_trb_dma) { 2117 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) 2118 return cur_seg; 2119 } else { 2120 /* Case for one segment with 2121 * a TD wrapped around to the top 2122 */ 2123 if ((suspect_dma >= start_dma && 2124 suspect_dma <= end_seg_dma) || 2125 (suspect_dma >= cur_seg->dma && 2126 suspect_dma <= end_trb_dma)) 2127 return cur_seg; 2128 } 2129 return NULL; 2130 } else { 2131 /* Might still be somewhere in this segment */ 2132 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) 2133 return cur_seg; 2134 } 2135 cur_seg = cur_seg->next; 2136 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); 2137 } while (cur_seg != start_seg); 2138 2139 return NULL; 2140 } 2141 2142 static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td, 2143 struct xhci_virt_ep *ep) 2144 { 2145 /* 2146 * As part of low/full-speed endpoint-halt processing 2147 * we must clear the TT buffer (USB 2.0 specification 11.17.5). 2148 */ 2149 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) && 2150 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) && 2151 !(ep->ep_state & EP_CLEARING_TT)) { 2152 ep->ep_state |= EP_CLEARING_TT; 2153 td->urb->ep->hcpriv = td->urb->dev; 2154 if (usb_hub_clear_tt_buffer(td->urb)) 2155 ep->ep_state &= ~EP_CLEARING_TT; 2156 } 2157 } 2158 2159 /* Check if an error has halted the endpoint ring. The class driver will 2160 * cleanup the halt for a non-default control endpoint if we indicate a stall. 2161 * However, a babble and other errors also halt the endpoint ring, and the class 2162 * driver won't clear the halt in that case, so we need to issue a Set Transfer 2163 * Ring Dequeue Pointer command manually. 2164 */ 2165 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, 2166 struct xhci_ep_ctx *ep_ctx, 2167 unsigned int trb_comp_code) 2168 { 2169 /* TRB completion codes that may require a manual halt cleanup */ 2170 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR || 2171 trb_comp_code == COMP_BABBLE_DETECTED_ERROR || 2172 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR) 2173 /* The 0.95 spec says a babbling control endpoint 2174 * is not halted. The 0.96 spec says it is. Some HW 2175 * claims to be 0.95 compliant, but it halts the control 2176 * endpoint anyway. Check if a babble halted the 2177 * endpoint. 2178 */ 2179 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED) 2180 return 1; 2181 2182 return 0; 2183 } 2184 2185 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) 2186 { 2187 if (trb_comp_code >= 224 && trb_comp_code <= 255) { 2188 /* Vendor defined "informational" completion code, 2189 * treat as not-an-error. 2190 */ 2191 xhci_dbg(xhci, "Vendor defined info completion code %u\n", 2192 trb_comp_code); 2193 xhci_dbg(xhci, "Treating code as success.\n"); 2194 return 1; 2195 } 2196 return 0; 2197 } 2198 2199 static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep, 2200 struct xhci_ring *ep_ring, struct xhci_td *td, 2201 u32 trb_comp_code) 2202 { 2203 struct xhci_ep_ctx *ep_ctx; 2204 2205 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index); 2206 2207 switch (trb_comp_code) { 2208 case COMP_STOPPED_LENGTH_INVALID: 2209 case COMP_STOPPED_SHORT_PACKET: 2210 case COMP_STOPPED: 2211 /* 2212 * The "Stop Endpoint" completion will take care of any 2213 * stopped TDs. A stopped TD may be restarted, so don't update 2214 * the ring dequeue pointer or take this TD off any lists yet. 2215 */ 2216 return 0; 2217 case COMP_USB_TRANSACTION_ERROR: 2218 case COMP_BABBLE_DETECTED_ERROR: 2219 case COMP_SPLIT_TRANSACTION_ERROR: 2220 /* 2221 * If endpoint context state is not halted we might be 2222 * racing with a reset endpoint command issued by a unsuccessful 2223 * stop endpoint completion (context error). In that case the 2224 * td should be on the cancelled list, and EP_HALTED flag set. 2225 * 2226 * Or then it's not halted due to the 0.95 spec stating that a 2227 * babbling control endpoint should not halt. The 0.96 spec 2228 * again says it should. Some HW claims to be 0.95 compliant, 2229 * but it halts the control endpoint anyway. 2230 */ 2231 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) { 2232 /* 2233 * If EP_HALTED is set and TD is on the cancelled list 2234 * the TD and dequeue pointer will be handled by reset 2235 * ep command completion 2236 */ 2237 if ((ep->ep_state & EP_HALTED) && 2238 !list_empty(&td->cancelled_td_list)) { 2239 xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n", 2240 (unsigned long long)xhci_trb_virt_to_dma( 2241 td->start_seg, td->first_trb)); 2242 return 0; 2243 } 2244 /* endpoint not halted, don't reset it */ 2245 break; 2246 } 2247 /* Almost same procedure as for STALL_ERROR below */ 2248 xhci_clear_hub_tt_buffer(xhci, td, ep); 2249 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET); 2250 return 0; 2251 case COMP_STALL_ERROR: 2252 /* 2253 * xhci internal endpoint state will go to a "halt" state for 2254 * any stall, including default control pipe protocol stall. 2255 * To clear the host side halt we need to issue a reset endpoint 2256 * command, followed by a set dequeue command to move past the 2257 * TD. 2258 * Class drivers clear the device side halt from a functional 2259 * stall later. Hub TT buffer should only be cleared for FS/LS 2260 * devices behind HS hubs for functional stalls. 2261 */ 2262 if (ep->ep_index != 0) 2263 xhci_clear_hub_tt_buffer(xhci, td, ep); 2264 2265 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET); 2266 2267 return 0; /* xhci_handle_halted_endpoint marked td cancelled */ 2268 default: 2269 break; 2270 } 2271 2272 /* Update ring dequeue pointer */ 2273 ep_ring->dequeue = td->last_trb; 2274 ep_ring->deq_seg = td->last_trb_seg; 2275 inc_deq(xhci, ep_ring); 2276 2277 return xhci_td_cleanup(xhci, td, ep_ring, td->status); 2278 } 2279 2280 /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */ 2281 static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring, 2282 union xhci_trb *stop_trb) 2283 { 2284 u32 sum; 2285 union xhci_trb *trb = ring->dequeue; 2286 struct xhci_segment *seg = ring->deq_seg; 2287 2288 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) { 2289 if (!trb_is_noop(trb) && !trb_is_link(trb)) 2290 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2])); 2291 } 2292 return sum; 2293 } 2294 2295 /* 2296 * Process control tds, update urb status and actual_length. 2297 */ 2298 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep, 2299 struct xhci_ring *ep_ring, struct xhci_td *td, 2300 union xhci_trb *ep_trb, struct xhci_transfer_event *event) 2301 { 2302 struct xhci_ep_ctx *ep_ctx; 2303 u32 trb_comp_code; 2304 u32 remaining, requested; 2305 u32 trb_type; 2306 2307 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3])); 2308 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index); 2309 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); 2310 requested = td->urb->transfer_buffer_length; 2311 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); 2312 2313 switch (trb_comp_code) { 2314 case COMP_SUCCESS: 2315 if (trb_type != TRB_STATUS) { 2316 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n", 2317 (trb_type == TRB_DATA) ? "data" : "setup"); 2318 td->status = -ESHUTDOWN; 2319 break; 2320 } 2321 td->status = 0; 2322 break; 2323 case COMP_SHORT_PACKET: 2324 td->status = 0; 2325 break; 2326 case COMP_STOPPED_SHORT_PACKET: 2327 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL) 2328 td->urb->actual_length = remaining; 2329 else 2330 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n"); 2331 goto finish_td; 2332 case COMP_STOPPED: 2333 switch (trb_type) { 2334 case TRB_SETUP: 2335 td->urb->actual_length = 0; 2336 goto finish_td; 2337 case TRB_DATA: 2338 case TRB_NORMAL: 2339 td->urb->actual_length = requested - remaining; 2340 goto finish_td; 2341 case TRB_STATUS: 2342 td->urb->actual_length = requested; 2343 goto finish_td; 2344 default: 2345 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n", 2346 trb_type); 2347 goto finish_td; 2348 } 2349 case COMP_STOPPED_LENGTH_INVALID: 2350 goto finish_td; 2351 default: 2352 if (!xhci_requires_manual_halt_cleanup(xhci, 2353 ep_ctx, trb_comp_code)) 2354 break; 2355 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n", 2356 trb_comp_code, ep->ep_index); 2357 fallthrough; 2358 case COMP_STALL_ERROR: 2359 /* Did we transfer part of the data (middle) phase? */ 2360 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL) 2361 td->urb->actual_length = requested - remaining; 2362 else if (!td->urb_length_set) 2363 td->urb->actual_length = 0; 2364 goto finish_td; 2365 } 2366 2367 /* stopped at setup stage, no data transferred */ 2368 if (trb_type == TRB_SETUP) 2369 goto finish_td; 2370 2371 /* 2372 * if on data stage then update the actual_length of the URB and flag it 2373 * as set, so it won't be overwritten in the event for the last TRB. 2374 */ 2375 if (trb_type == TRB_DATA || 2376 trb_type == TRB_NORMAL) { 2377 td->urb_length_set = true; 2378 td->urb->actual_length = requested - remaining; 2379 xhci_dbg(xhci, "Waiting for status stage event\n"); 2380 return 0; 2381 } 2382 2383 /* at status stage */ 2384 if (!td->urb_length_set) 2385 td->urb->actual_length = requested; 2386 2387 finish_td: 2388 return finish_td(xhci, ep, ep_ring, td, trb_comp_code); 2389 } 2390 2391 /* 2392 * Process isochronous tds, update urb packet status and actual_length. 2393 */ 2394 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep, 2395 struct xhci_ring *ep_ring, struct xhci_td *td, 2396 union xhci_trb *ep_trb, struct xhci_transfer_event *event) 2397 { 2398 struct urb_priv *urb_priv; 2399 int idx; 2400 struct usb_iso_packet_descriptor *frame; 2401 u32 trb_comp_code; 2402 bool sum_trbs_for_length = false; 2403 u32 remaining, requested, ep_trb_len; 2404 int short_framestatus; 2405 2406 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); 2407 urb_priv = td->urb->hcpriv; 2408 idx = urb_priv->num_tds_done; 2409 frame = &td->urb->iso_frame_desc[idx]; 2410 requested = frame->length; 2411 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); 2412 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); 2413 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ? 2414 -EREMOTEIO : 0; 2415 2416 /* handle completion code */ 2417 switch (trb_comp_code) { 2418 case COMP_SUCCESS: 2419 /* Don't overwrite status if TD had an error, see xHCI 4.9.1 */ 2420 if (td->error_mid_td) 2421 break; 2422 if (remaining) { 2423 frame->status = short_framestatus; 2424 if (xhci->quirks & XHCI_TRUST_TX_LENGTH) 2425 sum_trbs_for_length = true; 2426 break; 2427 } 2428 frame->status = 0; 2429 break; 2430 case COMP_SHORT_PACKET: 2431 frame->status = short_framestatus; 2432 sum_trbs_for_length = true; 2433 break; 2434 case COMP_BANDWIDTH_OVERRUN_ERROR: 2435 frame->status = -ECOMM; 2436 break; 2437 case COMP_BABBLE_DETECTED_ERROR: 2438 sum_trbs_for_length = true; 2439 fallthrough; 2440 case COMP_ISOCH_BUFFER_OVERRUN: 2441 frame->status = -EOVERFLOW; 2442 if (ep_trb != td->last_trb) 2443 td->error_mid_td = true; 2444 break; 2445 case COMP_INCOMPATIBLE_DEVICE_ERROR: 2446 case COMP_STALL_ERROR: 2447 frame->status = -EPROTO; 2448 break; 2449 case COMP_USB_TRANSACTION_ERROR: 2450 frame->status = -EPROTO; 2451 sum_trbs_for_length = true; 2452 if (ep_trb != td->last_trb) 2453 td->error_mid_td = true; 2454 break; 2455 case COMP_STOPPED: 2456 sum_trbs_for_length = true; 2457 break; 2458 case COMP_STOPPED_SHORT_PACKET: 2459 /* field normally containing residue now contains tranferred */ 2460 frame->status = short_framestatus; 2461 requested = remaining; 2462 break; 2463 case COMP_STOPPED_LENGTH_INVALID: 2464 requested = 0; 2465 remaining = 0; 2466 break; 2467 default: 2468 sum_trbs_for_length = true; 2469 frame->status = -1; 2470 break; 2471 } 2472 2473 if (td->urb_length_set) 2474 goto finish_td; 2475 2476 if (sum_trbs_for_length) 2477 frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) + 2478 ep_trb_len - remaining; 2479 else 2480 frame->actual_length = requested; 2481 2482 td->urb->actual_length += frame->actual_length; 2483 2484 finish_td: 2485 /* Don't give back TD yet if we encountered an error mid TD */ 2486 if (td->error_mid_td && ep_trb != td->last_trb) { 2487 xhci_dbg(xhci, "Error mid isoc TD, wait for final completion event\n"); 2488 td->urb_length_set = true; 2489 return 0; 2490 } 2491 2492 return finish_td(xhci, ep, ep_ring, td, trb_comp_code); 2493 } 2494 2495 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, 2496 struct xhci_virt_ep *ep, int status) 2497 { 2498 struct urb_priv *urb_priv; 2499 struct usb_iso_packet_descriptor *frame; 2500 int idx; 2501 2502 urb_priv = td->urb->hcpriv; 2503 idx = urb_priv->num_tds_done; 2504 frame = &td->urb->iso_frame_desc[idx]; 2505 2506 /* The transfer is partly done. */ 2507 frame->status = -EXDEV; 2508 2509 /* calc actual length */ 2510 frame->actual_length = 0; 2511 2512 /* Update ring dequeue pointer */ 2513 ep->ring->dequeue = td->last_trb; 2514 ep->ring->deq_seg = td->last_trb_seg; 2515 inc_deq(xhci, ep->ring); 2516 2517 return xhci_td_cleanup(xhci, td, ep->ring, status); 2518 } 2519 2520 /* 2521 * Process bulk and interrupt tds, update urb status and actual_length. 2522 */ 2523 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep, 2524 struct xhci_ring *ep_ring, struct xhci_td *td, 2525 union xhci_trb *ep_trb, struct xhci_transfer_event *event) 2526 { 2527 struct xhci_slot_ctx *slot_ctx; 2528 u32 trb_comp_code; 2529 u32 remaining, requested, ep_trb_len; 2530 2531 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx); 2532 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); 2533 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); 2534 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); 2535 requested = td->urb->transfer_buffer_length; 2536 2537 switch (trb_comp_code) { 2538 case COMP_SUCCESS: 2539 ep->err_count = 0; 2540 /* handle success with untransferred data as short packet */ 2541 if (ep_trb != td->last_trb || remaining) { 2542 xhci_warn(xhci, "WARN Successful completion on short TX\n"); 2543 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", 2544 td->urb->ep->desc.bEndpointAddress, 2545 requested, remaining); 2546 } 2547 td->status = 0; 2548 break; 2549 case COMP_SHORT_PACKET: 2550 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", 2551 td->urb->ep->desc.bEndpointAddress, 2552 requested, remaining); 2553 td->status = 0; 2554 break; 2555 case COMP_STOPPED_SHORT_PACKET: 2556 td->urb->actual_length = remaining; 2557 goto finish_td; 2558 case COMP_STOPPED_LENGTH_INVALID: 2559 /* stopped on ep trb with invalid length, exclude it */ 2560 td->urb->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb); 2561 goto finish_td; 2562 case COMP_USB_TRANSACTION_ERROR: 2563 if (xhci->quirks & XHCI_NO_SOFT_RETRY || 2564 (ep->err_count++ > MAX_SOFT_RETRY) || 2565 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT) 2566 break; 2567 2568 td->status = 0; 2569 2570 xhci_handle_halted_endpoint(xhci, ep, td, EP_SOFT_RESET); 2571 return 0; 2572 default: 2573 /* do nothing */ 2574 break; 2575 } 2576 2577 if (ep_trb == td->last_trb) 2578 td->urb->actual_length = requested - remaining; 2579 else 2580 td->urb->actual_length = 2581 sum_trb_lengths(xhci, ep_ring, ep_trb) + 2582 ep_trb_len - remaining; 2583 finish_td: 2584 if (remaining > requested) { 2585 xhci_warn(xhci, "bad transfer trb length %d in event trb\n", 2586 remaining); 2587 td->urb->actual_length = 0; 2588 } 2589 2590 return finish_td(xhci, ep, ep_ring, td, trb_comp_code); 2591 } 2592 2593 /* 2594 * If this function returns an error condition, it means it got a Transfer 2595 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. 2596 * At this point, the host controller is probably hosed and should be reset. 2597 */ 2598 static int handle_tx_event(struct xhci_hcd *xhci, 2599 struct xhci_interrupter *ir, 2600 struct xhci_transfer_event *event) 2601 { 2602 struct xhci_virt_ep *ep; 2603 struct xhci_ring *ep_ring; 2604 unsigned int slot_id; 2605 int ep_index; 2606 struct xhci_td *td = NULL; 2607 dma_addr_t ep_trb_dma; 2608 struct xhci_segment *ep_seg; 2609 union xhci_trb *ep_trb; 2610 int status = -EINPROGRESS; 2611 struct xhci_ep_ctx *ep_ctx; 2612 u32 trb_comp_code; 2613 int td_num = 0; 2614 bool handling_skipped_tds = false; 2615 2616 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); 2617 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; 2618 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); 2619 ep_trb_dma = le64_to_cpu(event->buffer); 2620 2621 ep = xhci_get_virt_ep(xhci, slot_id, ep_index); 2622 if (!ep) { 2623 xhci_err(xhci, "ERROR Invalid Transfer event\n"); 2624 goto err_out; 2625 } 2626 2627 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma); 2628 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index); 2629 2630 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) { 2631 xhci_err(xhci, 2632 "ERROR Transfer event for disabled endpoint slot %u ep %u\n", 2633 slot_id, ep_index); 2634 goto err_out; 2635 } 2636 2637 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */ 2638 if (!ep_ring) { 2639 switch (trb_comp_code) { 2640 case COMP_STALL_ERROR: 2641 case COMP_USB_TRANSACTION_ERROR: 2642 case COMP_INVALID_STREAM_TYPE_ERROR: 2643 case COMP_INVALID_STREAM_ID_ERROR: 2644 xhci_dbg(xhci, "Stream transaction error ep %u no id\n", 2645 ep_index); 2646 if (ep->err_count++ > MAX_SOFT_RETRY) 2647 xhci_handle_halted_endpoint(xhci, ep, NULL, 2648 EP_HARD_RESET); 2649 else 2650 xhci_handle_halted_endpoint(xhci, ep, NULL, 2651 EP_SOFT_RESET); 2652 break; 2653 case COMP_RING_UNDERRUN: 2654 case COMP_RING_OVERRUN: 2655 case COMP_STOPPED_LENGTH_INVALID: 2656 break; 2657 default: 2658 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n", 2659 slot_id, ep_index); 2660 goto err_out; 2661 } 2662 return 0; 2663 } 2664 2665 /* Count current td numbers if ep->skip is set */ 2666 if (ep->skip) 2667 td_num += list_count_nodes(&ep_ring->td_list); 2668 2669 /* Look for common error cases */ 2670 switch (trb_comp_code) { 2671 /* Skip codes that require special handling depending on 2672 * transfer type 2673 */ 2674 case COMP_SUCCESS: 2675 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) 2676 break; 2677 if (xhci->quirks & XHCI_TRUST_TX_LENGTH || 2678 ep_ring->last_td_was_short) 2679 trb_comp_code = COMP_SHORT_PACKET; 2680 else 2681 xhci_warn_ratelimited(xhci, 2682 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n", 2683 slot_id, ep_index); 2684 break; 2685 case COMP_SHORT_PACKET: 2686 break; 2687 /* Completion codes for endpoint stopped state */ 2688 case COMP_STOPPED: 2689 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n", 2690 slot_id, ep_index); 2691 break; 2692 case COMP_STOPPED_LENGTH_INVALID: 2693 xhci_dbg(xhci, 2694 "Stopped on No-op or Link TRB for slot %u ep %u\n", 2695 slot_id, ep_index); 2696 break; 2697 case COMP_STOPPED_SHORT_PACKET: 2698 xhci_dbg(xhci, 2699 "Stopped with short packet transfer detected for slot %u ep %u\n", 2700 slot_id, ep_index); 2701 break; 2702 /* Completion codes for endpoint halted state */ 2703 case COMP_STALL_ERROR: 2704 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id, 2705 ep_index); 2706 status = -EPIPE; 2707 break; 2708 case COMP_SPLIT_TRANSACTION_ERROR: 2709 xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n", 2710 slot_id, ep_index); 2711 status = -EPROTO; 2712 break; 2713 case COMP_USB_TRANSACTION_ERROR: 2714 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n", 2715 slot_id, ep_index); 2716 status = -EPROTO; 2717 break; 2718 case COMP_BABBLE_DETECTED_ERROR: 2719 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n", 2720 slot_id, ep_index); 2721 status = -EOVERFLOW; 2722 break; 2723 /* Completion codes for endpoint error state */ 2724 case COMP_TRB_ERROR: 2725 xhci_warn(xhci, 2726 "WARN: TRB error for slot %u ep %u on endpoint\n", 2727 slot_id, ep_index); 2728 status = -EILSEQ; 2729 break; 2730 /* completion codes not indicating endpoint state change */ 2731 case COMP_DATA_BUFFER_ERROR: 2732 xhci_warn(xhci, 2733 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n", 2734 slot_id, ep_index); 2735 status = -ENOSR; 2736 break; 2737 case COMP_BANDWIDTH_OVERRUN_ERROR: 2738 xhci_warn(xhci, 2739 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n", 2740 slot_id, ep_index); 2741 break; 2742 case COMP_ISOCH_BUFFER_OVERRUN: 2743 xhci_warn(xhci, 2744 "WARN: buffer overrun event for slot %u ep %u on endpoint", 2745 slot_id, ep_index); 2746 break; 2747 case COMP_RING_UNDERRUN: 2748 /* 2749 * When the Isoch ring is empty, the xHC will generate 2750 * a Ring Overrun Event for IN Isoch endpoint or Ring 2751 * Underrun Event for OUT Isoch endpoint. 2752 */ 2753 xhci_dbg(xhci, "underrun event on endpoint\n"); 2754 if (!list_empty(&ep_ring->td_list)) 2755 xhci_dbg(xhci, "Underrun Event for slot %d ep %d " 2756 "still with TDs queued?\n", 2757 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), 2758 ep_index); 2759 goto cleanup; 2760 case COMP_RING_OVERRUN: 2761 xhci_dbg(xhci, "overrun event on endpoint\n"); 2762 if (!list_empty(&ep_ring->td_list)) 2763 xhci_dbg(xhci, "Overrun Event for slot %d ep %d " 2764 "still with TDs queued?\n", 2765 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), 2766 ep_index); 2767 goto cleanup; 2768 case COMP_MISSED_SERVICE_ERROR: 2769 /* 2770 * When encounter missed service error, one or more isoc tds 2771 * may be missed by xHC. 2772 * Set skip flag of the ep_ring; Complete the missed tds as 2773 * short transfer when process the ep_ring next time. 2774 */ 2775 ep->skip = true; 2776 xhci_dbg(xhci, 2777 "Miss service interval error for slot %u ep %u, set skip flag\n", 2778 slot_id, ep_index); 2779 goto cleanup; 2780 case COMP_NO_PING_RESPONSE_ERROR: 2781 ep->skip = true; 2782 xhci_dbg(xhci, 2783 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n", 2784 slot_id, ep_index); 2785 goto cleanup; 2786 2787 case COMP_INCOMPATIBLE_DEVICE_ERROR: 2788 /* needs disable slot command to recover */ 2789 xhci_warn(xhci, 2790 "WARN: detect an incompatible device for slot %u ep %u", 2791 slot_id, ep_index); 2792 status = -EPROTO; 2793 break; 2794 default: 2795 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { 2796 status = 0; 2797 break; 2798 } 2799 xhci_warn(xhci, 2800 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n", 2801 trb_comp_code, slot_id, ep_index); 2802 goto cleanup; 2803 } 2804 2805 do { 2806 /* This TRB should be in the TD at the head of this ring's 2807 * TD list. 2808 */ 2809 if (list_empty(&ep_ring->td_list)) { 2810 /* 2811 * Don't print wanings if it's due to a stopped endpoint 2812 * generating an extra completion event if the device 2813 * was suspended. Or, a event for the last TRB of a 2814 * short TD we already got a short event for. 2815 * The short TD is already removed from the TD list. 2816 */ 2817 2818 if (!(trb_comp_code == COMP_STOPPED || 2819 trb_comp_code == COMP_STOPPED_LENGTH_INVALID || 2820 ep_ring->last_td_was_short)) { 2821 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", 2822 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), 2823 ep_index); 2824 } 2825 if (ep->skip) { 2826 ep->skip = false; 2827 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n", 2828 slot_id, ep_index); 2829 } 2830 if (trb_comp_code == COMP_STALL_ERROR || 2831 xhci_requires_manual_halt_cleanup(xhci, ep_ctx, 2832 trb_comp_code)) { 2833 xhci_handle_halted_endpoint(xhci, ep, NULL, 2834 EP_HARD_RESET); 2835 } 2836 goto cleanup; 2837 } 2838 2839 /* We've skipped all the TDs on the ep ring when ep->skip set */ 2840 if (ep->skip && td_num == 0) { 2841 ep->skip = false; 2842 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n", 2843 slot_id, ep_index); 2844 goto cleanup; 2845 } 2846 2847 td = list_first_entry(&ep_ring->td_list, struct xhci_td, 2848 td_list); 2849 if (ep->skip) 2850 td_num--; 2851 2852 /* Is this a TRB in the currently executing TD? */ 2853 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue, 2854 td->last_trb, ep_trb_dma, false); 2855 2856 /* 2857 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE 2858 * is not in the current TD pointed by ep_ring->dequeue because 2859 * that the hardware dequeue pointer still at the previous TRB 2860 * of the current TD. The previous TRB maybe a Link TD or the 2861 * last TRB of the previous TD. The command completion handle 2862 * will take care the rest. 2863 */ 2864 if (!ep_seg && (trb_comp_code == COMP_STOPPED || 2865 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) { 2866 goto cleanup; 2867 } 2868 2869 if (!ep_seg) { 2870 2871 if (ep->skip && usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { 2872 skip_isoc_td(xhci, td, ep, status); 2873 goto cleanup; 2874 } 2875 2876 /* 2877 * Some hosts give a spurious success event after a short 2878 * transfer. Ignore it. 2879 */ 2880 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && 2881 ep_ring->last_td_was_short) { 2882 ep_ring->last_td_was_short = false; 2883 goto cleanup; 2884 } 2885 2886 /* 2887 * xhci 4.10.2 states isoc endpoints should continue 2888 * processing the next TD if there was an error mid TD. 2889 * So host like NEC don't generate an event for the last 2890 * isoc TRB even if the IOC flag is set. 2891 * xhci 4.9.1 states that if there are errors in mult-TRB 2892 * TDs xHC should generate an error for that TRB, and if xHC 2893 * proceeds to the next TD it should genete an event for 2894 * any TRB with IOC flag on the way. Other host follow this. 2895 * So this event might be for the next TD. 2896 */ 2897 if (td->error_mid_td && 2898 !list_is_last(&td->td_list, &ep_ring->td_list)) { 2899 struct xhci_td *td_next = list_next_entry(td, td_list); 2900 2901 ep_seg = trb_in_td(xhci, td_next->start_seg, td_next->first_trb, 2902 td_next->last_trb, ep_trb_dma, false); 2903 if (ep_seg) { 2904 /* give back previous TD, start handling new */ 2905 xhci_dbg(xhci, "Missing TD completion event after mid TD error\n"); 2906 ep_ring->dequeue = td->last_trb; 2907 ep_ring->deq_seg = td->last_trb_seg; 2908 inc_deq(xhci, ep_ring); 2909 xhci_td_cleanup(xhci, td, ep_ring, td->status); 2910 td = td_next; 2911 } 2912 } 2913 2914 if (!ep_seg) { 2915 /* HC is busted, give up! */ 2916 xhci_err(xhci, 2917 "ERROR Transfer event TRB DMA ptr not " 2918 "part of current TD ep_index %d " 2919 "comp_code %u\n", ep_index, 2920 trb_comp_code); 2921 trb_in_td(xhci, ep_ring->deq_seg, 2922 ep_ring->dequeue, td->last_trb, 2923 ep_trb_dma, true); 2924 return -ESHUTDOWN; 2925 } 2926 } 2927 if (trb_comp_code == COMP_SHORT_PACKET) 2928 ep_ring->last_td_was_short = true; 2929 else 2930 ep_ring->last_td_was_short = false; 2931 2932 if (ep->skip) { 2933 xhci_dbg(xhci, 2934 "Found td. Clear skip flag for slot %u ep %u.\n", 2935 slot_id, ep_index); 2936 ep->skip = false; 2937 } 2938 2939 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) / 2940 sizeof(*ep_trb)]; 2941 2942 trace_xhci_handle_transfer(ep_ring, 2943 (struct xhci_generic_trb *) ep_trb); 2944 2945 /* 2946 * No-op TRB could trigger interrupts in a case where 2947 * a URB was killed and a STALL_ERROR happens right 2948 * after the endpoint ring stopped. Reset the halted 2949 * endpoint. Otherwise, the endpoint remains stalled 2950 * indefinitely. 2951 */ 2952 2953 if (trb_is_noop(ep_trb)) { 2954 if (trb_comp_code == COMP_STALL_ERROR || 2955 xhci_requires_manual_halt_cleanup(xhci, ep_ctx, 2956 trb_comp_code)) 2957 xhci_handle_halted_endpoint(xhci, ep, td, 2958 EP_HARD_RESET); 2959 goto cleanup; 2960 } 2961 2962 td->status = status; 2963 2964 /* update the urb's actual_length and give back to the core */ 2965 if (usb_endpoint_xfer_control(&td->urb->ep->desc)) 2966 process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event); 2967 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) 2968 process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event); 2969 else 2970 process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event); 2971 cleanup: 2972 handling_skipped_tds = ep->skip && 2973 trb_comp_code != COMP_MISSED_SERVICE_ERROR && 2974 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR; 2975 2976 /* 2977 * Do not update event ring dequeue pointer if we're in a loop 2978 * processing missed tds. 2979 */ 2980 if (!handling_skipped_tds) 2981 inc_deq(xhci, ir->event_ring); 2982 2983 /* 2984 * If ep->skip is set, it means there are missed tds on the 2985 * endpoint ring need to take care of. 2986 * Process them as short transfer until reach the td pointed by 2987 * the event. 2988 */ 2989 } while (handling_skipped_tds); 2990 2991 return 0; 2992 2993 err_out: 2994 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", 2995 (unsigned long long) xhci_trb_virt_to_dma( 2996 ir->event_ring->deq_seg, 2997 ir->event_ring->dequeue), 2998 lower_32_bits(le64_to_cpu(event->buffer)), 2999 upper_32_bits(le64_to_cpu(event->buffer)), 3000 le32_to_cpu(event->transfer_len), 3001 le32_to_cpu(event->flags)); 3002 return -ENODEV; 3003 } 3004 3005 /* 3006 * This function handles all OS-owned events on the event ring. It may drop 3007 * xhci->lock between event processing (e.g. to pass up port status changes). 3008 * Returns >0 for "possibly more events to process" (caller should call again), 3009 * otherwise 0 if done. In future, <0 returns should indicate error code. 3010 */ 3011 static int xhci_handle_event(struct xhci_hcd *xhci, struct xhci_interrupter *ir) 3012 { 3013 union xhci_trb *event; 3014 int update_ptrs = 1; 3015 u32 trb_type; 3016 int ret; 3017 3018 /* Event ring hasn't been allocated yet. */ 3019 if (!ir || !ir->event_ring || !ir->event_ring->dequeue) { 3020 xhci_err(xhci, "ERROR interrupter not ready\n"); 3021 return -ENOMEM; 3022 } 3023 3024 event = ir->event_ring->dequeue; 3025 /* Does the HC or OS own the TRB? */ 3026 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != 3027 ir->event_ring->cycle_state) 3028 return 0; 3029 3030 trace_xhci_handle_event(ir->event_ring, &event->generic); 3031 3032 /* 3033 * Barrier between reading the TRB_CYCLE (valid) flag above and any 3034 * speculative reads of the event's flags/data below. 3035 */ 3036 rmb(); 3037 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags)); 3038 /* FIXME: Handle more event types. */ 3039 3040 switch (trb_type) { 3041 case TRB_COMPLETION: 3042 handle_cmd_completion(xhci, &event->event_cmd); 3043 break; 3044 case TRB_PORT_STATUS: 3045 handle_port_status(xhci, ir, event); 3046 update_ptrs = 0; 3047 break; 3048 case TRB_TRANSFER: 3049 ret = handle_tx_event(xhci, ir, &event->trans_event); 3050 if (ret >= 0) 3051 update_ptrs = 0; 3052 break; 3053 case TRB_DEV_NOTE: 3054 handle_device_notification(xhci, event); 3055 break; 3056 default: 3057 if (trb_type >= TRB_VENDOR_DEFINED_LOW) 3058 handle_vendor_event(xhci, event, trb_type); 3059 else 3060 xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type); 3061 } 3062 /* Any of the above functions may drop and re-acquire the lock, so check 3063 * to make sure a watchdog timer didn't mark the host as non-responsive. 3064 */ 3065 if (xhci->xhc_state & XHCI_STATE_DYING) { 3066 xhci_dbg(xhci, "xHCI host dying, returning from " 3067 "event handler.\n"); 3068 return 0; 3069 } 3070 3071 if (update_ptrs) 3072 /* Update SW event ring dequeue pointer */ 3073 inc_deq(xhci, ir->event_ring); 3074 3075 /* Are there more items on the event ring? Caller will call us again to 3076 * check. 3077 */ 3078 return 1; 3079 } 3080 3081 /* 3082 * Update Event Ring Dequeue Pointer: 3083 * - When all events have finished 3084 * - To avoid "Event Ring Full Error" condition 3085 */ 3086 static void xhci_update_erst_dequeue(struct xhci_hcd *xhci, 3087 struct xhci_interrupter *ir, 3088 union xhci_trb *event_ring_deq, 3089 bool clear_ehb) 3090 { 3091 u64 temp_64; 3092 dma_addr_t deq; 3093 3094 temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue); 3095 /* If necessary, update the HW's version of the event ring deq ptr. */ 3096 if (event_ring_deq != ir->event_ring->dequeue) { 3097 deq = xhci_trb_virt_to_dma(ir->event_ring->deq_seg, 3098 ir->event_ring->dequeue); 3099 if (deq == 0) 3100 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n"); 3101 /* 3102 * Per 4.9.4, Software writes to the ERDP register shall 3103 * always advance the Event Ring Dequeue Pointer value. 3104 */ 3105 if ((temp_64 & (u64) ~ERST_PTR_MASK) == 3106 ((u64) deq & (u64) ~ERST_PTR_MASK)) 3107 return; 3108 3109 /* Update HC event ring dequeue pointer */ 3110 temp_64 &= ERST_DESI_MASK; 3111 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); 3112 } 3113 3114 /* Clear the event handler busy flag (RW1C) */ 3115 if (clear_ehb) 3116 temp_64 |= ERST_EHB; 3117 xhci_write_64(xhci, temp_64, &ir->ir_set->erst_dequeue); 3118 } 3119 3120 /* 3121 * xHCI spec says we can get an interrupt, and if the HC has an error condition, 3122 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of 3123 * indicators of an event TRB error, but we check the status *first* to be safe. 3124 */ 3125 irqreturn_t xhci_irq(struct usb_hcd *hcd) 3126 { 3127 struct xhci_hcd *xhci = hcd_to_xhci(hcd); 3128 union xhci_trb *event_ring_deq; 3129 struct xhci_interrupter *ir; 3130 irqreturn_t ret = IRQ_NONE; 3131 u64 temp_64; 3132 u32 status; 3133 int event_loop = 0; 3134 3135 spin_lock(&xhci->lock); 3136 /* Check if the xHC generated the interrupt, or the irq is shared */ 3137 status = readl(&xhci->op_regs->status); 3138 if (status == ~(u32)0) { 3139 xhci_hc_died(xhci); 3140 ret = IRQ_HANDLED; 3141 goto out; 3142 } 3143 3144 if (!(status & STS_EINT)) 3145 goto out; 3146 3147 if (status & STS_HCE) { 3148 xhci_warn(xhci, "WARNING: Host Controller Error\n"); 3149 goto out; 3150 } 3151 3152 if (status & STS_FATAL) { 3153 xhci_warn(xhci, "WARNING: Host System Error\n"); 3154 xhci_halt(xhci); 3155 ret = IRQ_HANDLED; 3156 goto out; 3157 } 3158 3159 /* 3160 * Clear the op reg interrupt status first, 3161 * so we can receive interrupts from other MSI-X interrupters. 3162 * Write 1 to clear the interrupt status. 3163 */ 3164 status |= STS_EINT; 3165 writel(status, &xhci->op_regs->status); 3166 3167 /* This is the handler of the primary interrupter */ 3168 ir = xhci->interrupter; 3169 if (!hcd->msi_enabled) { 3170 u32 irq_pending; 3171 irq_pending = readl(&ir->ir_set->irq_pending); 3172 irq_pending |= IMAN_IP; 3173 writel(irq_pending, &ir->ir_set->irq_pending); 3174 } 3175 3176 if (xhci->xhc_state & XHCI_STATE_DYING || 3177 xhci->xhc_state & XHCI_STATE_HALTED) { 3178 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " 3179 "Shouldn't IRQs be disabled?\n"); 3180 /* Clear the event handler busy flag (RW1C); 3181 * the event ring should be empty. 3182 */ 3183 temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue); 3184 xhci_write_64(xhci, temp_64 | ERST_EHB, 3185 &ir->ir_set->erst_dequeue); 3186 ret = IRQ_HANDLED; 3187 goto out; 3188 } 3189 3190 event_ring_deq = ir->event_ring->dequeue; 3191 /* FIXME this should be a delayed service routine 3192 * that clears the EHB. 3193 */ 3194 while (xhci_handle_event(xhci, ir) > 0) { 3195 if (event_loop++ < TRBS_PER_SEGMENT / 2) 3196 continue; 3197 xhci_update_erst_dequeue(xhci, ir, event_ring_deq, false); 3198 event_ring_deq = ir->event_ring->dequeue; 3199 3200 /* ring is half-full, force isoc trbs to interrupt more often */ 3201 if (xhci->isoc_bei_interval > AVOID_BEI_INTERVAL_MIN) 3202 xhci->isoc_bei_interval = xhci->isoc_bei_interval / 2; 3203 3204 event_loop = 0; 3205 } 3206 3207 xhci_update_erst_dequeue(xhci, ir, event_ring_deq, true); 3208 ret = IRQ_HANDLED; 3209 3210 out: 3211 spin_unlock(&xhci->lock); 3212 3213 return ret; 3214 } 3215 3216 irqreturn_t xhci_msi_irq(int irq, void *hcd) 3217 { 3218 return xhci_irq(hcd); 3219 } 3220 EXPORT_SYMBOL_GPL(xhci_msi_irq); 3221 3222 /**** Endpoint Ring Operations ****/ 3223 3224 /* 3225 * Generic function for queueing a TRB on a ring. 3226 * The caller must have checked to make sure there's room on the ring. 3227 * 3228 * @more_trbs_coming: Will you enqueue more TRBs before calling 3229 * prepare_transfer()? 3230 */ 3231 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, 3232 bool more_trbs_coming, 3233 u32 field1, u32 field2, u32 field3, u32 field4) 3234 { 3235 struct xhci_generic_trb *trb; 3236 3237 trb = &ring->enqueue->generic; 3238 trb->field[0] = cpu_to_le32(field1); 3239 trb->field[1] = cpu_to_le32(field2); 3240 trb->field[2] = cpu_to_le32(field3); 3241 /* make sure TRB is fully written before giving it to the controller */ 3242 wmb(); 3243 trb->field[3] = cpu_to_le32(field4); 3244 3245 trace_xhci_queue_trb(ring, trb); 3246 3247 inc_enq(xhci, ring, more_trbs_coming); 3248 } 3249 3250 /* 3251 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. 3252 * expand ring if it start to be full. 3253 */ 3254 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, 3255 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) 3256 { 3257 unsigned int link_trb_count = 0; 3258 unsigned int new_segs = 0; 3259 3260 /* Make sure the endpoint has been added to xHC schedule */ 3261 switch (ep_state) { 3262 case EP_STATE_DISABLED: 3263 /* 3264 * USB core changed config/interfaces without notifying us, 3265 * or hardware is reporting the wrong state. 3266 */ 3267 xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); 3268 return -ENOENT; 3269 case EP_STATE_ERROR: 3270 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); 3271 /* FIXME event handling code for error needs to clear it */ 3272 /* XXX not sure if this should be -ENOENT or not */ 3273 return -EINVAL; 3274 case EP_STATE_HALTED: 3275 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); 3276 break; 3277 case EP_STATE_STOPPED: 3278 case EP_STATE_RUNNING: 3279 break; 3280 default: 3281 xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); 3282 /* 3283 * FIXME issue Configure Endpoint command to try to get the HC 3284 * back into a known state. 3285 */ 3286 return -EINVAL; 3287 } 3288 3289 if (ep_ring != xhci->cmd_ring) { 3290 new_segs = xhci_ring_expansion_needed(xhci, ep_ring, num_trbs); 3291 } else if (xhci_num_trbs_free(xhci, ep_ring) <= num_trbs) { 3292 xhci_err(xhci, "Do not support expand command ring\n"); 3293 return -ENOMEM; 3294 } 3295 3296 if (new_segs) { 3297 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, 3298 "ERROR no room on ep ring, try ring expansion"); 3299 if (xhci_ring_expansion(xhci, ep_ring, new_segs, mem_flags)) { 3300 xhci_err(xhci, "Ring expansion failed\n"); 3301 return -ENOMEM; 3302 } 3303 } 3304 3305 while (trb_is_link(ep_ring->enqueue)) { 3306 /* If we're not dealing with 0.95 hardware or isoc rings 3307 * on AMD 0.96 host, clear the chain bit. 3308 */ 3309 if (!xhci_link_trb_quirk(xhci) && 3310 !(ep_ring->type == TYPE_ISOC && 3311 (xhci->quirks & XHCI_AMD_0x96_HOST))) 3312 ep_ring->enqueue->link.control &= 3313 cpu_to_le32(~TRB_CHAIN); 3314 else 3315 ep_ring->enqueue->link.control |= 3316 cpu_to_le32(TRB_CHAIN); 3317 3318 wmb(); 3319 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE); 3320 3321 /* Toggle the cycle bit after the last ring segment. */ 3322 if (link_trb_toggles_cycle(ep_ring->enqueue)) 3323 ep_ring->cycle_state ^= 1; 3324 3325 ep_ring->enq_seg = ep_ring->enq_seg->next; 3326 ep_ring->enqueue = ep_ring->enq_seg->trbs; 3327 3328 /* prevent infinite loop if all first trbs are link trbs */ 3329 if (link_trb_count++ > ep_ring->num_segs) { 3330 xhci_warn(xhci, "Ring is an endless link TRB loop\n"); 3331 return -EINVAL; 3332 } 3333 } 3334 3335 if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) { 3336 xhci_warn(xhci, "Missing link TRB at end of ring segment\n"); 3337 return -EINVAL; 3338 } 3339 3340 return 0; 3341 } 3342 3343 static int prepare_transfer(struct xhci_hcd *xhci, 3344 struct xhci_virt_device *xdev, 3345 unsigned int ep_index, 3346 unsigned int stream_id, 3347 unsigned int num_trbs, 3348 struct urb *urb, 3349 unsigned int td_index, 3350 gfp_t mem_flags) 3351 { 3352 int ret; 3353 struct urb_priv *urb_priv; 3354 struct xhci_td *td; 3355 struct xhci_ring *ep_ring; 3356 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); 3357 3358 ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index, 3359 stream_id); 3360 if (!ep_ring) { 3361 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", 3362 stream_id); 3363 return -EINVAL; 3364 } 3365 3366 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx), 3367 num_trbs, mem_flags); 3368 if (ret) 3369 return ret; 3370 3371 urb_priv = urb->hcpriv; 3372 td = &urb_priv->td[td_index]; 3373 3374 INIT_LIST_HEAD(&td->td_list); 3375 INIT_LIST_HEAD(&td->cancelled_td_list); 3376 3377 if (td_index == 0) { 3378 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); 3379 if (unlikely(ret)) 3380 return ret; 3381 } 3382 3383 td->urb = urb; 3384 /* Add this TD to the tail of the endpoint ring's TD list */ 3385 list_add_tail(&td->td_list, &ep_ring->td_list); 3386 td->start_seg = ep_ring->enq_seg; 3387 td->first_trb = ep_ring->enqueue; 3388 3389 return 0; 3390 } 3391 3392 unsigned int count_trbs(u64 addr, u64 len) 3393 { 3394 unsigned int num_trbs; 3395 3396 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)), 3397 TRB_MAX_BUFF_SIZE); 3398 if (num_trbs == 0) 3399 num_trbs++; 3400 3401 return num_trbs; 3402 } 3403 3404 static inline unsigned int count_trbs_needed(struct urb *urb) 3405 { 3406 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length); 3407 } 3408 3409 static unsigned int count_sg_trbs_needed(struct urb *urb) 3410 { 3411 struct scatterlist *sg; 3412 unsigned int i, len, full_len, num_trbs = 0; 3413 3414 full_len = urb->transfer_buffer_length; 3415 3416 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) { 3417 len = sg_dma_len(sg); 3418 num_trbs += count_trbs(sg_dma_address(sg), len); 3419 len = min_t(unsigned int, len, full_len); 3420 full_len -= len; 3421 if (full_len == 0) 3422 break; 3423 } 3424 3425 return num_trbs; 3426 } 3427 3428 static unsigned int count_isoc_trbs_needed(struct urb *urb, int i) 3429 { 3430 u64 addr, len; 3431 3432 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); 3433 len = urb->iso_frame_desc[i].length; 3434 3435 return count_trbs(addr, len); 3436 } 3437 3438 static void check_trb_math(struct urb *urb, int running_total) 3439 { 3440 if (unlikely(running_total != urb->transfer_buffer_length)) 3441 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " 3442 "queued %#x (%d), asked for %#x (%d)\n", 3443 __func__, 3444 urb->ep->desc.bEndpointAddress, 3445 running_total, running_total, 3446 urb->transfer_buffer_length, 3447 urb->transfer_buffer_length); 3448 } 3449 3450 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, 3451 unsigned int ep_index, unsigned int stream_id, int start_cycle, 3452 struct xhci_generic_trb *start_trb) 3453 { 3454 /* 3455 * Pass all the TRBs to the hardware at once and make sure this write 3456 * isn't reordered. 3457 */ 3458 wmb(); 3459 if (start_cycle) 3460 start_trb->field[3] |= cpu_to_le32(start_cycle); 3461 else 3462 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); 3463 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); 3464 } 3465 3466 static void check_interval(struct xhci_hcd *xhci, struct urb *urb, 3467 struct xhci_ep_ctx *ep_ctx) 3468 { 3469 int xhci_interval; 3470 int ep_interval; 3471 3472 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); 3473 ep_interval = urb->interval; 3474 3475 /* Convert to microframes */ 3476 if (urb->dev->speed == USB_SPEED_LOW || 3477 urb->dev->speed == USB_SPEED_FULL) 3478 ep_interval *= 8; 3479 3480 /* FIXME change this to a warning and a suggestion to use the new API 3481 * to set the polling interval (once the API is added). 3482 */ 3483 if (xhci_interval != ep_interval) { 3484 dev_dbg_ratelimited(&urb->dev->dev, 3485 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", 3486 ep_interval, ep_interval == 1 ? "" : "s", 3487 xhci_interval, xhci_interval == 1 ? "" : "s"); 3488 urb->interval = xhci_interval; 3489 /* Convert back to frames for LS/FS devices */ 3490 if (urb->dev->speed == USB_SPEED_LOW || 3491 urb->dev->speed == USB_SPEED_FULL) 3492 urb->interval /= 8; 3493 } 3494 } 3495 3496 /* 3497 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt 3498 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD 3499 * (comprised of sg list entries) can take several service intervals to 3500 * transmit. 3501 */ 3502 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, 3503 struct urb *urb, int slot_id, unsigned int ep_index) 3504 { 3505 struct xhci_ep_ctx *ep_ctx; 3506 3507 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index); 3508 check_interval(xhci, urb, ep_ctx); 3509 3510 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); 3511 } 3512 3513 /* 3514 * For xHCI 1.0 host controllers, TD size is the number of max packet sized 3515 * packets remaining in the TD (*not* including this TRB). 3516 * 3517 * Total TD packet count = total_packet_count = 3518 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) 3519 * 3520 * Packets transferred up to and including this TRB = packets_transferred = 3521 * rounddown(total bytes transferred including this TRB / wMaxPacketSize) 3522 * 3523 * TD size = total_packet_count - packets_transferred 3524 * 3525 * For xHCI 0.96 and older, TD size field should be the remaining bytes 3526 * including this TRB, right shifted by 10 3527 * 3528 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31. 3529 * This is taken care of in the TRB_TD_SIZE() macro 3530 * 3531 * The last TRB in a TD must have the TD size set to zero. 3532 */ 3533 static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred, 3534 int trb_buff_len, unsigned int td_total_len, 3535 struct urb *urb, bool more_trbs_coming) 3536 { 3537 u32 maxp, total_packet_count; 3538 3539 /* MTK xHCI 0.96 contains some features from 1.0 */ 3540 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST)) 3541 return ((td_total_len - transferred) >> 10); 3542 3543 /* One TRB with a zero-length data packet. */ 3544 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) || 3545 trb_buff_len == td_total_len) 3546 return 0; 3547 3548 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */ 3549 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100)) 3550 trb_buff_len = 0; 3551 3552 maxp = usb_endpoint_maxp(&urb->ep->desc); 3553 total_packet_count = DIV_ROUND_UP(td_total_len, maxp); 3554 3555 /* Queueing functions don't count the current TRB into transferred */ 3556 return (total_packet_count - ((transferred + trb_buff_len) / maxp)); 3557 } 3558 3559 3560 static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len, 3561 u32 *trb_buff_len, struct xhci_segment *seg) 3562 { 3563 struct device *dev = xhci_to_hcd(xhci)->self.sysdev; 3564 unsigned int unalign; 3565 unsigned int max_pkt; 3566 u32 new_buff_len; 3567 size_t len; 3568 3569 max_pkt = usb_endpoint_maxp(&urb->ep->desc); 3570 unalign = (enqd_len + *trb_buff_len) % max_pkt; 3571 3572 /* we got lucky, last normal TRB data on segment is packet aligned */ 3573 if (unalign == 0) 3574 return 0; 3575 3576 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n", 3577 unalign, *trb_buff_len); 3578 3579 /* is the last nornal TRB alignable by splitting it */ 3580 if (*trb_buff_len > unalign) { 3581 *trb_buff_len -= unalign; 3582 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len); 3583 return 0; 3584 } 3585 3586 /* 3587 * We want enqd_len + trb_buff_len to sum up to a number aligned to 3588 * number which is divisible by the endpoint's wMaxPacketSize. IOW: 3589 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0. 3590 */ 3591 new_buff_len = max_pkt - (enqd_len % max_pkt); 3592 3593 if (new_buff_len > (urb->transfer_buffer_length - enqd_len)) 3594 new_buff_len = (urb->transfer_buffer_length - enqd_len); 3595 3596 /* create a max max_pkt sized bounce buffer pointed to by last trb */ 3597 if (usb_urb_dir_out(urb)) { 3598 if (urb->num_sgs) { 3599 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs, 3600 seg->bounce_buf, new_buff_len, enqd_len); 3601 if (len != new_buff_len) 3602 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n", 3603 len, new_buff_len); 3604 } else { 3605 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len); 3606 } 3607 3608 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, 3609 max_pkt, DMA_TO_DEVICE); 3610 } else { 3611 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, 3612 max_pkt, DMA_FROM_DEVICE); 3613 } 3614 3615 if (dma_mapping_error(dev, seg->bounce_dma)) { 3616 /* try without aligning. Some host controllers survive */ 3617 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n"); 3618 return 0; 3619 } 3620 *trb_buff_len = new_buff_len; 3621 seg->bounce_len = new_buff_len; 3622 seg->bounce_offs = enqd_len; 3623 3624 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len); 3625 3626 return 1; 3627 } 3628 3629 /* This is very similar to what ehci-q.c qtd_fill() does */ 3630 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, 3631 struct urb *urb, int slot_id, unsigned int ep_index) 3632 { 3633 struct xhci_ring *ring; 3634 struct urb_priv *urb_priv; 3635 struct xhci_td *td; 3636 struct xhci_generic_trb *start_trb; 3637 struct scatterlist *sg = NULL; 3638 bool more_trbs_coming = true; 3639 bool need_zero_pkt = false; 3640 bool first_trb = true; 3641 unsigned int num_trbs; 3642 unsigned int start_cycle, num_sgs = 0; 3643 unsigned int enqd_len, block_len, trb_buff_len, full_len; 3644 int sent_len, ret; 3645 u32 field, length_field, remainder; 3646 u64 addr, send_addr; 3647 3648 ring = xhci_urb_to_transfer_ring(xhci, urb); 3649 if (!ring) 3650 return -EINVAL; 3651 3652 full_len = urb->transfer_buffer_length; 3653 /* If we have scatter/gather list, we use it. */ 3654 if (urb->num_sgs && !(urb->transfer_flags & URB_DMA_MAP_SINGLE)) { 3655 num_sgs = urb->num_mapped_sgs; 3656 sg = urb->sg; 3657 addr = (u64) sg_dma_address(sg); 3658 block_len = sg_dma_len(sg); 3659 num_trbs = count_sg_trbs_needed(urb); 3660 } else { 3661 num_trbs = count_trbs_needed(urb); 3662 addr = (u64) urb->transfer_dma; 3663 block_len = full_len; 3664 } 3665 ret = prepare_transfer(xhci, xhci->devs[slot_id], 3666 ep_index, urb->stream_id, 3667 num_trbs, urb, 0, mem_flags); 3668 if (unlikely(ret < 0)) 3669 return ret; 3670 3671 urb_priv = urb->hcpriv; 3672 3673 /* Deal with URB_ZERO_PACKET - need one more td/trb */ 3674 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1) 3675 need_zero_pkt = true; 3676 3677 td = &urb_priv->td[0]; 3678 3679 /* 3680 * Don't give the first TRB to the hardware (by toggling the cycle bit) 3681 * until we've finished creating all the other TRBs. The ring's cycle 3682 * state may change as we enqueue the other TRBs, so save it too. 3683 */ 3684 start_trb = &ring->enqueue->generic; 3685 start_cycle = ring->cycle_state; 3686 send_addr = addr; 3687 3688 /* Queue the TRBs, even if they are zero-length */ 3689 for (enqd_len = 0; first_trb || enqd_len < full_len; 3690 enqd_len += trb_buff_len) { 3691 field = TRB_TYPE(TRB_NORMAL); 3692 3693 /* TRB buffer should not cross 64KB boundaries */ 3694 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); 3695 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len); 3696 3697 if (enqd_len + trb_buff_len > full_len) 3698 trb_buff_len = full_len - enqd_len; 3699 3700 /* Don't change the cycle bit of the first TRB until later */ 3701 if (first_trb) { 3702 first_trb = false; 3703 if (start_cycle == 0) 3704 field |= TRB_CYCLE; 3705 } else 3706 field |= ring->cycle_state; 3707 3708 /* Chain all the TRBs together; clear the chain bit in the last 3709 * TRB to indicate it's the last TRB in the chain. 3710 */ 3711 if (enqd_len + trb_buff_len < full_len) { 3712 field |= TRB_CHAIN; 3713 if (trb_is_link(ring->enqueue + 1)) { 3714 if (xhci_align_td(xhci, urb, enqd_len, 3715 &trb_buff_len, 3716 ring->enq_seg)) { 3717 send_addr = ring->enq_seg->bounce_dma; 3718 /* assuming TD won't span 2 segs */ 3719 td->bounce_seg = ring->enq_seg; 3720 } 3721 } 3722 } 3723 if (enqd_len + trb_buff_len >= full_len) { 3724 field &= ~TRB_CHAIN; 3725 field |= TRB_IOC; 3726 more_trbs_coming = false; 3727 td->last_trb = ring->enqueue; 3728 td->last_trb_seg = ring->enq_seg; 3729 if (xhci_urb_suitable_for_idt(urb)) { 3730 memcpy(&send_addr, urb->transfer_buffer, 3731 trb_buff_len); 3732 le64_to_cpus(&send_addr); 3733 field |= TRB_IDT; 3734 } 3735 } 3736 3737 /* Only set interrupt on short packet for IN endpoints */ 3738 if (usb_urb_dir_in(urb)) 3739 field |= TRB_ISP; 3740 3741 /* Set the TRB length, TD size, and interrupter fields. */ 3742 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len, 3743 full_len, urb, more_trbs_coming); 3744 3745 length_field = TRB_LEN(trb_buff_len) | 3746 TRB_TD_SIZE(remainder) | 3747 TRB_INTR_TARGET(0); 3748 3749 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt, 3750 lower_32_bits(send_addr), 3751 upper_32_bits(send_addr), 3752 length_field, 3753 field); 3754 td->num_trbs++; 3755 addr += trb_buff_len; 3756 sent_len = trb_buff_len; 3757 3758 while (sg && sent_len >= block_len) { 3759 /* New sg entry */ 3760 --num_sgs; 3761 sent_len -= block_len; 3762 sg = sg_next(sg); 3763 if (num_sgs != 0 && sg) { 3764 block_len = sg_dma_len(sg); 3765 addr = (u64) sg_dma_address(sg); 3766 addr += sent_len; 3767 } 3768 } 3769 block_len -= sent_len; 3770 send_addr = addr; 3771 } 3772 3773 if (need_zero_pkt) { 3774 ret = prepare_transfer(xhci, xhci->devs[slot_id], 3775 ep_index, urb->stream_id, 3776 1, urb, 1, mem_flags); 3777 urb_priv->td[1].last_trb = ring->enqueue; 3778 urb_priv->td[1].last_trb_seg = ring->enq_seg; 3779 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC; 3780 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field); 3781 urb_priv->td[1].num_trbs++; 3782 } 3783 3784 check_trb_math(urb, enqd_len); 3785 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, 3786 start_cycle, start_trb); 3787 return 0; 3788 } 3789 3790 /* Caller must have locked xhci->lock */ 3791 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, 3792 struct urb *urb, int slot_id, unsigned int ep_index) 3793 { 3794 struct xhci_ring *ep_ring; 3795 int num_trbs; 3796 int ret; 3797 struct usb_ctrlrequest *setup; 3798 struct xhci_generic_trb *start_trb; 3799 int start_cycle; 3800 u32 field; 3801 struct urb_priv *urb_priv; 3802 struct xhci_td *td; 3803 3804 ep_ring = xhci_urb_to_transfer_ring(xhci, urb); 3805 if (!ep_ring) 3806 return -EINVAL; 3807 3808 /* 3809 * Need to copy setup packet into setup TRB, so we can't use the setup 3810 * DMA address. 3811 */ 3812 if (!urb->setup_packet) 3813 return -EINVAL; 3814 3815 /* 1 TRB for setup, 1 for status */ 3816 num_trbs = 2; 3817 /* 3818 * Don't need to check if we need additional event data and normal TRBs, 3819 * since data in control transfers will never get bigger than 16MB 3820 * XXX: can we get a buffer that crosses 64KB boundaries? 3821 */ 3822 if (urb->transfer_buffer_length > 0) 3823 num_trbs++; 3824 ret = prepare_transfer(xhci, xhci->devs[slot_id], 3825 ep_index, urb->stream_id, 3826 num_trbs, urb, 0, mem_flags); 3827 if (ret < 0) 3828 return ret; 3829 3830 urb_priv = urb->hcpriv; 3831 td = &urb_priv->td[0]; 3832 td->num_trbs = num_trbs; 3833 3834 /* 3835 * Don't give the first TRB to the hardware (by toggling the cycle bit) 3836 * until we've finished creating all the other TRBs. The ring's cycle 3837 * state may change as we enqueue the other TRBs, so save it too. 3838 */ 3839 start_trb = &ep_ring->enqueue->generic; 3840 start_cycle = ep_ring->cycle_state; 3841 3842 /* Queue setup TRB - see section 6.4.1.2.1 */ 3843 /* FIXME better way to translate setup_packet into two u32 fields? */ 3844 setup = (struct usb_ctrlrequest *) urb->setup_packet; 3845 field = 0; 3846 field |= TRB_IDT | TRB_TYPE(TRB_SETUP); 3847 if (start_cycle == 0) 3848 field |= 0x1; 3849 3850 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */ 3851 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) { 3852 if (urb->transfer_buffer_length > 0) { 3853 if (setup->bRequestType & USB_DIR_IN) 3854 field |= TRB_TX_TYPE(TRB_DATA_IN); 3855 else 3856 field |= TRB_TX_TYPE(TRB_DATA_OUT); 3857 } 3858 } 3859 3860 queue_trb(xhci, ep_ring, true, 3861 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, 3862 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, 3863 TRB_LEN(8) | TRB_INTR_TARGET(0), 3864 /* Immediate data in pointer */ 3865 field); 3866 3867 /* If there's data, queue data TRBs */ 3868 /* Only set interrupt on short packet for IN endpoints */ 3869 if (usb_urb_dir_in(urb)) 3870 field = TRB_ISP | TRB_TYPE(TRB_DATA); 3871 else 3872 field = TRB_TYPE(TRB_DATA); 3873 3874 if (urb->transfer_buffer_length > 0) { 3875 u32 length_field, remainder; 3876 u64 addr; 3877 3878 if (xhci_urb_suitable_for_idt(urb)) { 3879 memcpy(&addr, urb->transfer_buffer, 3880 urb->transfer_buffer_length); 3881 le64_to_cpus(&addr); 3882 field |= TRB_IDT; 3883 } else { 3884 addr = (u64) urb->transfer_dma; 3885 } 3886 3887 remainder = xhci_td_remainder(xhci, 0, 3888 urb->transfer_buffer_length, 3889 urb->transfer_buffer_length, 3890 urb, 1); 3891 length_field = TRB_LEN(urb->transfer_buffer_length) | 3892 TRB_TD_SIZE(remainder) | 3893 TRB_INTR_TARGET(0); 3894 if (setup->bRequestType & USB_DIR_IN) 3895 field |= TRB_DIR_IN; 3896 queue_trb(xhci, ep_ring, true, 3897 lower_32_bits(addr), 3898 upper_32_bits(addr), 3899 length_field, 3900 field | ep_ring->cycle_state); 3901 } 3902 3903 /* Save the DMA address of the last TRB in the TD */ 3904 td->last_trb = ep_ring->enqueue; 3905 td->last_trb_seg = ep_ring->enq_seg; 3906 3907 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ 3908 /* If the device sent data, the status stage is an OUT transfer */ 3909 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) 3910 field = 0; 3911 else 3912 field = TRB_DIR_IN; 3913 queue_trb(xhci, ep_ring, false, 3914 0, 3915 0, 3916 TRB_INTR_TARGET(0), 3917 /* Event on completion */ 3918 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); 3919 3920 giveback_first_trb(xhci, slot_id, ep_index, 0, 3921 start_cycle, start_trb); 3922 return 0; 3923 } 3924 3925 /* 3926 * The transfer burst count field of the isochronous TRB defines the number of 3927 * bursts that are required to move all packets in this TD. Only SuperSpeed 3928 * devices can burst up to bMaxBurst number of packets per service interval. 3929 * This field is zero based, meaning a value of zero in the field means one 3930 * burst. Basically, for everything but SuperSpeed devices, this field will be 3931 * zero. Only xHCI 1.0 host controllers support this field. 3932 */ 3933 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, 3934 struct urb *urb, unsigned int total_packet_count) 3935 { 3936 unsigned int max_burst; 3937 3938 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER) 3939 return 0; 3940 3941 max_burst = urb->ep->ss_ep_comp.bMaxBurst; 3942 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; 3943 } 3944 3945 /* 3946 * Returns the number of packets in the last "burst" of packets. This field is 3947 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so 3948 * the last burst packet count is equal to the total number of packets in the 3949 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst 3950 * must contain (bMaxBurst + 1) number of packets, but the last burst can 3951 * contain 1 to (bMaxBurst + 1) packets. 3952 */ 3953 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, 3954 struct urb *urb, unsigned int total_packet_count) 3955 { 3956 unsigned int max_burst; 3957 unsigned int residue; 3958 3959 if (xhci->hci_version < 0x100) 3960 return 0; 3961 3962 if (urb->dev->speed >= USB_SPEED_SUPER) { 3963 /* bMaxBurst is zero based: 0 means 1 packet per burst */ 3964 max_burst = urb->ep->ss_ep_comp.bMaxBurst; 3965 residue = total_packet_count % (max_burst + 1); 3966 /* If residue is zero, the last burst contains (max_burst + 1) 3967 * number of packets, but the TLBPC field is zero-based. 3968 */ 3969 if (residue == 0) 3970 return max_burst; 3971 return residue - 1; 3972 } 3973 if (total_packet_count == 0) 3974 return 0; 3975 return total_packet_count - 1; 3976 } 3977 3978 /* 3979 * Calculates Frame ID field of the isochronous TRB identifies the 3980 * target frame that the Interval associated with this Isochronous 3981 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec. 3982 * 3983 * Returns actual frame id on success, negative value on error. 3984 */ 3985 static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci, 3986 struct urb *urb, int index) 3987 { 3988 int start_frame, ist, ret = 0; 3989 int start_frame_id, end_frame_id, current_frame_id; 3990 3991 if (urb->dev->speed == USB_SPEED_LOW || 3992 urb->dev->speed == USB_SPEED_FULL) 3993 start_frame = urb->start_frame + index * urb->interval; 3994 else 3995 start_frame = (urb->start_frame + index * urb->interval) >> 3; 3996 3997 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2): 3998 * 3999 * If bit [3] of IST is cleared to '0', software can add a TRB no 4000 * later than IST[2:0] Microframes before that TRB is scheduled to 4001 * be executed. 4002 * If bit [3] of IST is set to '1', software can add a TRB no later 4003 * than IST[2:0] Frames before that TRB is scheduled to be executed. 4004 */ 4005 ist = HCS_IST(xhci->hcs_params2) & 0x7; 4006 if (HCS_IST(xhci->hcs_params2) & (1 << 3)) 4007 ist <<= 3; 4008 4009 /* Software shall not schedule an Isoch TD with a Frame ID value that 4010 * is less than the Start Frame ID or greater than the End Frame ID, 4011 * where: 4012 * 4013 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048 4014 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048 4015 * 4016 * Both the End Frame ID and Start Frame ID values are calculated 4017 * in microframes. When software determines the valid Frame ID value; 4018 * The End Frame ID value should be rounded down to the nearest Frame 4019 * boundary, and the Start Frame ID value should be rounded up to the 4020 * nearest Frame boundary. 4021 */ 4022 current_frame_id = readl(&xhci->run_regs->microframe_index); 4023 start_frame_id = roundup(current_frame_id + ist + 1, 8); 4024 end_frame_id = rounddown(current_frame_id + 895 * 8, 8); 4025 4026 start_frame &= 0x7ff; 4027 start_frame_id = (start_frame_id >> 3) & 0x7ff; 4028 end_frame_id = (end_frame_id >> 3) & 0x7ff; 4029 4030 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n", 4031 __func__, index, readl(&xhci->run_regs->microframe_index), 4032 start_frame_id, end_frame_id, start_frame); 4033 4034 if (start_frame_id < end_frame_id) { 4035 if (start_frame > end_frame_id || 4036 start_frame < start_frame_id) 4037 ret = -EINVAL; 4038 } else if (start_frame_id > end_frame_id) { 4039 if ((start_frame > end_frame_id && 4040 start_frame < start_frame_id)) 4041 ret = -EINVAL; 4042 } else { 4043 ret = -EINVAL; 4044 } 4045 4046 if (index == 0) { 4047 if (ret == -EINVAL || start_frame == start_frame_id) { 4048 start_frame = start_frame_id + 1; 4049 if (urb->dev->speed == USB_SPEED_LOW || 4050 urb->dev->speed == USB_SPEED_FULL) 4051 urb->start_frame = start_frame; 4052 else 4053 urb->start_frame = start_frame << 3; 4054 ret = 0; 4055 } 4056 } 4057 4058 if (ret) { 4059 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n", 4060 start_frame, current_frame_id, index, 4061 start_frame_id, end_frame_id); 4062 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n"); 4063 return ret; 4064 } 4065 4066 return start_frame; 4067 } 4068 4069 /* Check if we should generate event interrupt for a TD in an isoc URB */ 4070 static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i) 4071 { 4072 if (xhci->hci_version < 0x100) 4073 return false; 4074 /* always generate an event interrupt for the last TD */ 4075 if (i == num_tds - 1) 4076 return false; 4077 /* 4078 * If AVOID_BEI is set the host handles full event rings poorly, 4079 * generate an event at least every 8th TD to clear the event ring 4080 */ 4081 if (i && xhci->quirks & XHCI_AVOID_BEI) 4082 return !!(i % xhci->isoc_bei_interval); 4083 4084 return true; 4085 } 4086 4087 /* This is for isoc transfer */ 4088 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, 4089 struct urb *urb, int slot_id, unsigned int ep_index) 4090 { 4091 struct xhci_ring *ep_ring; 4092 struct urb_priv *urb_priv; 4093 struct xhci_td *td; 4094 int num_tds, trbs_per_td; 4095 struct xhci_generic_trb *start_trb; 4096 bool first_trb; 4097 int start_cycle; 4098 u32 field, length_field; 4099 int running_total, trb_buff_len, td_len, td_remain_len, ret; 4100 u64 start_addr, addr; 4101 int i, j; 4102 bool more_trbs_coming; 4103 struct xhci_virt_ep *xep; 4104 int frame_id; 4105 4106 xep = &xhci->devs[slot_id]->eps[ep_index]; 4107 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; 4108 4109 num_tds = urb->number_of_packets; 4110 if (num_tds < 1) { 4111 xhci_dbg(xhci, "Isoc URB with zero packets?\n"); 4112 return -EINVAL; 4113 } 4114 start_addr = (u64) urb->transfer_dma; 4115 start_trb = &ep_ring->enqueue->generic; 4116 start_cycle = ep_ring->cycle_state; 4117 4118 urb_priv = urb->hcpriv; 4119 /* Queue the TRBs for each TD, even if they are zero-length */ 4120 for (i = 0; i < num_tds; i++) { 4121 unsigned int total_pkt_count, max_pkt; 4122 unsigned int burst_count, last_burst_pkt_count; 4123 u32 sia_frame_id; 4124 4125 first_trb = true; 4126 running_total = 0; 4127 addr = start_addr + urb->iso_frame_desc[i].offset; 4128 td_len = urb->iso_frame_desc[i].length; 4129 td_remain_len = td_len; 4130 max_pkt = usb_endpoint_maxp(&urb->ep->desc); 4131 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt); 4132 4133 /* A zero-length transfer still involves at least one packet. */ 4134 if (total_pkt_count == 0) 4135 total_pkt_count++; 4136 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count); 4137 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci, 4138 urb, total_pkt_count); 4139 4140 trbs_per_td = count_isoc_trbs_needed(urb, i); 4141 4142 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, 4143 urb->stream_id, trbs_per_td, urb, i, mem_flags); 4144 if (ret < 0) { 4145 if (i == 0) 4146 return ret; 4147 goto cleanup; 4148 } 4149 td = &urb_priv->td[i]; 4150 td->num_trbs = trbs_per_td; 4151 /* use SIA as default, if frame id is used overwrite it */ 4152 sia_frame_id = TRB_SIA; 4153 if (!(urb->transfer_flags & URB_ISO_ASAP) && 4154 HCC_CFC(xhci->hcc_params)) { 4155 frame_id = xhci_get_isoc_frame_id(xhci, urb, i); 4156 if (frame_id >= 0) 4157 sia_frame_id = TRB_FRAME_ID(frame_id); 4158 } 4159 /* 4160 * Set isoc specific data for the first TRB in a TD. 4161 * Prevent HW from getting the TRBs by keeping the cycle state 4162 * inverted in the first TDs isoc TRB. 4163 */ 4164 field = TRB_TYPE(TRB_ISOC) | 4165 TRB_TLBPC(last_burst_pkt_count) | 4166 sia_frame_id | 4167 (i ? ep_ring->cycle_state : !start_cycle); 4168 4169 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */ 4170 if (!xep->use_extended_tbc) 4171 field |= TRB_TBC(burst_count); 4172 4173 /* fill the rest of the TRB fields, and remaining normal TRBs */ 4174 for (j = 0; j < trbs_per_td; j++) { 4175 u32 remainder = 0; 4176 4177 /* only first TRB is isoc, overwrite otherwise */ 4178 if (!first_trb) 4179 field = TRB_TYPE(TRB_NORMAL) | 4180 ep_ring->cycle_state; 4181 4182 /* Only set interrupt on short packet for IN EPs */ 4183 if (usb_urb_dir_in(urb)) 4184 field |= TRB_ISP; 4185 4186 /* Set the chain bit for all except the last TRB */ 4187 if (j < trbs_per_td - 1) { 4188 more_trbs_coming = true; 4189 field |= TRB_CHAIN; 4190 } else { 4191 more_trbs_coming = false; 4192 td->last_trb = ep_ring->enqueue; 4193 td->last_trb_seg = ep_ring->enq_seg; 4194 field |= TRB_IOC; 4195 if (trb_block_event_intr(xhci, num_tds, i)) 4196 field |= TRB_BEI; 4197 } 4198 /* Calculate TRB length */ 4199 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); 4200 if (trb_buff_len > td_remain_len) 4201 trb_buff_len = td_remain_len; 4202 4203 /* Set the TRB length, TD size, & interrupter fields. */ 4204 remainder = xhci_td_remainder(xhci, running_total, 4205 trb_buff_len, td_len, 4206 urb, more_trbs_coming); 4207 4208 length_field = TRB_LEN(trb_buff_len) | 4209 TRB_INTR_TARGET(0); 4210 4211 /* xhci 1.1 with ETE uses TD Size field for TBC */ 4212 if (first_trb && xep->use_extended_tbc) 4213 length_field |= TRB_TD_SIZE_TBC(burst_count); 4214 else 4215 length_field |= TRB_TD_SIZE(remainder); 4216 first_trb = false; 4217 4218 queue_trb(xhci, ep_ring, more_trbs_coming, 4219 lower_32_bits(addr), 4220 upper_32_bits(addr), 4221 length_field, 4222 field); 4223 running_total += trb_buff_len; 4224 4225 addr += trb_buff_len; 4226 td_remain_len -= trb_buff_len; 4227 } 4228 4229 /* Check TD length */ 4230 if (running_total != td_len) { 4231 xhci_err(xhci, "ISOC TD length unmatch\n"); 4232 ret = -EINVAL; 4233 goto cleanup; 4234 } 4235 } 4236 4237 /* store the next frame id */ 4238 if (HCC_CFC(xhci->hcc_params)) 4239 xep->next_frame_id = urb->start_frame + num_tds * urb->interval; 4240 4241 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { 4242 if (xhci->quirks & XHCI_AMD_PLL_FIX) 4243 usb_amd_quirk_pll_disable(); 4244 } 4245 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; 4246 4247 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, 4248 start_cycle, start_trb); 4249 return 0; 4250 cleanup: 4251 /* Clean up a partially enqueued isoc transfer. */ 4252 4253 for (i--; i >= 0; i--) 4254 list_del_init(&urb_priv->td[i].td_list); 4255 4256 /* Use the first TD as a temporary variable to turn the TDs we've queued 4257 * into No-ops with a software-owned cycle bit. That way the hardware 4258 * won't accidentally start executing bogus TDs when we partially 4259 * overwrite them. td->first_trb and td->start_seg are already set. 4260 */ 4261 urb_priv->td[0].last_trb = ep_ring->enqueue; 4262 /* Every TRB except the first & last will have its cycle bit flipped. */ 4263 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true); 4264 4265 /* Reset the ring enqueue back to the first TRB and its cycle bit. */ 4266 ep_ring->enqueue = urb_priv->td[0].first_trb; 4267 ep_ring->enq_seg = urb_priv->td[0].start_seg; 4268 ep_ring->cycle_state = start_cycle; 4269 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); 4270 return ret; 4271 } 4272 4273 /* 4274 * Check transfer ring to guarantee there is enough room for the urb. 4275 * Update ISO URB start_frame and interval. 4276 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to 4277 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or 4278 * Contiguous Frame ID is not supported by HC. 4279 */ 4280 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, 4281 struct urb *urb, int slot_id, unsigned int ep_index) 4282 { 4283 struct xhci_virt_device *xdev; 4284 struct xhci_ring *ep_ring; 4285 struct xhci_ep_ctx *ep_ctx; 4286 int start_frame; 4287 int num_tds, num_trbs, i; 4288 int ret; 4289 struct xhci_virt_ep *xep; 4290 int ist; 4291 4292 xdev = xhci->devs[slot_id]; 4293 xep = &xhci->devs[slot_id]->eps[ep_index]; 4294 ep_ring = xdev->eps[ep_index].ring; 4295 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); 4296 4297 num_trbs = 0; 4298 num_tds = urb->number_of_packets; 4299 for (i = 0; i < num_tds; i++) 4300 num_trbs += count_isoc_trbs_needed(urb, i); 4301 4302 /* Check the ring to guarantee there is enough room for the whole urb. 4303 * Do not insert any td of the urb to the ring if the check failed. 4304 */ 4305 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx), 4306 num_trbs, mem_flags); 4307 if (ret) 4308 return ret; 4309 4310 /* 4311 * Check interval value. This should be done before we start to 4312 * calculate the start frame value. 4313 */ 4314 check_interval(xhci, urb, ep_ctx); 4315 4316 /* Calculate the start frame and put it in urb->start_frame. */ 4317 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) { 4318 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) { 4319 urb->start_frame = xep->next_frame_id; 4320 goto skip_start_over; 4321 } 4322 } 4323 4324 start_frame = readl(&xhci->run_regs->microframe_index); 4325 start_frame &= 0x3fff; 4326 /* 4327 * Round up to the next frame and consider the time before trb really 4328 * gets scheduled by hardare. 4329 */ 4330 ist = HCS_IST(xhci->hcs_params2) & 0x7; 4331 if (HCS_IST(xhci->hcs_params2) & (1 << 3)) 4332 ist <<= 3; 4333 start_frame += ist + XHCI_CFC_DELAY; 4334 start_frame = roundup(start_frame, 8); 4335 4336 /* 4337 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT 4338 * is greate than 8 microframes. 4339 */ 4340 if (urb->dev->speed == USB_SPEED_LOW || 4341 urb->dev->speed == USB_SPEED_FULL) { 4342 start_frame = roundup(start_frame, urb->interval << 3); 4343 urb->start_frame = start_frame >> 3; 4344 } else { 4345 start_frame = roundup(start_frame, urb->interval); 4346 urb->start_frame = start_frame; 4347 } 4348 4349 skip_start_over: 4350 4351 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); 4352 } 4353 4354 /**** Command Ring Operations ****/ 4355 4356 /* Generic function for queueing a command TRB on the command ring. 4357 * Check to make sure there's room on the command ring for one command TRB. 4358 * Also check that there's room reserved for commands that must not fail. 4359 * If this is a command that must not fail, meaning command_must_succeed = TRUE, 4360 * then only check for the number of reserved spots. 4361 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB 4362 * because the command event handler may want to resubmit a failed command. 4363 */ 4364 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, 4365 u32 field1, u32 field2, 4366 u32 field3, u32 field4, bool command_must_succeed) 4367 { 4368 int reserved_trbs = xhci->cmd_ring_reserved_trbs; 4369 int ret; 4370 4371 if ((xhci->xhc_state & XHCI_STATE_DYING) || 4372 (xhci->xhc_state & XHCI_STATE_HALTED)) { 4373 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n"); 4374 return -ESHUTDOWN; 4375 } 4376 4377 if (!command_must_succeed) 4378 reserved_trbs++; 4379 4380 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, 4381 reserved_trbs, GFP_ATOMIC); 4382 if (ret < 0) { 4383 xhci_err(xhci, "ERR: No room for command on command ring\n"); 4384 if (command_must_succeed) 4385 xhci_err(xhci, "ERR: Reserved TRB counting for " 4386 "unfailable commands failed.\n"); 4387 return ret; 4388 } 4389 4390 cmd->command_trb = xhci->cmd_ring->enqueue; 4391 4392 /* if there are no other commands queued we start the timeout timer */ 4393 if (list_empty(&xhci->cmd_list)) { 4394 xhci->current_cmd = cmd; 4395 xhci_mod_cmd_timer(xhci); 4396 } 4397 4398 list_add_tail(&cmd->cmd_list, &xhci->cmd_list); 4399 4400 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, 4401 field4 | xhci->cmd_ring->cycle_state); 4402 return 0; 4403 } 4404 4405 /* Queue a slot enable or disable request on the command ring */ 4406 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, 4407 u32 trb_type, u32 slot_id) 4408 { 4409 return queue_command(xhci, cmd, 0, 0, 0, 4410 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); 4411 } 4412 4413 /* Queue an address device command TRB */ 4414 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, 4415 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) 4416 { 4417 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), 4418 upper_32_bits(in_ctx_ptr), 0, 4419 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) 4420 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); 4421 } 4422 4423 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, 4424 u32 field1, u32 field2, u32 field3, u32 field4) 4425 { 4426 return queue_command(xhci, cmd, field1, field2, field3, field4, false); 4427 } 4428 4429 /* Queue a reset device command TRB */ 4430 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, 4431 u32 slot_id) 4432 { 4433 return queue_command(xhci, cmd, 0, 0, 0, 4434 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), 4435 false); 4436 } 4437 4438 /* Queue a configure endpoint command TRB */ 4439 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, 4440 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, 4441 u32 slot_id, bool command_must_succeed) 4442 { 4443 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), 4444 upper_32_bits(in_ctx_ptr), 0, 4445 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), 4446 command_must_succeed); 4447 } 4448 4449 /* Queue an evaluate context command TRB */ 4450 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, 4451 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) 4452 { 4453 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), 4454 upper_32_bits(in_ctx_ptr), 0, 4455 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), 4456 command_must_succeed); 4457 } 4458 4459 /* 4460 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop 4461 * activity on an endpoint that is about to be suspended. 4462 */ 4463 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, 4464 int slot_id, unsigned int ep_index, int suspend) 4465 { 4466 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); 4467 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); 4468 u32 type = TRB_TYPE(TRB_STOP_RING); 4469 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); 4470 4471 return queue_command(xhci, cmd, 0, 0, 0, 4472 trb_slot_id | trb_ep_index | type | trb_suspend, false); 4473 } 4474 4475 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, 4476 int slot_id, unsigned int ep_index, 4477 enum xhci_ep_reset_type reset_type) 4478 { 4479 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); 4480 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); 4481 u32 type = TRB_TYPE(TRB_RESET_EP); 4482 4483 if (reset_type == EP_SOFT_RESET) 4484 type |= TRB_TSP; 4485 4486 return queue_command(xhci, cmd, 0, 0, 0, 4487 trb_slot_id | trb_ep_index | type, false); 4488 } 4489