xref: /openbmc/linux/drivers/usb/host/xhci-pci.c (revision f7777dcc)
1 /*
2  * xHCI host controller driver PCI Bus Glue.
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22 
23 #include <linux/pci.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
26 
27 #include "xhci.h"
28 #include "xhci-trace.h"
29 
30 /* Device for a quirk */
31 #define PCI_VENDOR_ID_FRESCO_LOGIC	0x1b73
32 #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK	0x1000
33 #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400	0x1400
34 
35 #define PCI_VENDOR_ID_ETRON		0x1b6f
36 #define PCI_DEVICE_ID_ASROCK_P67	0x7023
37 
38 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI	0x8c31
39 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI	0x9c31
40 
41 static const char hcd_name[] = "xhci_hcd";
42 
43 /* called after powerup, by probe or system-pm "wakeup" */
44 static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
45 {
46 	/*
47 	 * TODO: Implement finding debug ports later.
48 	 * TODO: see if there are any quirks that need to be added to handle
49 	 * new extended capabilities.
50 	 */
51 
52 	/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
53 	if (!pci_set_mwi(pdev))
54 		xhci_dbg(xhci, "MWI active\n");
55 
56 	xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
57 	return 0;
58 }
59 
60 static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
61 {
62 	struct pci_dev		*pdev = to_pci_dev(dev);
63 
64 	/* Look for vendor-specific quirks */
65 	if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
66 			(pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
67 			 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
68 		if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
69 				pdev->revision == 0x0) {
70 			xhci->quirks |= XHCI_RESET_EP_QUIRK;
71 			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
72 				"QUIRK: Fresco Logic xHC needs configure"
73 				" endpoint cmd after reset endpoint");
74 		}
75 		if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
76 				pdev->revision == 0x4) {
77 			xhci->quirks |= XHCI_SLOW_SUSPEND;
78 			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
79 				"QUIRK: Fresco Logic xHC revision %u"
80 				"must be suspended extra slowly",
81 				pdev->revision);
82 		}
83 		/* Fresco Logic confirms: all revisions of this chip do not
84 		 * support MSI, even though some of them claim to in their PCI
85 		 * capabilities.
86 		 */
87 		xhci->quirks |= XHCI_BROKEN_MSI;
88 		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
89 				"QUIRK: Fresco Logic revision %u "
90 				"has broken MSI implementation",
91 				pdev->revision);
92 		xhci->quirks |= XHCI_TRUST_TX_LENGTH;
93 	}
94 
95 	if (pdev->vendor == PCI_VENDOR_ID_NEC)
96 		xhci->quirks |= XHCI_NEC_HOST;
97 
98 	if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
99 		xhci->quirks |= XHCI_AMD_0x96_HOST;
100 
101 	/* AMD PLL quirk */
102 	if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
103 		xhci->quirks |= XHCI_AMD_PLL_FIX;
104 	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
105 		xhci->quirks |= XHCI_LPM_SUPPORT;
106 		xhci->quirks |= XHCI_INTEL_HOST;
107 	}
108 	if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
109 			pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
110 		xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
111 		xhci->limit_active_eps = 64;
112 		xhci->quirks |= XHCI_SW_BW_CHECKING;
113 		/*
114 		 * PPT desktop boards DH77EB and DH77DF will power back on after
115 		 * a few seconds of being shutdown.  The fix for this is to
116 		 * switch the ports from xHCI to EHCI on shutdown.  We can't use
117 		 * DMI information to find those particular boards (since each
118 		 * vendor will change the board name), so we have to key off all
119 		 * PPT chipsets.
120 		 */
121 		xhci->quirks |= XHCI_SPURIOUS_REBOOT;
122 		xhci->quirks |= XHCI_AVOID_BEI;
123 	}
124 	if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
125 	    (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI ||
126 	     pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI)) {
127 		/* Workaround for occasional spurious wakeups from S5 (or
128 		 * any other sleep) on Haswell machines with LPT and LPT-LP
129 		 * with the new Intel BIOS
130 		 */
131 		xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
132 	}
133 	if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
134 			pdev->device == PCI_DEVICE_ID_ASROCK_P67) {
135 		xhci->quirks |= XHCI_RESET_ON_RESUME;
136 		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
137 				"QUIRK: Resetting on resume");
138 		xhci->quirks |= XHCI_TRUST_TX_LENGTH;
139 	}
140 	if (pdev->vendor == PCI_VENDOR_ID_VIA)
141 		xhci->quirks |= XHCI_RESET_ON_RESUME;
142 }
143 
144 /* called during probe() after chip reset completes */
145 static int xhci_pci_setup(struct usb_hcd *hcd)
146 {
147 	struct xhci_hcd		*xhci;
148 	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
149 	int			retval;
150 
151 	retval = xhci_gen_setup(hcd, xhci_pci_quirks);
152 	if (retval)
153 		return retval;
154 
155 	xhci = hcd_to_xhci(hcd);
156 	if (!usb_hcd_is_primary_hcd(hcd))
157 		return 0;
158 
159 	pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
160 	xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
161 
162 	/* Find any debug ports */
163 	retval = xhci_pci_reinit(xhci, pdev);
164 	if (!retval)
165 		return retval;
166 
167 	kfree(xhci);
168 	return retval;
169 }
170 
171 /*
172  * We need to register our own PCI probe function (instead of the USB core's
173  * function) in order to create a second roothub under xHCI.
174  */
175 static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
176 {
177 	int retval;
178 	struct xhci_hcd *xhci;
179 	struct hc_driver *driver;
180 	struct usb_hcd *hcd;
181 
182 	driver = (struct hc_driver *)id->driver_data;
183 	/* Register the USB 2.0 roothub.
184 	 * FIXME: USB core must know to register the USB 2.0 roothub first.
185 	 * This is sort of silly, because we could just set the HCD driver flags
186 	 * to say USB 2.0, but I'm not sure what the implications would be in
187 	 * the other parts of the HCD code.
188 	 */
189 	retval = usb_hcd_pci_probe(dev, id);
190 
191 	if (retval)
192 		return retval;
193 
194 	/* USB 2.0 roothub is stored in the PCI device now. */
195 	hcd = dev_get_drvdata(&dev->dev);
196 	xhci = hcd_to_xhci(hcd);
197 	xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
198 				pci_name(dev), hcd);
199 	if (!xhci->shared_hcd) {
200 		retval = -ENOMEM;
201 		goto dealloc_usb2_hcd;
202 	}
203 
204 	/* Set the xHCI pointer before xhci_pci_setup() (aka hcd_driver.reset)
205 	 * is called by usb_add_hcd().
206 	 */
207 	*((struct xhci_hcd **) xhci->shared_hcd->hcd_priv) = xhci;
208 
209 	retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
210 			IRQF_SHARED);
211 	if (retval)
212 		goto put_usb3_hcd;
213 	/* Roothub already marked as USB 3.0 speed */
214 
215 	/* We know the LPM timeout algorithms for this host, let the USB core
216 	 * enable and disable LPM for devices under the USB 3.0 roothub.
217 	 */
218 	if (xhci->quirks & XHCI_LPM_SUPPORT)
219 		hcd_to_bus(xhci->shared_hcd)->root_hub->lpm_capable = 1;
220 
221 	return 0;
222 
223 put_usb3_hcd:
224 	usb_put_hcd(xhci->shared_hcd);
225 dealloc_usb2_hcd:
226 	usb_hcd_pci_remove(dev);
227 	return retval;
228 }
229 
230 static void xhci_pci_remove(struct pci_dev *dev)
231 {
232 	struct xhci_hcd *xhci;
233 
234 	xhci = hcd_to_xhci(pci_get_drvdata(dev));
235 	if (xhci->shared_hcd) {
236 		usb_remove_hcd(xhci->shared_hcd);
237 		usb_put_hcd(xhci->shared_hcd);
238 	}
239 	usb_hcd_pci_remove(dev);
240 
241 	/* Workaround for spurious wakeups at shutdown with HSW */
242 	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
243 		pci_set_power_state(dev, PCI_D3hot);
244 
245 	kfree(xhci);
246 }
247 
248 #ifdef CONFIG_PM
249 static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
250 {
251 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
252 	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
253 
254 	/*
255 	 * Systems with the TI redriver that loses port status change events
256 	 * need to have the registers polled during D3, so avoid D3cold.
257 	 */
258 	if (xhci_compliance_mode_recovery_timer_quirk_check())
259 		pdev->no_d3cold = true;
260 
261 	return xhci_suspend(xhci);
262 }
263 
264 static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
265 {
266 	struct xhci_hcd		*xhci = hcd_to_xhci(hcd);
267 	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
268 	int			retval = 0;
269 
270 	/* The BIOS on systems with the Intel Panther Point chipset may or may
271 	 * not support xHCI natively.  That means that during system resume, it
272 	 * may switch the ports back to EHCI so that users can use their
273 	 * keyboard to select a kernel from GRUB after resume from hibernate.
274 	 *
275 	 * The BIOS is supposed to remember whether the OS had xHCI ports
276 	 * enabled before resume, and switch the ports back to xHCI when the
277 	 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
278 	 * writers.
279 	 *
280 	 * Unconditionally switch the ports back to xHCI after a system resume.
281 	 * It should not matter whether the EHCI or xHCI controller is
282 	 * resumed first. It's enough to do the switchover in xHCI because
283 	 * USB core won't notice anything as the hub driver doesn't start
284 	 * running again until after all the devices (including both EHCI and
285 	 * xHCI host controllers) have been resumed.
286 	 */
287 
288 	if (pdev->vendor == PCI_VENDOR_ID_INTEL)
289 		usb_enable_intel_xhci_ports(pdev);
290 
291 	retval = xhci_resume(xhci, hibernated);
292 	return retval;
293 }
294 #endif /* CONFIG_PM */
295 
296 static const struct hc_driver xhci_pci_hc_driver = {
297 	.description =		hcd_name,
298 	.product_desc =		"xHCI Host Controller",
299 	.hcd_priv_size =	sizeof(struct xhci_hcd *),
300 
301 	/*
302 	 * generic hardware linkage
303 	 */
304 	.irq =			xhci_irq,
305 	.flags =		HCD_MEMORY | HCD_USB3 | HCD_SHARED,
306 
307 	/*
308 	 * basic lifecycle operations
309 	 */
310 	.reset =		xhci_pci_setup,
311 	.start =		xhci_run,
312 #ifdef CONFIG_PM
313 	.pci_suspend =          xhci_pci_suspend,
314 	.pci_resume =           xhci_pci_resume,
315 #endif
316 	.stop =			xhci_stop,
317 	.shutdown =		xhci_shutdown,
318 
319 	/*
320 	 * managing i/o requests and associated device resources
321 	 */
322 	.urb_enqueue =		xhci_urb_enqueue,
323 	.urb_dequeue =		xhci_urb_dequeue,
324 	.alloc_dev =		xhci_alloc_dev,
325 	.free_dev =		xhci_free_dev,
326 	.alloc_streams =	xhci_alloc_streams,
327 	.free_streams =		xhci_free_streams,
328 	.add_endpoint =		xhci_add_endpoint,
329 	.drop_endpoint =	xhci_drop_endpoint,
330 	.endpoint_reset =	xhci_endpoint_reset,
331 	.check_bandwidth =	xhci_check_bandwidth,
332 	.reset_bandwidth =	xhci_reset_bandwidth,
333 	.address_device =	xhci_address_device,
334 	.update_hub_device =	xhci_update_hub_device,
335 	.reset_device =		xhci_discover_or_reset_device,
336 
337 	/*
338 	 * scheduling support
339 	 */
340 	.get_frame_number =	xhci_get_frame,
341 
342 	/* Root hub support */
343 	.hub_control =		xhci_hub_control,
344 	.hub_status_data =	xhci_hub_status_data,
345 	.bus_suspend =		xhci_bus_suspend,
346 	.bus_resume =		xhci_bus_resume,
347 	/*
348 	 * call back when device connected and addressed
349 	 */
350 	.update_device =        xhci_update_device,
351 	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
352 	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
353 	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
354 	.find_raw_port_number =	xhci_find_raw_port_number,
355 };
356 
357 /*-------------------------------------------------------------------------*/
358 
359 /* PCI driver selection metadata; PCI hotplugging uses this */
360 static const struct pci_device_id pci_ids[] = { {
361 	/* handle any USB 3.0 xHCI controller */
362 	PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
363 	.driver_data =	(unsigned long) &xhci_pci_hc_driver,
364 	},
365 	{ /* end: all zeroes */ }
366 };
367 MODULE_DEVICE_TABLE(pci, pci_ids);
368 
369 /* pci driver glue; this is a "new style" PCI driver module */
370 static struct pci_driver xhci_pci_driver = {
371 	.name =		(char *) hcd_name,
372 	.id_table =	pci_ids,
373 
374 	.probe =	xhci_pci_probe,
375 	.remove =	xhci_pci_remove,
376 	/* suspend and resume implemented later */
377 
378 	.shutdown = 	usb_hcd_pci_shutdown,
379 #ifdef CONFIG_PM
380 	.driver = {
381 		.pm = &usb_hcd_pci_pm_ops
382 	},
383 #endif
384 };
385 
386 int __init xhci_register_pci(void)
387 {
388 	return pci_register_driver(&xhci_pci_driver);
389 }
390 
391 void xhci_unregister_pci(void)
392 {
393 	pci_unregister_driver(&xhci_pci_driver);
394 }
395