1 // SPDX-License-Identifier: GPL-2.0+ 2 /* 3 * Enhanced Host Controller Interface (EHCI) driver for USB. 4 * 5 * Maintainer: Alan Stern <stern@rowland.harvard.edu> 6 * 7 * Copyright (c) 2000-2004 by David Brownell 8 */ 9 10 #include <linux/module.h> 11 #include <linux/pci.h> 12 #include <linux/dmapool.h> 13 #include <linux/kernel.h> 14 #include <linux/delay.h> 15 #include <linux/ioport.h> 16 #include <linux/sched.h> 17 #include <linux/vmalloc.h> 18 #include <linux/errno.h> 19 #include <linux/init.h> 20 #include <linux/hrtimer.h> 21 #include <linux/list.h> 22 #include <linux/interrupt.h> 23 #include <linux/usb.h> 24 #include <linux/usb/hcd.h> 25 #include <linux/usb/otg.h> 26 #include <linux/moduleparam.h> 27 #include <linux/dma-mapping.h> 28 #include <linux/debugfs.h> 29 #include <linux/slab.h> 30 31 #include <asm/byteorder.h> 32 #include <asm/io.h> 33 #include <asm/irq.h> 34 #include <asm/unaligned.h> 35 36 #if defined(CONFIG_PPC_PS3) 37 #include <asm/firmware.h> 38 #endif 39 40 /*-------------------------------------------------------------------------*/ 41 42 /* 43 * EHCI hc_driver implementation ... experimental, incomplete. 44 * Based on the final 1.0 register interface specification. 45 * 46 * USB 2.0 shows up in upcoming www.pcmcia.org technology. 47 * First was PCMCIA, like ISA; then CardBus, which is PCI. 48 * Next comes "CardBay", using USB 2.0 signals. 49 * 50 * Contains additional contributions by Brad Hards, Rory Bolt, and others. 51 * Special thanks to Intel and VIA for providing host controllers to 52 * test this driver on, and Cypress (including In-System Design) for 53 * providing early devices for those host controllers to talk to! 54 */ 55 56 #define DRIVER_AUTHOR "David Brownell" 57 #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver" 58 59 static const char hcd_name [] = "ehci_hcd"; 60 61 62 #undef EHCI_URB_TRACE 63 64 /* magic numbers that can affect system performance */ 65 #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */ 66 #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */ 67 #define EHCI_TUNE_RL_TT 0 68 #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */ 69 #define EHCI_TUNE_MULT_TT 1 70 /* 71 * Some drivers think it's safe to schedule isochronous transfers more than 72 * 256 ms into the future (partly as a result of an old bug in the scheduling 73 * code). In an attempt to avoid trouble, we will use a minimum scheduling 74 * length of 512 frames instead of 256. 75 */ 76 #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */ 77 78 /* Initial IRQ latency: faster than hw default */ 79 static int log2_irq_thresh = 0; // 0 to 6 80 module_param (log2_irq_thresh, int, S_IRUGO); 81 MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes"); 82 83 /* initial park setting: slower than hw default */ 84 static unsigned park = 0; 85 module_param (park, uint, S_IRUGO); 86 MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets"); 87 88 /* for flakey hardware, ignore overcurrent indicators */ 89 static bool ignore_oc; 90 module_param (ignore_oc, bool, S_IRUGO); 91 MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications"); 92 93 #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT) 94 95 /*-------------------------------------------------------------------------*/ 96 97 #include "ehci.h" 98 #include "pci-quirks.h" 99 100 static void compute_tt_budget(u8 budget_table[EHCI_BANDWIDTH_SIZE], 101 struct ehci_tt *tt); 102 103 /* 104 * The MosChip MCS9990 controller updates its microframe counter 105 * a little before the frame counter, and occasionally we will read 106 * the invalid intermediate value. Avoid problems by checking the 107 * microframe number (the low-order 3 bits); if they are 0 then 108 * re-read the register to get the correct value. 109 */ 110 static unsigned ehci_moschip_read_frame_index(struct ehci_hcd *ehci) 111 { 112 unsigned uf; 113 114 uf = ehci_readl(ehci, &ehci->regs->frame_index); 115 if (unlikely((uf & 7) == 0)) 116 uf = ehci_readl(ehci, &ehci->regs->frame_index); 117 return uf; 118 } 119 120 static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci) 121 { 122 if (ehci->frame_index_bug) 123 return ehci_moschip_read_frame_index(ehci); 124 return ehci_readl(ehci, &ehci->regs->frame_index); 125 } 126 127 #include "ehci-dbg.c" 128 129 /*-------------------------------------------------------------------------*/ 130 131 /* 132 * ehci_handshake - spin reading hc until handshake completes or fails 133 * @ptr: address of hc register to be read 134 * @mask: bits to look at in result of read 135 * @done: value of those bits when handshake succeeds 136 * @usec: timeout in microseconds 137 * 138 * Returns negative errno, or zero on success 139 * 140 * Success happens when the "mask" bits have the specified value (hardware 141 * handshake done). There are two failure modes: "usec" have passed (major 142 * hardware flakeout), or the register reads as all-ones (hardware removed). 143 * 144 * That last failure should_only happen in cases like physical cardbus eject 145 * before driver shutdown. But it also seems to be caused by bugs in cardbus 146 * bridge shutdown: shutting down the bridge before the devices using it. 147 */ 148 int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr, 149 u32 mask, u32 done, int usec) 150 { 151 u32 result; 152 153 do { 154 result = ehci_readl(ehci, ptr); 155 if (result == ~(u32)0) /* card removed */ 156 return -ENODEV; 157 result &= mask; 158 if (result == done) 159 return 0; 160 udelay (1); 161 usec--; 162 } while (usec > 0); 163 return -ETIMEDOUT; 164 } 165 EXPORT_SYMBOL_GPL(ehci_handshake); 166 167 /* check TDI/ARC silicon is in host mode */ 168 static int tdi_in_host_mode (struct ehci_hcd *ehci) 169 { 170 u32 tmp; 171 172 tmp = ehci_readl(ehci, &ehci->regs->usbmode); 173 return (tmp & 3) == USBMODE_CM_HC; 174 } 175 176 /* 177 * Force HC to halt state from unknown (EHCI spec section 2.3). 178 * Must be called with interrupts enabled and the lock not held. 179 */ 180 static int ehci_halt (struct ehci_hcd *ehci) 181 { 182 u32 temp; 183 184 spin_lock_irq(&ehci->lock); 185 186 /* disable any irqs left enabled by previous code */ 187 ehci_writel(ehci, 0, &ehci->regs->intr_enable); 188 189 if (ehci_is_TDI(ehci) && !tdi_in_host_mode(ehci)) { 190 spin_unlock_irq(&ehci->lock); 191 return 0; 192 } 193 194 /* 195 * This routine gets called during probe before ehci->command 196 * has been initialized, so we can't rely on its value. 197 */ 198 ehci->command &= ~CMD_RUN; 199 temp = ehci_readl(ehci, &ehci->regs->command); 200 temp &= ~(CMD_RUN | CMD_IAAD); 201 ehci_writel(ehci, temp, &ehci->regs->command); 202 203 spin_unlock_irq(&ehci->lock); 204 synchronize_irq(ehci_to_hcd(ehci)->irq); 205 206 return ehci_handshake(ehci, &ehci->regs->status, 207 STS_HALT, STS_HALT, 16 * 125); 208 } 209 210 /* put TDI/ARC silicon into EHCI mode */ 211 static void tdi_reset (struct ehci_hcd *ehci) 212 { 213 u32 tmp; 214 215 tmp = ehci_readl(ehci, &ehci->regs->usbmode); 216 tmp |= USBMODE_CM_HC; 217 /* The default byte access to MMR space is LE after 218 * controller reset. Set the required endian mode 219 * for transfer buffers to match the host microprocessor 220 */ 221 if (ehci_big_endian_mmio(ehci)) 222 tmp |= USBMODE_BE; 223 ehci_writel(ehci, tmp, &ehci->regs->usbmode); 224 } 225 226 /* 227 * Reset a non-running (STS_HALT == 1) controller. 228 * Must be called with interrupts enabled and the lock not held. 229 */ 230 int ehci_reset(struct ehci_hcd *ehci) 231 { 232 int retval; 233 u32 command = ehci_readl(ehci, &ehci->regs->command); 234 235 /* If the EHCI debug controller is active, special care must be 236 * taken before and after a host controller reset */ 237 if (ehci->debug && !dbgp_reset_prep(ehci_to_hcd(ehci))) 238 ehci->debug = NULL; 239 240 command |= CMD_RESET; 241 dbg_cmd (ehci, "reset", command); 242 ehci_writel(ehci, command, &ehci->regs->command); 243 ehci->rh_state = EHCI_RH_HALTED; 244 ehci->next_statechange = jiffies; 245 retval = ehci_handshake(ehci, &ehci->regs->command, 246 CMD_RESET, 0, 250 * 1000); 247 248 if (ehci->has_hostpc) { 249 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS, 250 &ehci->regs->usbmode_ex); 251 ehci_writel(ehci, TXFIFO_DEFAULT, &ehci->regs->txfill_tuning); 252 } 253 if (retval) 254 return retval; 255 256 if (ehci_is_TDI(ehci)) 257 tdi_reset (ehci); 258 259 if (ehci->debug) 260 dbgp_external_startup(ehci_to_hcd(ehci)); 261 262 ehci->port_c_suspend = ehci->suspended_ports = 263 ehci->resuming_ports = 0; 264 return retval; 265 } 266 EXPORT_SYMBOL_GPL(ehci_reset); 267 268 /* 269 * Idle the controller (turn off the schedules). 270 * Must be called with interrupts enabled and the lock not held. 271 */ 272 static void ehci_quiesce (struct ehci_hcd *ehci) 273 { 274 u32 temp; 275 276 if (ehci->rh_state != EHCI_RH_RUNNING) 277 return; 278 279 /* wait for any schedule enables/disables to take effect */ 280 temp = (ehci->command << 10) & (STS_ASS | STS_PSS); 281 ehci_handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, temp, 282 16 * 125); 283 284 /* then disable anything that's still active */ 285 spin_lock_irq(&ehci->lock); 286 ehci->command &= ~(CMD_ASE | CMD_PSE); 287 ehci_writel(ehci, ehci->command, &ehci->regs->command); 288 spin_unlock_irq(&ehci->lock); 289 290 /* hardware can take 16 microframes to turn off ... */ 291 ehci_handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, 0, 292 16 * 125); 293 } 294 295 /*-------------------------------------------------------------------------*/ 296 297 static void end_iaa_cycle(struct ehci_hcd *ehci); 298 static void end_unlink_async(struct ehci_hcd *ehci); 299 static void unlink_empty_async(struct ehci_hcd *ehci); 300 static void ehci_work(struct ehci_hcd *ehci); 301 static void start_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh); 302 static void end_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh); 303 static int ehci_port_power(struct ehci_hcd *ehci, int portnum, bool enable); 304 305 #include "ehci-timer.c" 306 #include "ehci-hub.c" 307 #include "ehci-mem.c" 308 #include "ehci-q.c" 309 #include "ehci-sched.c" 310 #include "ehci-sysfs.c" 311 312 /*-------------------------------------------------------------------------*/ 313 314 /* On some systems, leaving remote wakeup enabled prevents system shutdown. 315 * The firmware seems to think that powering off is a wakeup event! 316 * This routine turns off remote wakeup and everything else, on all ports. 317 */ 318 static void ehci_turn_off_all_ports(struct ehci_hcd *ehci) 319 { 320 int port = HCS_N_PORTS(ehci->hcs_params); 321 322 while (port--) { 323 spin_unlock_irq(&ehci->lock); 324 ehci_port_power(ehci, port, false); 325 spin_lock_irq(&ehci->lock); 326 ehci_writel(ehci, PORT_RWC_BITS, 327 &ehci->regs->port_status[port]); 328 } 329 } 330 331 /* 332 * Halt HC, turn off all ports, and let the BIOS use the companion controllers. 333 * Must be called with interrupts enabled and the lock not held. 334 */ 335 static void ehci_silence_controller(struct ehci_hcd *ehci) 336 { 337 ehci_halt(ehci); 338 339 spin_lock_irq(&ehci->lock); 340 ehci->rh_state = EHCI_RH_HALTED; 341 ehci_turn_off_all_ports(ehci); 342 343 /* make BIOS/etc use companion controller during reboot */ 344 ehci_writel(ehci, 0, &ehci->regs->configured_flag); 345 346 /* unblock posted writes */ 347 ehci_readl(ehci, &ehci->regs->configured_flag); 348 spin_unlock_irq(&ehci->lock); 349 } 350 351 /* ehci_shutdown kick in for silicon on any bus (not just pci, etc). 352 * This forcibly disables dma and IRQs, helping kexec and other cases 353 * where the next system software may expect clean state. 354 */ 355 static void ehci_shutdown(struct usb_hcd *hcd) 356 { 357 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 358 359 /** 360 * Protect the system from crashing at system shutdown in cases where 361 * usb host is not added yet from OTG controller driver. 362 * As ehci_setup() not done yet, so stop accessing registers or 363 * variables initialized in ehci_setup() 364 */ 365 if (!ehci->sbrn) 366 return; 367 368 spin_lock_irq(&ehci->lock); 369 ehci->shutdown = true; 370 ehci->rh_state = EHCI_RH_STOPPING; 371 ehci->enabled_hrtimer_events = 0; 372 spin_unlock_irq(&ehci->lock); 373 374 ehci_silence_controller(ehci); 375 376 hrtimer_cancel(&ehci->hrtimer); 377 } 378 379 /*-------------------------------------------------------------------------*/ 380 381 /* 382 * ehci_work is called from some interrupts, timers, and so on. 383 * it calls driver completion functions, after dropping ehci->lock. 384 */ 385 static void ehci_work (struct ehci_hcd *ehci) 386 { 387 /* another CPU may drop ehci->lock during a schedule scan while 388 * it reports urb completions. this flag guards against bogus 389 * attempts at re-entrant schedule scanning. 390 */ 391 if (ehci->scanning) { 392 ehci->need_rescan = true; 393 return; 394 } 395 ehci->scanning = true; 396 397 rescan: 398 ehci->need_rescan = false; 399 if (ehci->async_count) 400 scan_async(ehci); 401 if (ehci->intr_count > 0) 402 scan_intr(ehci); 403 if (ehci->isoc_count > 0) 404 scan_isoc(ehci); 405 if (ehci->need_rescan) 406 goto rescan; 407 ehci->scanning = false; 408 409 /* the IO watchdog guards against hardware or driver bugs that 410 * misplace IRQs, and should let us run completely without IRQs. 411 * such lossage has been observed on both VT6202 and VT8235. 412 */ 413 turn_on_io_watchdog(ehci); 414 } 415 416 /* 417 * Called when the ehci_hcd module is removed. 418 */ 419 static void ehci_stop (struct usb_hcd *hcd) 420 { 421 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 422 423 ehci_dbg (ehci, "stop\n"); 424 425 /* no more interrupts ... */ 426 427 spin_lock_irq(&ehci->lock); 428 ehci->enabled_hrtimer_events = 0; 429 spin_unlock_irq(&ehci->lock); 430 431 ehci_quiesce(ehci); 432 ehci_silence_controller(ehci); 433 ehci_reset (ehci); 434 435 hrtimer_cancel(&ehci->hrtimer); 436 remove_sysfs_files(ehci); 437 remove_debug_files (ehci); 438 439 /* root hub is shut down separately (first, when possible) */ 440 spin_lock_irq (&ehci->lock); 441 end_free_itds(ehci); 442 spin_unlock_irq (&ehci->lock); 443 ehci_mem_cleanup (ehci); 444 445 if (ehci->amd_pll_fix == 1) 446 usb_amd_dev_put(); 447 448 dbg_status (ehci, "ehci_stop completed", 449 ehci_readl(ehci, &ehci->regs->status)); 450 } 451 452 /* one-time init, only for memory state */ 453 static int ehci_init(struct usb_hcd *hcd) 454 { 455 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 456 u32 temp; 457 int retval; 458 u32 hcc_params; 459 struct ehci_qh_hw *hw; 460 461 spin_lock_init(&ehci->lock); 462 463 /* 464 * keep io watchdog by default, those good HCDs could turn off it later 465 */ 466 ehci->need_io_watchdog = 1; 467 468 hrtimer_init(&ehci->hrtimer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS); 469 ehci->hrtimer.function = ehci_hrtimer_func; 470 ehci->next_hrtimer_event = EHCI_HRTIMER_NO_EVENT; 471 472 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params); 473 474 /* 475 * by default set standard 80% (== 100 usec/uframe) max periodic 476 * bandwidth as required by USB 2.0 477 */ 478 ehci->uframe_periodic_max = 100; 479 480 /* 481 * hw default: 1K periodic list heads, one per frame. 482 * periodic_size can shrink by USBCMD update if hcc_params allows. 483 */ 484 ehci->periodic_size = DEFAULT_I_TDPS; 485 INIT_LIST_HEAD(&ehci->async_unlink); 486 INIT_LIST_HEAD(&ehci->async_idle); 487 INIT_LIST_HEAD(&ehci->intr_unlink_wait); 488 INIT_LIST_HEAD(&ehci->intr_unlink); 489 INIT_LIST_HEAD(&ehci->intr_qh_list); 490 INIT_LIST_HEAD(&ehci->cached_itd_list); 491 INIT_LIST_HEAD(&ehci->cached_sitd_list); 492 INIT_LIST_HEAD(&ehci->tt_list); 493 494 if (HCC_PGM_FRAMELISTLEN(hcc_params)) { 495 /* periodic schedule size can be smaller than default */ 496 switch (EHCI_TUNE_FLS) { 497 case 0: ehci->periodic_size = 1024; break; 498 case 1: ehci->periodic_size = 512; break; 499 case 2: ehci->periodic_size = 256; break; 500 default: BUG(); 501 } 502 } 503 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0) 504 return retval; 505 506 /* controllers may cache some of the periodic schedule ... */ 507 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache 508 ehci->i_thresh = 0; 509 else // N microframes cached 510 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params); 511 512 /* 513 * dedicate a qh for the async ring head, since we couldn't unlink 514 * a 'real' qh without stopping the async schedule [4.8]. use it 515 * as the 'reclamation list head' too. 516 * its dummy is used in hw_alt_next of many tds, to prevent the qh 517 * from automatically advancing to the next td after short reads. 518 */ 519 ehci->async->qh_next.qh = NULL; 520 hw = ehci->async->hw; 521 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma); 522 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD); 523 #if defined(CONFIG_PPC_PS3) 524 hw->hw_info1 |= cpu_to_hc32(ehci, QH_INACTIVATE); 525 #endif 526 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT); 527 hw->hw_qtd_next = EHCI_LIST_END(ehci); 528 ehci->async->qh_state = QH_STATE_LINKED; 529 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma); 530 531 /* clear interrupt enables, set irq latency */ 532 if (log2_irq_thresh < 0 || log2_irq_thresh > 6) 533 log2_irq_thresh = 0; 534 temp = 1 << (16 + log2_irq_thresh); 535 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) { 536 ehci->has_ppcd = 1; 537 ehci_dbg(ehci, "enable per-port change event\n"); 538 temp |= CMD_PPCEE; 539 } 540 if (HCC_CANPARK(hcc_params)) { 541 /* HW default park == 3, on hardware that supports it (like 542 * NVidia and ALI silicon), maximizes throughput on the async 543 * schedule by avoiding QH fetches between transfers. 544 * 545 * With fast usb storage devices and NForce2, "park" seems to 546 * make problems: throughput reduction (!), data errors... 547 */ 548 if (park) { 549 park = min(park, (unsigned) 3); 550 temp |= CMD_PARK; 551 temp |= park << 8; 552 } 553 ehci_dbg(ehci, "park %d\n", park); 554 } 555 if (HCC_PGM_FRAMELISTLEN(hcc_params)) { 556 /* periodic schedule size can be smaller than default */ 557 temp &= ~(3 << 2); 558 temp |= (EHCI_TUNE_FLS << 2); 559 } 560 ehci->command = temp; 561 562 /* Accept arbitrarily long scatter-gather lists */ 563 if (!hcd->localmem_pool) 564 hcd->self.sg_tablesize = ~0; 565 566 /* Prepare for unlinking active QHs */ 567 ehci->old_current = ~0; 568 return 0; 569 } 570 571 /* start HC running; it's halted, ehci_init() has been run (once) */ 572 static int ehci_run (struct usb_hcd *hcd) 573 { 574 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 575 u32 temp; 576 u32 hcc_params; 577 int rc; 578 579 hcd->uses_new_polling = 1; 580 581 /* EHCI spec section 4.1 */ 582 583 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list); 584 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next); 585 586 /* 587 * hcc_params controls whether ehci->regs->segment must (!!!) 588 * be used; it constrains QH/ITD/SITD and QTD locations. 589 * dma_pool consistent memory always uses segment zero. 590 * streaming mappings for I/O buffers, like pci_map_single(), 591 * can return segments above 4GB, if the device allows. 592 * 593 * NOTE: the dma mask is visible through dev->dma_mask, so 594 * drivers can pass this info along ... like NETIF_F_HIGHDMA, 595 * Scsi_Host.highmem_io, and so forth. It's readonly to all 596 * host side drivers though. 597 */ 598 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params); 599 if (HCC_64BIT_ADDR(hcc_params)) { 600 ehci_writel(ehci, 0, &ehci->regs->segment); 601 #if 0 602 // this is deeply broken on almost all architectures 603 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64))) 604 ehci_info(ehci, "enabled 64bit DMA\n"); 605 #endif 606 } 607 608 609 // Philips, Intel, and maybe others need CMD_RUN before the 610 // root hub will detect new devices (why?); NEC doesn't 611 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET); 612 ehci->command |= CMD_RUN; 613 ehci_writel(ehci, ehci->command, &ehci->regs->command); 614 dbg_cmd (ehci, "init", ehci->command); 615 616 /* 617 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices 618 * are explicitly handed to companion controller(s), so no TT is 619 * involved with the root hub. (Except where one is integrated, 620 * and there's no companion controller unless maybe for USB OTG.) 621 * 622 * Turning on the CF flag will transfer ownership of all ports 623 * from the companions to the EHCI controller. If any of the 624 * companions are in the middle of a port reset at the time, it 625 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem 626 * guarantees that no resets are in progress. After we set CF, 627 * a short delay lets the hardware catch up; new resets shouldn't 628 * be started before the port switching actions could complete. 629 */ 630 down_write(&ehci_cf_port_reset_rwsem); 631 ehci->rh_state = EHCI_RH_RUNNING; 632 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag); 633 634 /* Wait until HC become operational */ 635 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */ 636 msleep(5); 637 rc = ehci_handshake(ehci, &ehci->regs->status, STS_HALT, 0, 100 * 1000); 638 639 up_write(&ehci_cf_port_reset_rwsem); 640 641 if (rc) { 642 ehci_err(ehci, "USB %x.%x, controller refused to start: %d\n", 643 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f), rc); 644 return rc; 645 } 646 647 ehci->last_periodic_enable = ktime_get_real(); 648 649 temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase)); 650 ehci_info (ehci, 651 "USB %x.%x started, EHCI %x.%02x%s\n", 652 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f), 653 temp >> 8, temp & 0xff, 654 (ignore_oc || ehci->spurious_oc) ? ", overcurrent ignored" : ""); 655 656 ehci_writel(ehci, INTR_MASK, 657 &ehci->regs->intr_enable); /* Turn On Interrupts */ 658 659 /* GRR this is run-once init(), being done every time the HC starts. 660 * So long as they're part of class devices, we can't do it init() 661 * since the class device isn't created that early. 662 */ 663 create_debug_files(ehci); 664 create_sysfs_files(ehci); 665 666 return 0; 667 } 668 669 int ehci_setup(struct usb_hcd *hcd) 670 { 671 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 672 int retval; 673 674 ehci->regs = (void __iomem *)ehci->caps + 675 HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase)); 676 dbg_hcs_params(ehci, "reset"); 677 dbg_hcc_params(ehci, "reset"); 678 679 /* cache this readonly data; minimize chip reads */ 680 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params); 681 682 ehci->sbrn = HCD_USB2; 683 684 /* data structure init */ 685 retval = ehci_init(hcd); 686 if (retval) 687 return retval; 688 689 retval = ehci_halt(ehci); 690 if (retval) { 691 ehci_mem_cleanup(ehci); 692 return retval; 693 } 694 695 ehci_reset(ehci); 696 697 return 0; 698 } 699 EXPORT_SYMBOL_GPL(ehci_setup); 700 701 /*-------------------------------------------------------------------------*/ 702 703 static irqreturn_t ehci_irq (struct usb_hcd *hcd) 704 { 705 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 706 u32 status, masked_status, pcd_status = 0, cmd; 707 int bh; 708 709 spin_lock(&ehci->lock); 710 711 status = ehci_readl(ehci, &ehci->regs->status); 712 713 /* e.g. cardbus physical eject */ 714 if (status == ~(u32) 0) { 715 ehci_dbg (ehci, "device removed\n"); 716 goto dead; 717 } 718 719 /* 720 * We don't use STS_FLR, but some controllers don't like it to 721 * remain on, so mask it out along with the other status bits. 722 */ 723 masked_status = status & (INTR_MASK | STS_FLR); 724 725 /* Shared IRQ? */ 726 if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) { 727 spin_unlock(&ehci->lock); 728 return IRQ_NONE; 729 } 730 731 /* clear (just) interrupts */ 732 ehci_writel(ehci, masked_status, &ehci->regs->status); 733 cmd = ehci_readl(ehci, &ehci->regs->command); 734 bh = 0; 735 736 /* normal [4.15.1.2] or error [4.15.1.1] completion */ 737 if (likely ((status & (STS_INT|STS_ERR)) != 0)) { 738 if (likely ((status & STS_ERR) == 0)) 739 INCR(ehci->stats.normal); 740 else 741 INCR(ehci->stats.error); 742 bh = 1; 743 } 744 745 /* complete the unlinking of some qh [4.15.2.3] */ 746 if (status & STS_IAA) { 747 748 /* Turn off the IAA watchdog */ 749 ehci->enabled_hrtimer_events &= ~BIT(EHCI_HRTIMER_IAA_WATCHDOG); 750 751 /* 752 * Mild optimization: Allow another IAAD to reset the 753 * hrtimer, if one occurs before the next expiration. 754 * In theory we could always cancel the hrtimer, but 755 * tests show that about half the time it will be reset 756 * for some other event anyway. 757 */ 758 if (ehci->next_hrtimer_event == EHCI_HRTIMER_IAA_WATCHDOG) 759 ++ehci->next_hrtimer_event; 760 761 /* guard against (alleged) silicon errata */ 762 if (cmd & CMD_IAAD) 763 ehci_dbg(ehci, "IAA with IAAD still set?\n"); 764 if (ehci->iaa_in_progress) 765 INCR(ehci->stats.iaa); 766 end_iaa_cycle(ehci); 767 } 768 769 /* remote wakeup [4.3.1] */ 770 if (status & STS_PCD) { 771 unsigned i = HCS_N_PORTS (ehci->hcs_params); 772 u32 ppcd = ~0; 773 774 /* kick root hub later */ 775 pcd_status = status; 776 777 /* resume root hub? */ 778 if (ehci->rh_state == EHCI_RH_SUSPENDED) 779 usb_hcd_resume_root_hub(hcd); 780 781 /* get per-port change detect bits */ 782 if (ehci->has_ppcd) 783 ppcd = status >> 16; 784 785 while (i--) { 786 int pstatus; 787 788 /* leverage per-port change bits feature */ 789 if (!(ppcd & (1 << i))) 790 continue; 791 pstatus = ehci_readl(ehci, 792 &ehci->regs->port_status[i]); 793 794 if (pstatus & PORT_OWNER) 795 continue; 796 if (!(test_bit(i, &ehci->suspended_ports) && 797 ((pstatus & PORT_RESUME) || 798 !(pstatus & PORT_SUSPEND)) && 799 (pstatus & PORT_PE) && 800 ehci->reset_done[i] == 0)) 801 continue; 802 803 /* start USB_RESUME_TIMEOUT msec resume signaling from 804 * this port, and make hub_wq collect 805 * PORT_STAT_C_SUSPEND to stop that signaling. 806 */ 807 ehci->reset_done[i] = jiffies + 808 msecs_to_jiffies(USB_RESUME_TIMEOUT); 809 set_bit(i, &ehci->resuming_ports); 810 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1); 811 usb_hcd_start_port_resume(&hcd->self, i); 812 mod_timer(&hcd->rh_timer, ehci->reset_done[i]); 813 } 814 } 815 816 /* PCI errors [4.15.2.4] */ 817 if (unlikely ((status & STS_FATAL) != 0)) { 818 ehci_err(ehci, "fatal error\n"); 819 dbg_cmd(ehci, "fatal", cmd); 820 dbg_status(ehci, "fatal", status); 821 dead: 822 usb_hc_died(hcd); 823 824 /* Don't let the controller do anything more */ 825 ehci->shutdown = true; 826 ehci->rh_state = EHCI_RH_STOPPING; 827 ehci->command &= ~(CMD_RUN | CMD_ASE | CMD_PSE); 828 ehci_writel(ehci, ehci->command, &ehci->regs->command); 829 ehci_writel(ehci, 0, &ehci->regs->intr_enable); 830 ehci_handle_controller_death(ehci); 831 832 /* Handle completions when the controller stops */ 833 bh = 0; 834 } 835 836 if (bh) 837 ehci_work (ehci); 838 spin_unlock(&ehci->lock); 839 if (pcd_status) 840 usb_hcd_poll_rh_status(hcd); 841 return IRQ_HANDLED; 842 } 843 844 /*-------------------------------------------------------------------------*/ 845 846 /* 847 * non-error returns are a promise to giveback() the urb later 848 * we drop ownership so next owner (or urb unlink) can get it 849 * 850 * urb + dev is in hcd.self.controller.urb_list 851 * we're queueing TDs onto software and hardware lists 852 * 853 * hcd-specific init for hcpriv hasn't been done yet 854 * 855 * NOTE: control, bulk, and interrupt share the same code to append TDs 856 * to a (possibly active) QH, and the same QH scanning code. 857 */ 858 static int ehci_urb_enqueue ( 859 struct usb_hcd *hcd, 860 struct urb *urb, 861 gfp_t mem_flags 862 ) { 863 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 864 struct list_head qtd_list; 865 866 INIT_LIST_HEAD (&qtd_list); 867 868 switch (usb_pipetype (urb->pipe)) { 869 case PIPE_CONTROL: 870 /* qh_completions() code doesn't handle all the fault cases 871 * in multi-TD control transfers. Even 1KB is rare anyway. 872 */ 873 if (urb->transfer_buffer_length > (16 * 1024)) 874 return -EMSGSIZE; 875 fallthrough; 876 /* case PIPE_BULK: */ 877 default: 878 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags)) 879 return -ENOMEM; 880 return submit_async(ehci, urb, &qtd_list, mem_flags); 881 882 case PIPE_INTERRUPT: 883 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags)) 884 return -ENOMEM; 885 return intr_submit(ehci, urb, &qtd_list, mem_flags); 886 887 case PIPE_ISOCHRONOUS: 888 if (urb->dev->speed == USB_SPEED_HIGH) 889 return itd_submit (ehci, urb, mem_flags); 890 else 891 return sitd_submit (ehci, urb, mem_flags); 892 } 893 } 894 895 /* remove from hardware lists 896 * completions normally happen asynchronously 897 */ 898 899 static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status) 900 { 901 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 902 struct ehci_qh *qh; 903 unsigned long flags; 904 int rc; 905 906 spin_lock_irqsave (&ehci->lock, flags); 907 rc = usb_hcd_check_unlink_urb(hcd, urb, status); 908 if (rc) 909 goto done; 910 911 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { 912 /* 913 * We don't expedite dequeue for isochronous URBs. 914 * Just wait until they complete normally or their 915 * time slot expires. 916 */ 917 } else { 918 qh = (struct ehci_qh *) urb->hcpriv; 919 qh->unlink_reason |= QH_UNLINK_REQUESTED; 920 switch (qh->qh_state) { 921 case QH_STATE_LINKED: 922 if (usb_pipetype(urb->pipe) == PIPE_INTERRUPT) 923 start_unlink_intr(ehci, qh); 924 else 925 start_unlink_async(ehci, qh); 926 break; 927 case QH_STATE_COMPLETING: 928 qh->dequeue_during_giveback = 1; 929 break; 930 case QH_STATE_UNLINK: 931 case QH_STATE_UNLINK_WAIT: 932 /* already started */ 933 break; 934 case QH_STATE_IDLE: 935 /* QH might be waiting for a Clear-TT-Buffer */ 936 qh_completions(ehci, qh); 937 break; 938 } 939 } 940 done: 941 spin_unlock_irqrestore (&ehci->lock, flags); 942 return rc; 943 } 944 945 /*-------------------------------------------------------------------------*/ 946 947 // bulk qh holds the data toggle 948 949 static void 950 ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep) 951 { 952 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 953 unsigned long flags; 954 struct ehci_qh *qh; 955 956 /* ASSERT: any requests/urbs are being unlinked */ 957 /* ASSERT: nobody can be submitting urbs for this any more */ 958 959 rescan: 960 spin_lock_irqsave (&ehci->lock, flags); 961 qh = ep->hcpriv; 962 if (!qh) 963 goto done; 964 965 /* endpoints can be iso streams. for now, we don't 966 * accelerate iso completions ... so spin a while. 967 */ 968 if (qh->hw == NULL) { 969 struct ehci_iso_stream *stream = ep->hcpriv; 970 971 if (!list_empty(&stream->td_list)) 972 goto idle_timeout; 973 974 /* BUG_ON(!list_empty(&stream->free_list)); */ 975 reserve_release_iso_bandwidth(ehci, stream, -1); 976 kfree(stream); 977 goto done; 978 } 979 980 qh->unlink_reason |= QH_UNLINK_REQUESTED; 981 switch (qh->qh_state) { 982 case QH_STATE_LINKED: 983 if (list_empty(&qh->qtd_list)) 984 qh->unlink_reason |= QH_UNLINK_QUEUE_EMPTY; 985 else 986 WARN_ON(1); 987 if (usb_endpoint_type(&ep->desc) != USB_ENDPOINT_XFER_INT) 988 start_unlink_async(ehci, qh); 989 else 990 start_unlink_intr(ehci, qh); 991 fallthrough; 992 case QH_STATE_COMPLETING: /* already in unlinking */ 993 case QH_STATE_UNLINK: /* wait for hw to finish? */ 994 case QH_STATE_UNLINK_WAIT: 995 idle_timeout: 996 spin_unlock_irqrestore (&ehci->lock, flags); 997 schedule_timeout_uninterruptible(1); 998 goto rescan; 999 case QH_STATE_IDLE: /* fully unlinked */ 1000 if (qh->clearing_tt) 1001 goto idle_timeout; 1002 if (list_empty (&qh->qtd_list)) { 1003 if (qh->ps.bw_uperiod) 1004 reserve_release_intr_bandwidth(ehci, qh, -1); 1005 qh_destroy(ehci, qh); 1006 break; 1007 } 1008 fallthrough; 1009 default: 1010 /* caller was supposed to have unlinked any requests; 1011 * that's not our job. just leak this memory. 1012 */ 1013 ehci_err (ehci, "qh %p (#%02x) state %d%s\n", 1014 qh, ep->desc.bEndpointAddress, qh->qh_state, 1015 list_empty (&qh->qtd_list) ? "" : "(has tds)"); 1016 break; 1017 } 1018 done: 1019 ep->hcpriv = NULL; 1020 spin_unlock_irqrestore (&ehci->lock, flags); 1021 } 1022 1023 static void 1024 ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep) 1025 { 1026 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 1027 struct ehci_qh *qh; 1028 int eptype = usb_endpoint_type(&ep->desc); 1029 int epnum = usb_endpoint_num(&ep->desc); 1030 int is_out = usb_endpoint_dir_out(&ep->desc); 1031 unsigned long flags; 1032 1033 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT) 1034 return; 1035 1036 spin_lock_irqsave(&ehci->lock, flags); 1037 qh = ep->hcpriv; 1038 1039 /* For Bulk and Interrupt endpoints we maintain the toggle state 1040 * in the hardware; the toggle bits in udev aren't used at all. 1041 * When an endpoint is reset by usb_clear_halt() we must reset 1042 * the toggle bit in the QH. 1043 */ 1044 if (qh) { 1045 if (!list_empty(&qh->qtd_list)) { 1046 WARN_ONCE(1, "clear_halt for a busy endpoint\n"); 1047 } else { 1048 /* The toggle value in the QH can't be updated 1049 * while the QH is active. Unlink it now; 1050 * re-linking will call qh_refresh(). 1051 */ 1052 usb_settoggle(qh->ps.udev, epnum, is_out, 0); 1053 qh->unlink_reason |= QH_UNLINK_REQUESTED; 1054 if (eptype == USB_ENDPOINT_XFER_BULK) 1055 start_unlink_async(ehci, qh); 1056 else 1057 start_unlink_intr(ehci, qh); 1058 } 1059 } 1060 spin_unlock_irqrestore(&ehci->lock, flags); 1061 } 1062 1063 static int ehci_get_frame (struct usb_hcd *hcd) 1064 { 1065 struct ehci_hcd *ehci = hcd_to_ehci (hcd); 1066 return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size; 1067 } 1068 1069 /*-------------------------------------------------------------------------*/ 1070 1071 /* Device addition and removal */ 1072 1073 static void ehci_remove_device(struct usb_hcd *hcd, struct usb_device *udev) 1074 { 1075 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 1076 1077 spin_lock_irq(&ehci->lock); 1078 drop_tt(udev); 1079 spin_unlock_irq(&ehci->lock); 1080 } 1081 1082 /*-------------------------------------------------------------------------*/ 1083 1084 #ifdef CONFIG_PM 1085 1086 /* suspend/resume, section 4.3 */ 1087 1088 /* These routines handle the generic parts of controller suspend/resume */ 1089 1090 int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup) 1091 { 1092 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 1093 1094 if (time_before(jiffies, ehci->next_statechange)) 1095 msleep(10); 1096 1097 /* 1098 * Root hub was already suspended. Disable IRQ emission and 1099 * mark HW unaccessible. The PM and USB cores make sure that 1100 * the root hub is either suspended or stopped. 1101 */ 1102 ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup); 1103 1104 spin_lock_irq(&ehci->lock); 1105 ehci_writel(ehci, 0, &ehci->regs->intr_enable); 1106 (void) ehci_readl(ehci, &ehci->regs->intr_enable); 1107 1108 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 1109 spin_unlock_irq(&ehci->lock); 1110 1111 synchronize_irq(hcd->irq); 1112 1113 /* Check for race with a wakeup request */ 1114 if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) { 1115 ehci_resume(hcd, false); 1116 return -EBUSY; 1117 } 1118 1119 return 0; 1120 } 1121 EXPORT_SYMBOL_GPL(ehci_suspend); 1122 1123 /* Returns 0 if power was preserved, 1 if power was lost */ 1124 int ehci_resume(struct usb_hcd *hcd, bool force_reset) 1125 { 1126 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 1127 1128 if (time_before(jiffies, ehci->next_statechange)) 1129 msleep(100); 1130 1131 /* Mark hardware accessible again as we are back to full power by now */ 1132 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 1133 1134 if (ehci->shutdown) 1135 return 0; /* Controller is dead */ 1136 1137 /* 1138 * If CF is still set and reset isn't forced 1139 * then we maintained suspend power. 1140 * Just undo the effect of ehci_suspend(). 1141 */ 1142 if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF && 1143 !force_reset) { 1144 int mask = INTR_MASK; 1145 1146 ehci_prepare_ports_for_controller_resume(ehci); 1147 1148 spin_lock_irq(&ehci->lock); 1149 if (ehci->shutdown) 1150 goto skip; 1151 1152 if (!hcd->self.root_hub->do_remote_wakeup) 1153 mask &= ~STS_PCD; 1154 ehci_writel(ehci, mask, &ehci->regs->intr_enable); 1155 ehci_readl(ehci, &ehci->regs->intr_enable); 1156 skip: 1157 spin_unlock_irq(&ehci->lock); 1158 return 0; 1159 } 1160 1161 /* 1162 * Else reset, to cope with power loss or resume from hibernation 1163 * having let the firmware kick in during reboot. 1164 */ 1165 usb_root_hub_lost_power(hcd->self.root_hub); 1166 (void) ehci_halt(ehci); 1167 (void) ehci_reset(ehci); 1168 1169 spin_lock_irq(&ehci->lock); 1170 if (ehci->shutdown) 1171 goto skip; 1172 1173 ehci_writel(ehci, ehci->command, &ehci->regs->command); 1174 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag); 1175 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */ 1176 1177 ehci->rh_state = EHCI_RH_SUSPENDED; 1178 spin_unlock_irq(&ehci->lock); 1179 1180 return 1; 1181 } 1182 EXPORT_SYMBOL_GPL(ehci_resume); 1183 1184 #endif 1185 1186 /*-------------------------------------------------------------------------*/ 1187 1188 /* 1189 * Generic structure: This gets copied for platform drivers so that 1190 * individual entries can be overridden as needed. 1191 */ 1192 1193 static const struct hc_driver ehci_hc_driver = { 1194 .description = hcd_name, 1195 .product_desc = "EHCI Host Controller", 1196 .hcd_priv_size = sizeof(struct ehci_hcd), 1197 1198 /* 1199 * generic hardware linkage 1200 */ 1201 .irq = ehci_irq, 1202 .flags = HCD_MEMORY | HCD_DMA | HCD_USB2 | HCD_BH, 1203 1204 /* 1205 * basic lifecycle operations 1206 */ 1207 .reset = ehci_setup, 1208 .start = ehci_run, 1209 .stop = ehci_stop, 1210 .shutdown = ehci_shutdown, 1211 1212 /* 1213 * managing i/o requests and associated device resources 1214 */ 1215 .urb_enqueue = ehci_urb_enqueue, 1216 .urb_dequeue = ehci_urb_dequeue, 1217 .endpoint_disable = ehci_endpoint_disable, 1218 .endpoint_reset = ehci_endpoint_reset, 1219 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete, 1220 1221 /* 1222 * scheduling support 1223 */ 1224 .get_frame_number = ehci_get_frame, 1225 1226 /* 1227 * root hub support 1228 */ 1229 .hub_status_data = ehci_hub_status_data, 1230 .hub_control = ehci_hub_control, 1231 .bus_suspend = ehci_bus_suspend, 1232 .bus_resume = ehci_bus_resume, 1233 .relinquish_port = ehci_relinquish_port, 1234 .port_handed_over = ehci_port_handed_over, 1235 .get_resuming_ports = ehci_get_resuming_ports, 1236 1237 /* 1238 * device support 1239 */ 1240 .free_dev = ehci_remove_device, 1241 }; 1242 1243 void ehci_init_driver(struct hc_driver *drv, 1244 const struct ehci_driver_overrides *over) 1245 { 1246 /* Copy the generic table to drv and then apply the overrides */ 1247 *drv = ehci_hc_driver; 1248 1249 if (over) { 1250 drv->hcd_priv_size += over->extra_priv_size; 1251 if (over->reset) 1252 drv->reset = over->reset; 1253 if (over->port_power) 1254 drv->port_power = over->port_power; 1255 } 1256 } 1257 EXPORT_SYMBOL_GPL(ehci_init_driver); 1258 1259 /*-------------------------------------------------------------------------*/ 1260 1261 MODULE_DESCRIPTION(DRIVER_DESC); 1262 MODULE_AUTHOR (DRIVER_AUTHOR); 1263 MODULE_LICENSE ("GPL"); 1264 1265 #ifdef CONFIG_USB_EHCI_SH 1266 #include "ehci-sh.c" 1267 #define PLATFORM_DRIVER ehci_hcd_sh_driver 1268 #endif 1269 1270 #ifdef CONFIG_PPC_PS3 1271 #include "ehci-ps3.c" 1272 #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver 1273 #endif 1274 1275 #ifdef CONFIG_USB_EHCI_HCD_PPC_OF 1276 #include "ehci-ppc-of.c" 1277 #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver 1278 #endif 1279 1280 #ifdef CONFIG_XPS_USB_HCD_XILINX 1281 #include "ehci-xilinx-of.c" 1282 #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver 1283 #endif 1284 1285 #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP 1286 #include "ehci-pmcmsp.c" 1287 #define PLATFORM_DRIVER ehci_hcd_msp_driver 1288 #endif 1289 1290 #ifdef CONFIG_SPARC_LEON 1291 #include "ehci-grlib.c" 1292 #define PLATFORM_DRIVER ehci_grlib_driver 1293 #endif 1294 1295 static int __init ehci_hcd_init(void) 1296 { 1297 int retval = 0; 1298 1299 if (usb_disabled()) 1300 return -ENODEV; 1301 1302 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name); 1303 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded); 1304 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) || 1305 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded)) 1306 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded" 1307 " before uhci_hcd and ohci_hcd, not after\n"); 1308 1309 pr_debug("%s: block sizes: qh %zd qtd %zd itd %zd sitd %zd\n", 1310 hcd_name, 1311 sizeof(struct ehci_qh), sizeof(struct ehci_qtd), 1312 sizeof(struct ehci_itd), sizeof(struct ehci_sitd)); 1313 1314 #ifdef CONFIG_DYNAMIC_DEBUG 1315 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root); 1316 #endif 1317 1318 #ifdef PLATFORM_DRIVER 1319 retval = platform_driver_register(&PLATFORM_DRIVER); 1320 if (retval < 0) 1321 goto clean0; 1322 #endif 1323 1324 #ifdef PS3_SYSTEM_BUS_DRIVER 1325 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER); 1326 if (retval < 0) 1327 goto clean2; 1328 #endif 1329 1330 #ifdef OF_PLATFORM_DRIVER 1331 retval = platform_driver_register(&OF_PLATFORM_DRIVER); 1332 if (retval < 0) 1333 goto clean3; 1334 #endif 1335 1336 #ifdef XILINX_OF_PLATFORM_DRIVER 1337 retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER); 1338 if (retval < 0) 1339 goto clean4; 1340 #endif 1341 return retval; 1342 1343 #ifdef XILINX_OF_PLATFORM_DRIVER 1344 /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */ 1345 clean4: 1346 #endif 1347 #ifdef OF_PLATFORM_DRIVER 1348 platform_driver_unregister(&OF_PLATFORM_DRIVER); 1349 clean3: 1350 #endif 1351 #ifdef PS3_SYSTEM_BUS_DRIVER 1352 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER); 1353 clean2: 1354 #endif 1355 #ifdef PLATFORM_DRIVER 1356 platform_driver_unregister(&PLATFORM_DRIVER); 1357 clean0: 1358 #endif 1359 #ifdef CONFIG_DYNAMIC_DEBUG 1360 debugfs_remove(ehci_debug_root); 1361 ehci_debug_root = NULL; 1362 #endif 1363 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded); 1364 return retval; 1365 } 1366 module_init(ehci_hcd_init); 1367 1368 static void __exit ehci_hcd_cleanup(void) 1369 { 1370 #ifdef XILINX_OF_PLATFORM_DRIVER 1371 platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); 1372 #endif 1373 #ifdef OF_PLATFORM_DRIVER 1374 platform_driver_unregister(&OF_PLATFORM_DRIVER); 1375 #endif 1376 #ifdef PLATFORM_DRIVER 1377 platform_driver_unregister(&PLATFORM_DRIVER); 1378 #endif 1379 #ifdef PS3_SYSTEM_BUS_DRIVER 1380 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER); 1381 #endif 1382 #ifdef CONFIG_DYNAMIC_DEBUG 1383 debugfs_remove(ehci_debug_root); 1384 #endif 1385 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded); 1386 } 1387 module_exit(ehci_hcd_cleanup); 1388