1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link 4 * 5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com 6 * 7 * Authors: Felipe Balbi <balbi@ti.com>, 8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de> 9 */ 10 11 #include <linux/kernel.h> 12 #include <linux/delay.h> 13 #include <linux/slab.h> 14 #include <linux/spinlock.h> 15 #include <linux/platform_device.h> 16 #include <linux/pm_runtime.h> 17 #include <linux/interrupt.h> 18 #include <linux/io.h> 19 #include <linux/list.h> 20 #include <linux/dma-mapping.h> 21 22 #include <linux/usb/ch9.h> 23 #include <linux/usb/gadget.h> 24 25 #include "debug.h" 26 #include "core.h" 27 #include "gadget.h" 28 #include "io.h" 29 30 #define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \ 31 & ~((d)->interval - 1)) 32 33 /** 34 * dwc3_gadget_set_test_mode - enables usb2 test modes 35 * @dwc: pointer to our context structure 36 * @mode: the mode to set (J, K SE0 NAK, Force Enable) 37 * 38 * Caller should take care of locking. This function will return 0 on 39 * success or -EINVAL if wrong Test Selector is passed. 40 */ 41 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) 42 { 43 u32 reg; 44 45 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 46 reg &= ~DWC3_DCTL_TSTCTRL_MASK; 47 48 switch (mode) { 49 case USB_TEST_J: 50 case USB_TEST_K: 51 case USB_TEST_SE0_NAK: 52 case USB_TEST_PACKET: 53 case USB_TEST_FORCE_ENABLE: 54 reg |= mode << 1; 55 break; 56 default: 57 return -EINVAL; 58 } 59 60 dwc3_gadget_dctl_write_safe(dwc, reg); 61 62 return 0; 63 } 64 65 /** 66 * dwc3_gadget_get_link_state - gets current state of usb link 67 * @dwc: pointer to our context structure 68 * 69 * Caller should take care of locking. This function will 70 * return the link state on success (>= 0) or -ETIMEDOUT. 71 */ 72 int dwc3_gadget_get_link_state(struct dwc3 *dwc) 73 { 74 u32 reg; 75 76 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 77 78 return DWC3_DSTS_USBLNKST(reg); 79 } 80 81 /** 82 * dwc3_gadget_set_link_state - sets usb link to a particular state 83 * @dwc: pointer to our context structure 84 * @state: the state to put link into 85 * 86 * Caller should take care of locking. This function will 87 * return 0 on success or -ETIMEDOUT. 88 */ 89 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state) 90 { 91 int retries = 10000; 92 u32 reg; 93 94 /* 95 * Wait until device controller is ready. Only applies to 1.94a and 96 * later RTL. 97 */ 98 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) { 99 while (--retries) { 100 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 101 if (reg & DWC3_DSTS_DCNRD) 102 udelay(5); 103 else 104 break; 105 } 106 107 if (retries <= 0) 108 return -ETIMEDOUT; 109 } 110 111 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; 113 114 /* set no action before sending new link state change */ 115 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 116 117 /* set requested state */ 118 reg |= DWC3_DCTL_ULSTCHNGREQ(state); 119 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 120 121 /* 122 * The following code is racy when called from dwc3_gadget_wakeup, 123 * and is not needed, at least on newer versions 124 */ 125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) 126 return 0; 127 128 /* wait for a change in DSTS */ 129 retries = 10000; 130 while (--retries) { 131 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 132 133 if (DWC3_DSTS_USBLNKST(reg) == state) 134 return 0; 135 136 udelay(5); 137 } 138 139 return -ETIMEDOUT; 140 } 141 142 static void dwc3_ep0_reset_state(struct dwc3 *dwc) 143 { 144 unsigned int dir; 145 146 if (dwc->ep0state != EP0_SETUP_PHASE) { 147 dir = !!dwc->ep0_expect_in; 148 if (dwc->ep0state == EP0_DATA_PHASE) 149 dwc3_ep0_end_control_data(dwc, dwc->eps[dir]); 150 else 151 dwc3_ep0_end_control_data(dwc, dwc->eps[!dir]); 152 153 dwc->eps[0]->trb_enqueue = 0; 154 dwc->eps[1]->trb_enqueue = 0; 155 156 dwc3_ep0_stall_and_restart(dwc); 157 } 158 } 159 160 /** 161 * dwc3_ep_inc_trb - increment a trb index. 162 * @index: Pointer to the TRB index to increment. 163 * 164 * The index should never point to the link TRB. After incrementing, 165 * if it is point to the link TRB, wrap around to the beginning. The 166 * link TRB is always at the last TRB entry. 167 */ 168 static void dwc3_ep_inc_trb(u8 *index) 169 { 170 (*index)++; 171 if (*index == (DWC3_TRB_NUM - 1)) 172 *index = 0; 173 } 174 175 /** 176 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer 177 * @dep: The endpoint whose enqueue pointer we're incrementing 178 */ 179 static void dwc3_ep_inc_enq(struct dwc3_ep *dep) 180 { 181 dwc3_ep_inc_trb(&dep->trb_enqueue); 182 } 183 184 /** 185 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer 186 * @dep: The endpoint whose enqueue pointer we're incrementing 187 */ 188 static void dwc3_ep_inc_deq(struct dwc3_ep *dep) 189 { 190 dwc3_ep_inc_trb(&dep->trb_dequeue); 191 } 192 193 static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep, 194 struct dwc3_request *req, int status) 195 { 196 struct dwc3 *dwc = dep->dwc; 197 198 list_del(&req->list); 199 req->remaining = 0; 200 req->needs_extra_trb = false; 201 req->num_trbs = 0; 202 203 if (req->request.status == -EINPROGRESS) 204 req->request.status = status; 205 206 if (req->trb) 207 usb_gadget_unmap_request_by_dev(dwc->sysdev, 208 &req->request, req->direction); 209 210 req->trb = NULL; 211 trace_dwc3_gadget_giveback(req); 212 213 if (dep->number > 1) 214 pm_runtime_put(dwc->dev); 215 } 216 217 /** 218 * dwc3_gadget_giveback - call struct usb_request's ->complete callback 219 * @dep: The endpoint to whom the request belongs to 220 * @req: The request we're giving back 221 * @status: completion code for the request 222 * 223 * Must be called with controller's lock held and interrupts disabled. This 224 * function will unmap @req and call its ->complete() callback to notify upper 225 * layers that it has completed. 226 */ 227 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req, 228 int status) 229 { 230 struct dwc3 *dwc = dep->dwc; 231 232 dwc3_gadget_del_and_unmap_request(dep, req, status); 233 req->status = DWC3_REQUEST_STATUS_COMPLETED; 234 235 spin_unlock(&dwc->lock); 236 usb_gadget_giveback_request(&dep->endpoint, &req->request); 237 spin_lock(&dwc->lock); 238 } 239 240 /** 241 * dwc3_send_gadget_generic_command - issue a generic command for the controller 242 * @dwc: pointer to the controller context 243 * @cmd: the command to be issued 244 * @param: command parameter 245 * 246 * Caller should take care of locking. Issue @cmd with a given @param to @dwc 247 * and wait for its completion. 248 */ 249 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd, 250 u32 param) 251 { 252 u32 timeout = 500; 253 int status = 0; 254 int ret = 0; 255 u32 reg; 256 257 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param); 258 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT); 259 260 do { 261 reg = dwc3_readl(dwc->regs, DWC3_DGCMD); 262 if (!(reg & DWC3_DGCMD_CMDACT)) { 263 status = DWC3_DGCMD_STATUS(reg); 264 if (status) 265 ret = -EINVAL; 266 break; 267 } 268 } while (--timeout); 269 270 if (!timeout) { 271 ret = -ETIMEDOUT; 272 status = -ETIMEDOUT; 273 } 274 275 trace_dwc3_gadget_generic_cmd(cmd, param, status); 276 277 return ret; 278 } 279 280 static int __dwc3_gadget_wakeup(struct dwc3 *dwc, bool async); 281 282 /** 283 * dwc3_send_gadget_ep_cmd - issue an endpoint command 284 * @dep: the endpoint to which the command is going to be issued 285 * @cmd: the command to be issued 286 * @params: parameters to the command 287 * 288 * Caller should handle locking. This function will issue @cmd with given 289 * @params to @dep and wait for its completion. 290 */ 291 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd, 292 struct dwc3_gadget_ep_cmd_params *params) 293 { 294 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc; 295 struct dwc3 *dwc = dep->dwc; 296 u32 timeout = 5000; 297 u32 saved_config = 0; 298 u32 reg; 299 300 int cmd_status = 0; 301 int ret = -EINVAL; 302 303 /* 304 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or 305 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an 306 * endpoint command. 307 * 308 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY 309 * settings. Restore them after the command is completed. 310 * 311 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2 312 */ 313 if (dwc->gadget->speed <= USB_SPEED_HIGH || 314 DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER) { 315 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); 316 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) { 317 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY; 318 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY; 319 } 320 321 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) { 322 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM; 323 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM; 324 } 325 326 if (saved_config) 327 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); 328 } 329 330 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) { 331 int link_state; 332 333 /* 334 * Initiate remote wakeup if the link state is in U3 when 335 * operating in SS/SSP or L1/L2 when operating in HS/FS. If the 336 * link state is in U1/U2, no remote wakeup is needed. The Start 337 * Transfer command will initiate the link recovery. 338 */ 339 link_state = dwc3_gadget_get_link_state(dwc); 340 switch (link_state) { 341 case DWC3_LINK_STATE_U2: 342 if (dwc->gadget->speed >= USB_SPEED_SUPER) 343 break; 344 345 fallthrough; 346 case DWC3_LINK_STATE_U3: 347 ret = __dwc3_gadget_wakeup(dwc, false); 348 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n", 349 ret); 350 break; 351 } 352 } 353 354 /* 355 * For some commands such as Update Transfer command, DEPCMDPARn 356 * registers are reserved. Since the driver often sends Update Transfer 357 * command, don't write to DEPCMDPARn to avoid register write delays and 358 * improve performance. 359 */ 360 if (DWC3_DEPCMD_CMD(cmd) != DWC3_DEPCMD_UPDATETRANSFER) { 361 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0); 362 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1); 363 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2); 364 } 365 366 /* 367 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're 368 * not relying on XferNotReady, we can make use of a special "No 369 * Response Update Transfer" command where we should clear both CmdAct 370 * and CmdIOC bits. 371 * 372 * With this, we don't need to wait for command completion and can 373 * straight away issue further commands to the endpoint. 374 * 375 * NOTICE: We're making an assumption that control endpoints will never 376 * make use of Update Transfer command. This is a safe assumption 377 * because we can never have more than one request at a time with 378 * Control Endpoints. If anybody changes that assumption, this chunk 379 * needs to be updated accordingly. 380 */ 381 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER && 382 !usb_endpoint_xfer_isoc(desc)) 383 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT); 384 else 385 cmd |= DWC3_DEPCMD_CMDACT; 386 387 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd); 388 389 if (!(cmd & DWC3_DEPCMD_CMDACT) || 390 (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER && 391 !(cmd & DWC3_DEPCMD_CMDIOC))) { 392 ret = 0; 393 goto skip_status; 394 } 395 396 do { 397 reg = dwc3_readl(dep->regs, DWC3_DEPCMD); 398 if (!(reg & DWC3_DEPCMD_CMDACT)) { 399 cmd_status = DWC3_DEPCMD_STATUS(reg); 400 401 switch (cmd_status) { 402 case 0: 403 ret = 0; 404 break; 405 case DEPEVT_TRANSFER_NO_RESOURCE: 406 dev_WARN(dwc->dev, "No resource for %s\n", 407 dep->name); 408 ret = -EINVAL; 409 break; 410 case DEPEVT_TRANSFER_BUS_EXPIRY: 411 /* 412 * SW issues START TRANSFER command to 413 * isochronous ep with future frame interval. If 414 * future interval time has already passed when 415 * core receives the command, it will respond 416 * with an error status of 'Bus Expiry'. 417 * 418 * Instead of always returning -EINVAL, let's 419 * give a hint to the gadget driver that this is 420 * the case by returning -EAGAIN. 421 */ 422 ret = -EAGAIN; 423 break; 424 default: 425 dev_WARN(dwc->dev, "UNKNOWN cmd status\n"); 426 } 427 428 break; 429 } 430 } while (--timeout); 431 432 if (timeout == 0) { 433 ret = -ETIMEDOUT; 434 cmd_status = -ETIMEDOUT; 435 } 436 437 skip_status: 438 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status); 439 440 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) { 441 if (ret == 0) 442 dep->flags |= DWC3_EP_TRANSFER_STARTED; 443 444 if (ret != -ETIMEDOUT) 445 dwc3_gadget_ep_get_transfer_index(dep); 446 } 447 448 if (saved_config) { 449 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); 450 reg |= saved_config; 451 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); 452 } 453 454 return ret; 455 } 456 457 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep) 458 { 459 struct dwc3 *dwc = dep->dwc; 460 struct dwc3_gadget_ep_cmd_params params; 461 u32 cmd = DWC3_DEPCMD_CLEARSTALL; 462 463 /* 464 * As of core revision 2.60a the recommended programming model 465 * is to set the ClearPendIN bit when issuing a Clear Stall EP 466 * command for IN endpoints. This is to prevent an issue where 467 * some (non-compliant) hosts may not send ACK TPs for pending 468 * IN transfers due to a mishandled error condition. Synopsys 469 * STAR 9000614252. 470 */ 471 if (dep->direction && 472 !DWC3_VER_IS_PRIOR(DWC3, 260A) && 473 (dwc->gadget->speed >= USB_SPEED_SUPER)) 474 cmd |= DWC3_DEPCMD_CLEARPENDIN; 475 476 memset(¶ms, 0, sizeof(params)); 477 478 return dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 479 } 480 481 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep, 482 struct dwc3_trb *trb) 483 { 484 u32 offset = (char *) trb - (char *) dep->trb_pool; 485 486 return dep->trb_pool_dma + offset; 487 } 488 489 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep) 490 { 491 struct dwc3 *dwc = dep->dwc; 492 493 if (dep->trb_pool) 494 return 0; 495 496 dep->trb_pool = dma_alloc_coherent(dwc->sysdev, 497 sizeof(struct dwc3_trb) * DWC3_TRB_NUM, 498 &dep->trb_pool_dma, GFP_KERNEL); 499 if (!dep->trb_pool) { 500 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n", 501 dep->name); 502 return -ENOMEM; 503 } 504 505 return 0; 506 } 507 508 static void dwc3_free_trb_pool(struct dwc3_ep *dep) 509 { 510 struct dwc3 *dwc = dep->dwc; 511 512 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM, 513 dep->trb_pool, dep->trb_pool_dma); 514 515 dep->trb_pool = NULL; 516 dep->trb_pool_dma = 0; 517 } 518 519 static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep) 520 { 521 struct dwc3_gadget_ep_cmd_params params; 522 523 memset(¶ms, 0x00, sizeof(params)); 524 525 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1); 526 527 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE, 528 ¶ms); 529 } 530 531 /** 532 * dwc3_gadget_start_config - configure ep resources 533 * @dep: endpoint that is being enabled 534 * 535 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's 536 * completion, it will set Transfer Resource for all available endpoints. 537 * 538 * The assignment of transfer resources cannot perfectly follow the data book 539 * due to the fact that the controller driver does not have all knowledge of the 540 * configuration in advance. It is given this information piecemeal by the 541 * composite gadget framework after every SET_CONFIGURATION and 542 * SET_INTERFACE. Trying to follow the databook programming model in this 543 * scenario can cause errors. For two reasons: 544 * 545 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every 546 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is 547 * incorrect in the scenario of multiple interfaces. 548 * 549 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new 550 * endpoint on alt setting (8.1.6). 551 * 552 * The following simplified method is used instead: 553 * 554 * All hardware endpoints can be assigned a transfer resource and this setting 555 * will stay persistent until either a core reset or hibernation. So whenever we 556 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do 557 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are 558 * guaranteed that there are as many transfer resources as endpoints. 559 * 560 * This function is called for each endpoint when it is being enabled but is 561 * triggered only when called for EP0-out, which always happens first, and which 562 * should only happen in one of the above conditions. 563 */ 564 static int dwc3_gadget_start_config(struct dwc3_ep *dep) 565 { 566 struct dwc3_gadget_ep_cmd_params params; 567 struct dwc3 *dwc; 568 u32 cmd; 569 int i; 570 int ret; 571 572 if (dep->number) 573 return 0; 574 575 memset(¶ms, 0x00, sizeof(params)); 576 cmd = DWC3_DEPCMD_DEPSTARTCFG; 577 dwc = dep->dwc; 578 579 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 580 if (ret) 581 return ret; 582 583 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { 584 struct dwc3_ep *dep = dwc->eps[i]; 585 586 if (!dep) 587 continue; 588 589 ret = dwc3_gadget_set_xfer_resource(dep); 590 if (ret) 591 return ret; 592 } 593 594 return 0; 595 } 596 597 static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action) 598 { 599 const struct usb_ss_ep_comp_descriptor *comp_desc; 600 const struct usb_endpoint_descriptor *desc; 601 struct dwc3_gadget_ep_cmd_params params; 602 struct dwc3 *dwc = dep->dwc; 603 604 comp_desc = dep->endpoint.comp_desc; 605 desc = dep->endpoint.desc; 606 607 memset(¶ms, 0x00, sizeof(params)); 608 609 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc)) 610 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc)); 611 612 /* Burst size is only needed in SuperSpeed mode */ 613 if (dwc->gadget->speed >= USB_SPEED_SUPER) { 614 u32 burst = dep->endpoint.maxburst; 615 616 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1); 617 } 618 619 params.param0 |= action; 620 if (action == DWC3_DEPCFG_ACTION_RESTORE) 621 params.param2 |= dep->saved_state; 622 623 if (usb_endpoint_xfer_control(desc)) 624 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN; 625 626 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc)) 627 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN; 628 629 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) { 630 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE 631 | DWC3_DEPCFG_XFER_COMPLETE_EN 632 | DWC3_DEPCFG_STREAM_EVENT_EN; 633 dep->stream_capable = true; 634 } 635 636 if (!usb_endpoint_xfer_control(desc)) 637 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN; 638 639 /* 640 * We are doing 1:1 mapping for endpoints, meaning 641 * Physical Endpoints 2 maps to Logical Endpoint 2 and 642 * so on. We consider the direction bit as part of the physical 643 * endpoint number. So USB endpoint 0x81 is 0x03. 644 */ 645 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number); 646 647 /* 648 * We must use the lower 16 TX FIFOs even though 649 * HW might have more 650 */ 651 if (dep->direction) 652 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1); 653 654 if (desc->bInterval) { 655 u8 bInterval_m1; 656 657 /* 658 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13. 659 * 660 * NOTE: The programming guide incorrectly stated bInterval_m1 661 * must be set to 0 when operating in fullspeed. Internally the 662 * controller does not have this limitation. See DWC_usb3x 663 * programming guide section 3.2.2.1. 664 */ 665 bInterval_m1 = min_t(u8, desc->bInterval - 1, 13); 666 667 if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT && 668 dwc->gadget->speed == USB_SPEED_FULL) 669 dep->interval = desc->bInterval; 670 else 671 dep->interval = 1 << (desc->bInterval - 1); 672 673 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1); 674 } 675 676 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, ¶ms); 677 } 678 679 /** 680 * dwc3_gadget_calc_tx_fifo_size - calculates the txfifo size value 681 * @dwc: pointer to the DWC3 context 682 * @mult: multiplier to be used when calculating the fifo_size 683 * 684 * Calculates the size value based on the equation below: 685 * 686 * DWC3 revision 280A and prior: 687 * fifo_size = mult * (max_packet / mdwidth) + 1; 688 * 689 * DWC3 revision 290A and onwards: 690 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1 691 * 692 * The max packet size is set to 1024, as the txfifo requirements mainly apply 693 * to super speed USB use cases. However, it is safe to overestimate the fifo 694 * allocations for other scenarios, i.e. high speed USB. 695 */ 696 static int dwc3_gadget_calc_tx_fifo_size(struct dwc3 *dwc, int mult) 697 { 698 int max_packet = 1024; 699 int fifo_size; 700 int mdwidth; 701 702 mdwidth = dwc3_mdwidth(dwc); 703 704 /* MDWIDTH is represented in bits, we need it in bytes */ 705 mdwidth >>= 3; 706 707 if (DWC3_VER_IS_PRIOR(DWC3, 290A)) 708 fifo_size = mult * (max_packet / mdwidth) + 1; 709 else 710 fifo_size = mult * ((max_packet + mdwidth) / mdwidth) + 1; 711 return fifo_size; 712 } 713 714 /** 715 * dwc3_gadget_clear_tx_fifos - Clears txfifo allocation 716 * @dwc: pointer to the DWC3 context 717 * 718 * Iterates through all the endpoint registers and clears the previous txfifo 719 * allocations. 720 */ 721 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc) 722 { 723 struct dwc3_ep *dep; 724 int fifo_depth; 725 int size; 726 int num; 727 728 if (!dwc->do_fifo_resize) 729 return; 730 731 /* Read ep0IN related TXFIFO size */ 732 dep = dwc->eps[1]; 733 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0)); 734 if (DWC3_IP_IS(DWC3)) 735 fifo_depth = DWC3_GTXFIFOSIZ_TXFDEP(size); 736 else 737 fifo_depth = DWC31_GTXFIFOSIZ_TXFDEP(size); 738 739 dwc->last_fifo_depth = fifo_depth; 740 /* Clear existing TXFIFO for all IN eps except ep0 */ 741 for (num = 3; num < min_t(int, dwc->num_eps, DWC3_ENDPOINTS_NUM); 742 num += 2) { 743 dep = dwc->eps[num]; 744 /* Don't change TXFRAMNUM on usb31 version */ 745 size = DWC3_IP_IS(DWC3) ? 0 : 746 dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1)) & 747 DWC31_GTXFIFOSIZ_TXFRAMNUM; 748 749 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1), size); 750 dep->flags &= ~DWC3_EP_TXFIFO_RESIZED; 751 } 752 dwc->num_ep_resized = 0; 753 } 754 755 /* 756 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case 757 * @dwc: pointer to our context structure 758 * 759 * This function will a best effort FIFO allocation in order 760 * to improve FIFO usage and throughput, while still allowing 761 * us to enable as many endpoints as possible. 762 * 763 * Keep in mind that this operation will be highly dependent 764 * on the configured size for RAM1 - which contains TxFifo -, 765 * the amount of endpoints enabled on coreConsultant tool, and 766 * the width of the Master Bus. 767 * 768 * In general, FIFO depths are represented with the following equation: 769 * 770 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1 771 * 772 * In conjunction with dwc3_gadget_check_config(), this resizing logic will 773 * ensure that all endpoints will have enough internal memory for one max 774 * packet per endpoint. 775 */ 776 static int dwc3_gadget_resize_tx_fifos(struct dwc3_ep *dep) 777 { 778 struct dwc3 *dwc = dep->dwc; 779 int fifo_0_start; 780 int ram1_depth; 781 int fifo_size; 782 int min_depth; 783 int num_in_ep; 784 int remaining; 785 int num_fifos = 1; 786 int fifo; 787 int tmp; 788 789 if (!dwc->do_fifo_resize) 790 return 0; 791 792 /* resize IN endpoints except ep0 */ 793 if (!usb_endpoint_dir_in(dep->endpoint.desc) || dep->number <= 1) 794 return 0; 795 796 /* bail if already resized */ 797 if (dep->flags & DWC3_EP_TXFIFO_RESIZED) 798 return 0; 799 800 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7); 801 802 if ((dep->endpoint.maxburst > 1 && 803 usb_endpoint_xfer_bulk(dep->endpoint.desc)) || 804 usb_endpoint_xfer_isoc(dep->endpoint.desc)) 805 num_fifos = 3; 806 807 if (dep->endpoint.maxburst > 6 && 808 (usb_endpoint_xfer_bulk(dep->endpoint.desc) || 809 usb_endpoint_xfer_isoc(dep->endpoint.desc)) && DWC3_IP_IS(DWC31)) 810 num_fifos = dwc->tx_fifo_resize_max_num; 811 812 /* FIFO size for a single buffer */ 813 fifo = dwc3_gadget_calc_tx_fifo_size(dwc, 1); 814 815 /* Calculate the number of remaining EPs w/o any FIFO */ 816 num_in_ep = dwc->max_cfg_eps; 817 num_in_ep -= dwc->num_ep_resized; 818 819 /* Reserve at least one FIFO for the number of IN EPs */ 820 min_depth = num_in_ep * (fifo + 1); 821 remaining = ram1_depth - min_depth - dwc->last_fifo_depth; 822 remaining = max_t(int, 0, remaining); 823 /* 824 * We've already reserved 1 FIFO per EP, so check what we can fit in 825 * addition to it. If there is not enough remaining space, allocate 826 * all the remaining space to the EP. 827 */ 828 fifo_size = (num_fifos - 1) * fifo; 829 if (remaining < fifo_size) 830 fifo_size = remaining; 831 832 fifo_size += fifo; 833 /* Last increment according to the TX FIFO size equation */ 834 fifo_size++; 835 836 /* Check if TXFIFOs start at non-zero addr */ 837 tmp = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0)); 838 fifo_0_start = DWC3_GTXFIFOSIZ_TXFSTADDR(tmp); 839 840 fifo_size |= (fifo_0_start + (dwc->last_fifo_depth << 16)); 841 if (DWC3_IP_IS(DWC3)) 842 dwc->last_fifo_depth += DWC3_GTXFIFOSIZ_TXFDEP(fifo_size); 843 else 844 dwc->last_fifo_depth += DWC31_GTXFIFOSIZ_TXFDEP(fifo_size); 845 846 /* Check fifo size allocation doesn't exceed available RAM size. */ 847 if (dwc->last_fifo_depth >= ram1_depth) { 848 dev_err(dwc->dev, "Fifosize(%d) > RAM size(%d) %s depth:%d\n", 849 dwc->last_fifo_depth, ram1_depth, 850 dep->endpoint.name, fifo_size); 851 if (DWC3_IP_IS(DWC3)) 852 fifo_size = DWC3_GTXFIFOSIZ_TXFDEP(fifo_size); 853 else 854 fifo_size = DWC31_GTXFIFOSIZ_TXFDEP(fifo_size); 855 856 dwc->last_fifo_depth -= fifo_size; 857 return -ENOMEM; 858 } 859 860 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1), fifo_size); 861 dep->flags |= DWC3_EP_TXFIFO_RESIZED; 862 dwc->num_ep_resized++; 863 864 return 0; 865 } 866 867 /** 868 * __dwc3_gadget_ep_enable - initializes a hw endpoint 869 * @dep: endpoint to be initialized 870 * @action: one of INIT, MODIFY or RESTORE 871 * 872 * Caller should take care of locking. Execute all necessary commands to 873 * initialize a HW endpoint so it can be used by a gadget driver. 874 */ 875 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action) 876 { 877 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc; 878 struct dwc3 *dwc = dep->dwc; 879 880 u32 reg; 881 int ret; 882 883 if (!(dep->flags & DWC3_EP_ENABLED)) { 884 ret = dwc3_gadget_resize_tx_fifos(dep); 885 if (ret) 886 return ret; 887 888 ret = dwc3_gadget_start_config(dep); 889 if (ret) 890 return ret; 891 } 892 893 ret = dwc3_gadget_set_ep_config(dep, action); 894 if (ret) 895 return ret; 896 897 if (!(dep->flags & DWC3_EP_ENABLED)) { 898 struct dwc3_trb *trb_st_hw; 899 struct dwc3_trb *trb_link; 900 901 dep->type = usb_endpoint_type(desc); 902 dep->flags |= DWC3_EP_ENABLED; 903 904 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); 905 reg |= DWC3_DALEPENA_EP(dep->number); 906 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); 907 908 dep->trb_dequeue = 0; 909 dep->trb_enqueue = 0; 910 911 if (usb_endpoint_xfer_control(desc)) 912 goto out; 913 914 /* Initialize the TRB ring */ 915 memset(dep->trb_pool, 0, 916 sizeof(struct dwc3_trb) * DWC3_TRB_NUM); 917 918 /* Link TRB. The HWO bit is never reset */ 919 trb_st_hw = &dep->trb_pool[0]; 920 921 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1]; 922 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); 923 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); 924 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB; 925 trb_link->ctrl |= DWC3_TRB_CTRL_HWO; 926 } 927 928 /* 929 * Issue StartTransfer here with no-op TRB so we can always rely on No 930 * Response Update Transfer command. 931 */ 932 if (usb_endpoint_xfer_bulk(desc) || 933 usb_endpoint_xfer_int(desc)) { 934 struct dwc3_gadget_ep_cmd_params params; 935 struct dwc3_trb *trb; 936 dma_addr_t trb_dma; 937 u32 cmd; 938 939 memset(¶ms, 0, sizeof(params)); 940 trb = &dep->trb_pool[0]; 941 trb_dma = dwc3_trb_dma_offset(dep, trb); 942 943 params.param0 = upper_32_bits(trb_dma); 944 params.param1 = lower_32_bits(trb_dma); 945 946 cmd = DWC3_DEPCMD_STARTTRANSFER; 947 948 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 949 if (ret < 0) 950 return ret; 951 952 if (dep->stream_capable) { 953 /* 954 * For streams, at start, there maybe a race where the 955 * host primes the endpoint before the function driver 956 * queues a request to initiate a stream. In that case, 957 * the controller will not see the prime to generate the 958 * ERDY and start stream. To workaround this, issue a 959 * no-op TRB as normal, but end it immediately. As a 960 * result, when the function driver queues the request, 961 * the next START_TRANSFER command will cause the 962 * controller to generate an ERDY to initiate the 963 * stream. 964 */ 965 dwc3_stop_active_transfer(dep, true, true); 966 967 /* 968 * All stream eps will reinitiate stream on NoStream 969 * rejection until we can determine that the host can 970 * prime after the first transfer. 971 * 972 * However, if the controller is capable of 973 * TXF_FLUSH_BYPASS, then IN direction endpoints will 974 * automatically restart the stream without the driver 975 * initiation. 976 */ 977 if (!dep->direction || 978 !(dwc->hwparams.hwparams9 & 979 DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS)) 980 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM; 981 } 982 } 983 984 out: 985 trace_dwc3_gadget_ep_enable(dep); 986 987 return 0; 988 } 989 990 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status) 991 { 992 struct dwc3_request *req; 993 994 dwc3_stop_active_transfer(dep, true, false); 995 996 /* If endxfer is delayed, avoid unmapping requests */ 997 if (dep->flags & DWC3_EP_DELAY_STOP) 998 return; 999 1000 /* - giveback all requests to gadget driver */ 1001 while (!list_empty(&dep->started_list)) { 1002 req = next_request(&dep->started_list); 1003 1004 dwc3_gadget_giveback(dep, req, status); 1005 } 1006 1007 while (!list_empty(&dep->pending_list)) { 1008 req = next_request(&dep->pending_list); 1009 1010 dwc3_gadget_giveback(dep, req, status); 1011 } 1012 1013 while (!list_empty(&dep->cancelled_list)) { 1014 req = next_request(&dep->cancelled_list); 1015 1016 dwc3_gadget_giveback(dep, req, status); 1017 } 1018 } 1019 1020 /** 1021 * __dwc3_gadget_ep_disable - disables a hw endpoint 1022 * @dep: the endpoint to disable 1023 * 1024 * This function undoes what __dwc3_gadget_ep_enable did and also removes 1025 * requests which are currently being processed by the hardware and those which 1026 * are not yet scheduled. 1027 * 1028 * Caller should take care of locking. 1029 */ 1030 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep) 1031 { 1032 struct dwc3 *dwc = dep->dwc; 1033 u32 reg; 1034 u32 mask; 1035 1036 trace_dwc3_gadget_ep_disable(dep); 1037 1038 /* make sure HW endpoint isn't stalled */ 1039 if (dep->flags & DWC3_EP_STALL) 1040 __dwc3_gadget_ep_set_halt(dep, 0, false); 1041 1042 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); 1043 reg &= ~DWC3_DALEPENA_EP(dep->number); 1044 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); 1045 1046 dwc3_remove_requests(dwc, dep, -ESHUTDOWN); 1047 1048 dep->stream_capable = false; 1049 dep->type = 0; 1050 mask = DWC3_EP_TXFIFO_RESIZED; 1051 /* 1052 * dwc3_remove_requests() can exit early if DWC3 EP delayed stop is 1053 * set. Do not clear DEP flags, so that the end transfer command will 1054 * be reattempted during the next SETUP stage. 1055 */ 1056 if (dep->flags & DWC3_EP_DELAY_STOP) 1057 mask |= (DWC3_EP_DELAY_STOP | DWC3_EP_TRANSFER_STARTED); 1058 dep->flags &= mask; 1059 1060 /* Clear out the ep descriptors for non-ep0 */ 1061 if (dep->number > 1) { 1062 dep->endpoint.comp_desc = NULL; 1063 dep->endpoint.desc = NULL; 1064 } 1065 1066 return 0; 1067 } 1068 1069 /* -------------------------------------------------------------------------- */ 1070 1071 static int dwc3_gadget_ep0_enable(struct usb_ep *ep, 1072 const struct usb_endpoint_descriptor *desc) 1073 { 1074 return -EINVAL; 1075 } 1076 1077 static int dwc3_gadget_ep0_disable(struct usb_ep *ep) 1078 { 1079 return -EINVAL; 1080 } 1081 1082 /* -------------------------------------------------------------------------- */ 1083 1084 static int dwc3_gadget_ep_enable(struct usb_ep *ep, 1085 const struct usb_endpoint_descriptor *desc) 1086 { 1087 struct dwc3_ep *dep; 1088 struct dwc3 *dwc; 1089 unsigned long flags; 1090 int ret; 1091 1092 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) { 1093 pr_debug("dwc3: invalid parameters\n"); 1094 return -EINVAL; 1095 } 1096 1097 if (!desc->wMaxPacketSize) { 1098 pr_debug("dwc3: missing wMaxPacketSize\n"); 1099 return -EINVAL; 1100 } 1101 1102 dep = to_dwc3_ep(ep); 1103 dwc = dep->dwc; 1104 1105 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED, 1106 "%s is already enabled\n", 1107 dep->name)) 1108 return 0; 1109 1110 spin_lock_irqsave(&dwc->lock, flags); 1111 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT); 1112 spin_unlock_irqrestore(&dwc->lock, flags); 1113 1114 return ret; 1115 } 1116 1117 static int dwc3_gadget_ep_disable(struct usb_ep *ep) 1118 { 1119 struct dwc3_ep *dep; 1120 struct dwc3 *dwc; 1121 unsigned long flags; 1122 int ret; 1123 1124 if (!ep) { 1125 pr_debug("dwc3: invalid parameters\n"); 1126 return -EINVAL; 1127 } 1128 1129 dep = to_dwc3_ep(ep); 1130 dwc = dep->dwc; 1131 1132 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED), 1133 "%s is already disabled\n", 1134 dep->name)) 1135 return 0; 1136 1137 spin_lock_irqsave(&dwc->lock, flags); 1138 ret = __dwc3_gadget_ep_disable(dep); 1139 spin_unlock_irqrestore(&dwc->lock, flags); 1140 1141 return ret; 1142 } 1143 1144 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep, 1145 gfp_t gfp_flags) 1146 { 1147 struct dwc3_request *req; 1148 struct dwc3_ep *dep = to_dwc3_ep(ep); 1149 1150 req = kzalloc(sizeof(*req), gfp_flags); 1151 if (!req) 1152 return NULL; 1153 1154 req->direction = dep->direction; 1155 req->epnum = dep->number; 1156 req->dep = dep; 1157 req->status = DWC3_REQUEST_STATUS_UNKNOWN; 1158 1159 trace_dwc3_alloc_request(req); 1160 1161 return &req->request; 1162 } 1163 1164 static void dwc3_gadget_ep_free_request(struct usb_ep *ep, 1165 struct usb_request *request) 1166 { 1167 struct dwc3_request *req = to_dwc3_request(request); 1168 1169 trace_dwc3_free_request(req); 1170 kfree(req); 1171 } 1172 1173 /** 1174 * dwc3_ep_prev_trb - returns the previous TRB in the ring 1175 * @dep: The endpoint with the TRB ring 1176 * @index: The index of the current TRB in the ring 1177 * 1178 * Returns the TRB prior to the one pointed to by the index. If the 1179 * index is 0, we will wrap backwards, skip the link TRB, and return 1180 * the one just before that. 1181 */ 1182 static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index) 1183 { 1184 u8 tmp = index; 1185 1186 if (!tmp) 1187 tmp = DWC3_TRB_NUM - 1; 1188 1189 return &dep->trb_pool[tmp - 1]; 1190 } 1191 1192 static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep) 1193 { 1194 u8 trbs_left; 1195 1196 /* 1197 * If the enqueue & dequeue are equal then the TRB ring is either full 1198 * or empty. It's considered full when there are DWC3_TRB_NUM-1 of TRBs 1199 * pending to be processed by the driver. 1200 */ 1201 if (dep->trb_enqueue == dep->trb_dequeue) { 1202 /* 1203 * If there is any request remained in the started_list at 1204 * this point, that means there is no TRB available. 1205 */ 1206 if (!list_empty(&dep->started_list)) 1207 return 0; 1208 1209 return DWC3_TRB_NUM - 1; 1210 } 1211 1212 trbs_left = dep->trb_dequeue - dep->trb_enqueue; 1213 trbs_left &= (DWC3_TRB_NUM - 1); 1214 1215 if (dep->trb_dequeue < dep->trb_enqueue) 1216 trbs_left--; 1217 1218 return trbs_left; 1219 } 1220 1221 /** 1222 * dwc3_prepare_one_trb - setup one TRB from one request 1223 * @dep: endpoint for which this request is prepared 1224 * @req: dwc3_request pointer 1225 * @trb_length: buffer size of the TRB 1226 * @chain: should this TRB be chained to the next? 1227 * @node: only for isochronous endpoints. First TRB needs different type. 1228 * @use_bounce_buffer: set to use bounce buffer 1229 * @must_interrupt: set to interrupt on TRB completion 1230 */ 1231 static void dwc3_prepare_one_trb(struct dwc3_ep *dep, 1232 struct dwc3_request *req, unsigned int trb_length, 1233 unsigned int chain, unsigned int node, bool use_bounce_buffer, 1234 bool must_interrupt) 1235 { 1236 struct dwc3_trb *trb; 1237 dma_addr_t dma; 1238 unsigned int stream_id = req->request.stream_id; 1239 unsigned int short_not_ok = req->request.short_not_ok; 1240 unsigned int no_interrupt = req->request.no_interrupt; 1241 unsigned int is_last = req->request.is_last; 1242 struct dwc3 *dwc = dep->dwc; 1243 struct usb_gadget *gadget = dwc->gadget; 1244 enum usb_device_speed speed = gadget->speed; 1245 1246 if (use_bounce_buffer) 1247 dma = dep->dwc->bounce_addr; 1248 else if (req->request.num_sgs > 0) 1249 dma = sg_dma_address(req->start_sg); 1250 else 1251 dma = req->request.dma; 1252 1253 trb = &dep->trb_pool[dep->trb_enqueue]; 1254 1255 if (!req->trb) { 1256 dwc3_gadget_move_started_request(req); 1257 req->trb = trb; 1258 req->trb_dma = dwc3_trb_dma_offset(dep, trb); 1259 } 1260 1261 req->num_trbs++; 1262 1263 trb->size = DWC3_TRB_SIZE_LENGTH(trb_length); 1264 trb->bpl = lower_32_bits(dma); 1265 trb->bph = upper_32_bits(dma); 1266 1267 switch (usb_endpoint_type(dep->endpoint.desc)) { 1268 case USB_ENDPOINT_XFER_CONTROL: 1269 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP; 1270 break; 1271 1272 case USB_ENDPOINT_XFER_ISOC: 1273 if (!node) { 1274 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST; 1275 1276 /* 1277 * USB Specification 2.0 Section 5.9.2 states that: "If 1278 * there is only a single transaction in the microframe, 1279 * only a DATA0 data packet PID is used. If there are 1280 * two transactions per microframe, DATA1 is used for 1281 * the first transaction data packet and DATA0 is used 1282 * for the second transaction data packet. If there are 1283 * three transactions per microframe, DATA2 is used for 1284 * the first transaction data packet, DATA1 is used for 1285 * the second, and DATA0 is used for the third." 1286 * 1287 * IOW, we should satisfy the following cases: 1288 * 1289 * 1) length <= maxpacket 1290 * - DATA0 1291 * 1292 * 2) maxpacket < length <= (2 * maxpacket) 1293 * - DATA1, DATA0 1294 * 1295 * 3) (2 * maxpacket) < length <= (3 * maxpacket) 1296 * - DATA2, DATA1, DATA0 1297 */ 1298 if (speed == USB_SPEED_HIGH) { 1299 struct usb_ep *ep = &dep->endpoint; 1300 unsigned int mult = 2; 1301 unsigned int maxp = usb_endpoint_maxp(ep->desc); 1302 1303 if (req->request.length <= (2 * maxp)) 1304 mult--; 1305 1306 if (req->request.length <= maxp) 1307 mult--; 1308 1309 trb->size |= DWC3_TRB_SIZE_PCM1(mult); 1310 } 1311 } else { 1312 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS; 1313 } 1314 1315 if (!no_interrupt && !chain) 1316 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; 1317 break; 1318 1319 case USB_ENDPOINT_XFER_BULK: 1320 case USB_ENDPOINT_XFER_INT: 1321 trb->ctrl = DWC3_TRBCTL_NORMAL; 1322 break; 1323 default: 1324 /* 1325 * This is only possible with faulty memory because we 1326 * checked it already :) 1327 */ 1328 dev_WARN(dwc->dev, "Unknown endpoint type %d\n", 1329 usb_endpoint_type(dep->endpoint.desc)); 1330 } 1331 1332 /* 1333 * Enable Continue on Short Packet 1334 * when endpoint is not a stream capable 1335 */ 1336 if (usb_endpoint_dir_out(dep->endpoint.desc)) { 1337 if (!dep->stream_capable) 1338 trb->ctrl |= DWC3_TRB_CTRL_CSP; 1339 1340 if (short_not_ok) 1341 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; 1342 } 1343 1344 /* All TRBs setup for MST must set CSP=1 when LST=0 */ 1345 if (dep->stream_capable && DWC3_MST_CAPABLE(&dwc->hwparams)) 1346 trb->ctrl |= DWC3_TRB_CTRL_CSP; 1347 1348 if ((!no_interrupt && !chain) || must_interrupt) 1349 trb->ctrl |= DWC3_TRB_CTRL_IOC; 1350 1351 if (chain) 1352 trb->ctrl |= DWC3_TRB_CTRL_CHN; 1353 else if (dep->stream_capable && is_last && 1354 !DWC3_MST_CAPABLE(&dwc->hwparams)) 1355 trb->ctrl |= DWC3_TRB_CTRL_LST; 1356 1357 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable) 1358 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id); 1359 1360 /* 1361 * As per data book 4.2.3.2TRB Control Bit Rules section 1362 * 1363 * The controller autonomously checks the HWO field of a TRB to determine if the 1364 * entire TRB is valid. Therefore, software must ensure that the rest of the TRB 1365 * is valid before setting the HWO field to '1'. In most systems, this means that 1366 * software must update the fourth DWORD of a TRB last. 1367 * 1368 * However there is a possibility of CPU re-ordering here which can cause 1369 * controller to observe the HWO bit set prematurely. 1370 * Add a write memory barrier to prevent CPU re-ordering. 1371 */ 1372 wmb(); 1373 trb->ctrl |= DWC3_TRB_CTRL_HWO; 1374 1375 dwc3_ep_inc_enq(dep); 1376 1377 trace_dwc3_prepare_trb(dep, trb); 1378 } 1379 1380 static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req) 1381 { 1382 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc); 1383 unsigned int rem = req->request.length % maxp; 1384 1385 if ((req->request.length && req->request.zero && !rem && 1386 !usb_endpoint_xfer_isoc(dep->endpoint.desc)) || 1387 (!req->direction && rem)) 1388 return true; 1389 1390 return false; 1391 } 1392 1393 /** 1394 * dwc3_prepare_last_sg - prepare TRBs for the last SG entry 1395 * @dep: The endpoint that the request belongs to 1396 * @req: The request to prepare 1397 * @entry_length: The last SG entry size 1398 * @node: Indicates whether this is not the first entry (for isoc only) 1399 * 1400 * Return the number of TRBs prepared. 1401 */ 1402 static int dwc3_prepare_last_sg(struct dwc3_ep *dep, 1403 struct dwc3_request *req, unsigned int entry_length, 1404 unsigned int node) 1405 { 1406 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc); 1407 unsigned int rem = req->request.length % maxp; 1408 unsigned int num_trbs = 1; 1409 1410 if (dwc3_needs_extra_trb(dep, req)) 1411 num_trbs++; 1412 1413 if (dwc3_calc_trbs_left(dep) < num_trbs) 1414 return 0; 1415 1416 req->needs_extra_trb = num_trbs > 1; 1417 1418 /* Prepare a normal TRB */ 1419 if (req->direction || req->request.length) 1420 dwc3_prepare_one_trb(dep, req, entry_length, 1421 req->needs_extra_trb, node, false, false); 1422 1423 /* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */ 1424 if ((!req->direction && !req->request.length) || req->needs_extra_trb) 1425 dwc3_prepare_one_trb(dep, req, 1426 req->direction ? 0 : maxp - rem, 1427 false, 1, true, false); 1428 1429 return num_trbs; 1430 } 1431 1432 static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep, 1433 struct dwc3_request *req) 1434 { 1435 struct scatterlist *sg = req->start_sg; 1436 struct scatterlist *s; 1437 int i; 1438 unsigned int length = req->request.length; 1439 unsigned int remaining = req->request.num_mapped_sgs 1440 - req->num_queued_sgs; 1441 unsigned int num_trbs = req->num_trbs; 1442 bool needs_extra_trb = dwc3_needs_extra_trb(dep, req); 1443 1444 /* 1445 * If we resume preparing the request, then get the remaining length of 1446 * the request and resume where we left off. 1447 */ 1448 for_each_sg(req->request.sg, s, req->num_queued_sgs, i) 1449 length -= sg_dma_len(s); 1450 1451 for_each_sg(sg, s, remaining, i) { 1452 unsigned int num_trbs_left = dwc3_calc_trbs_left(dep); 1453 unsigned int trb_length; 1454 bool must_interrupt = false; 1455 bool last_sg = false; 1456 1457 trb_length = min_t(unsigned int, length, sg_dma_len(s)); 1458 1459 length -= trb_length; 1460 1461 /* 1462 * IOMMU driver is coalescing the list of sgs which shares a 1463 * page boundary into one and giving it to USB driver. With 1464 * this the number of sgs mapped is not equal to the number of 1465 * sgs passed. So mark the chain bit to false if it isthe last 1466 * mapped sg. 1467 */ 1468 if ((i == remaining - 1) || !length) 1469 last_sg = true; 1470 1471 if (!num_trbs_left) 1472 break; 1473 1474 if (last_sg) { 1475 if (!dwc3_prepare_last_sg(dep, req, trb_length, i)) 1476 break; 1477 } else { 1478 /* 1479 * Look ahead to check if we have enough TRBs for the 1480 * next SG entry. If not, set interrupt on this TRB to 1481 * resume preparing the next SG entry when more TRBs are 1482 * free. 1483 */ 1484 if (num_trbs_left == 1 || (needs_extra_trb && 1485 num_trbs_left <= 2 && 1486 sg_dma_len(sg_next(s)) >= length)) { 1487 struct dwc3_request *r; 1488 1489 /* Check if previous requests already set IOC */ 1490 list_for_each_entry(r, &dep->started_list, list) { 1491 if (r != req && !r->request.no_interrupt) 1492 break; 1493 1494 if (r == req) 1495 must_interrupt = true; 1496 } 1497 } 1498 1499 dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false, 1500 must_interrupt); 1501 } 1502 1503 /* 1504 * There can be a situation where all sgs in sglist are not 1505 * queued because of insufficient trb number. To handle this 1506 * case, update start_sg to next sg to be queued, so that 1507 * we have free trbs we can continue queuing from where we 1508 * previously stopped 1509 */ 1510 if (!last_sg) 1511 req->start_sg = sg_next(s); 1512 1513 req->num_queued_sgs++; 1514 req->num_pending_sgs--; 1515 1516 /* 1517 * The number of pending SG entries may not correspond to the 1518 * number of mapped SG entries. If all the data are queued, then 1519 * don't include unused SG entries. 1520 */ 1521 if (length == 0) { 1522 req->num_pending_sgs = 0; 1523 break; 1524 } 1525 1526 if (must_interrupt) 1527 break; 1528 } 1529 1530 return req->num_trbs - num_trbs; 1531 } 1532 1533 static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep, 1534 struct dwc3_request *req) 1535 { 1536 return dwc3_prepare_last_sg(dep, req, req->request.length, 0); 1537 } 1538 1539 /* 1540 * dwc3_prepare_trbs - setup TRBs from requests 1541 * @dep: endpoint for which requests are being prepared 1542 * 1543 * The function goes through the requests list and sets up TRBs for the 1544 * transfers. The function returns once there are no more TRBs available or 1545 * it runs out of requests. 1546 * 1547 * Returns the number of TRBs prepared or negative errno. 1548 */ 1549 static int dwc3_prepare_trbs(struct dwc3_ep *dep) 1550 { 1551 struct dwc3_request *req, *n; 1552 int ret = 0; 1553 1554 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM); 1555 1556 /* 1557 * We can get in a situation where there's a request in the started list 1558 * but there weren't enough TRBs to fully kick it in the first time 1559 * around, so it has been waiting for more TRBs to be freed up. 1560 * 1561 * In that case, we should check if we have a request with pending_sgs 1562 * in the started list and prepare TRBs for that request first, 1563 * otherwise we will prepare TRBs completely out of order and that will 1564 * break things. 1565 */ 1566 list_for_each_entry(req, &dep->started_list, list) { 1567 if (req->num_pending_sgs > 0) { 1568 ret = dwc3_prepare_trbs_sg(dep, req); 1569 if (!ret || req->num_pending_sgs) 1570 return ret; 1571 } 1572 1573 if (!dwc3_calc_trbs_left(dep)) 1574 return ret; 1575 1576 /* 1577 * Don't prepare beyond a transfer. In DWC_usb32, its transfer 1578 * burst capability may try to read and use TRBs beyond the 1579 * active transfer instead of stopping. 1580 */ 1581 if (dep->stream_capable && req->request.is_last && 1582 !DWC3_MST_CAPABLE(&dep->dwc->hwparams)) 1583 return ret; 1584 } 1585 1586 list_for_each_entry_safe(req, n, &dep->pending_list, list) { 1587 struct dwc3 *dwc = dep->dwc; 1588 1589 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request, 1590 dep->direction); 1591 if (ret) 1592 return ret; 1593 1594 req->sg = req->request.sg; 1595 req->start_sg = req->sg; 1596 req->num_queued_sgs = 0; 1597 req->num_pending_sgs = req->request.num_mapped_sgs; 1598 1599 if (req->num_pending_sgs > 0) { 1600 ret = dwc3_prepare_trbs_sg(dep, req); 1601 if (req->num_pending_sgs) 1602 return ret; 1603 } else { 1604 ret = dwc3_prepare_trbs_linear(dep, req); 1605 } 1606 1607 if (!ret || !dwc3_calc_trbs_left(dep)) 1608 return ret; 1609 1610 /* 1611 * Don't prepare beyond a transfer. In DWC_usb32, its transfer 1612 * burst capability may try to read and use TRBs beyond the 1613 * active transfer instead of stopping. 1614 */ 1615 if (dep->stream_capable && req->request.is_last && 1616 !DWC3_MST_CAPABLE(&dwc->hwparams)) 1617 return ret; 1618 } 1619 1620 return ret; 1621 } 1622 1623 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep); 1624 1625 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep) 1626 { 1627 struct dwc3_gadget_ep_cmd_params params; 1628 struct dwc3_request *req; 1629 int starting; 1630 int ret; 1631 u32 cmd; 1632 1633 /* 1634 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0). 1635 * This happens when we need to stop and restart a transfer such as in 1636 * the case of reinitiating a stream or retrying an isoc transfer. 1637 */ 1638 ret = dwc3_prepare_trbs(dep); 1639 if (ret < 0) 1640 return ret; 1641 1642 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED); 1643 1644 /* 1645 * If there's no new TRB prepared and we don't need to restart a 1646 * transfer, there's no need to update the transfer. 1647 */ 1648 if (!ret && !starting) 1649 return ret; 1650 1651 req = next_request(&dep->started_list); 1652 if (!req) { 1653 dep->flags |= DWC3_EP_PENDING_REQUEST; 1654 return 0; 1655 } 1656 1657 memset(¶ms, 0, sizeof(params)); 1658 1659 if (starting) { 1660 params.param0 = upper_32_bits(req->trb_dma); 1661 params.param1 = lower_32_bits(req->trb_dma); 1662 cmd = DWC3_DEPCMD_STARTTRANSFER; 1663 1664 if (dep->stream_capable) 1665 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id); 1666 1667 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) 1668 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number); 1669 } else { 1670 cmd = DWC3_DEPCMD_UPDATETRANSFER | 1671 DWC3_DEPCMD_PARAM(dep->resource_index); 1672 } 1673 1674 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 1675 if (ret < 0) { 1676 struct dwc3_request *tmp; 1677 1678 if (ret == -EAGAIN) 1679 return ret; 1680 1681 dwc3_stop_active_transfer(dep, true, true); 1682 1683 list_for_each_entry_safe(req, tmp, &dep->started_list, list) 1684 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED); 1685 1686 /* If ep isn't started, then there's no end transfer pending */ 1687 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING)) 1688 dwc3_gadget_ep_cleanup_cancelled_requests(dep); 1689 1690 return ret; 1691 } 1692 1693 if (dep->stream_capable && req->request.is_last && 1694 !DWC3_MST_CAPABLE(&dep->dwc->hwparams)) 1695 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE; 1696 1697 return 0; 1698 } 1699 1700 static int __dwc3_gadget_get_frame(struct dwc3 *dwc) 1701 { 1702 u32 reg; 1703 1704 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 1705 return DWC3_DSTS_SOFFN(reg); 1706 } 1707 1708 /** 1709 * __dwc3_stop_active_transfer - stop the current active transfer 1710 * @dep: isoc endpoint 1711 * @force: set forcerm bit in the command 1712 * @interrupt: command complete interrupt after End Transfer command 1713 * 1714 * When setting force, the ForceRM bit will be set. In that case 1715 * the controller won't update the TRB progress on command 1716 * completion. It also won't clear the HWO bit in the TRB. 1717 * The command will also not complete immediately in that case. 1718 */ 1719 static int __dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, bool interrupt) 1720 { 1721 struct dwc3_gadget_ep_cmd_params params; 1722 u32 cmd; 1723 int ret; 1724 1725 cmd = DWC3_DEPCMD_ENDTRANSFER; 1726 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0; 1727 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0; 1728 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index); 1729 memset(¶ms, 0, sizeof(params)); 1730 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 1731 /* 1732 * If the End Transfer command was timed out while the device is 1733 * not in SETUP phase, it's possible that an incoming Setup packet 1734 * may prevent the command's completion. Let's retry when the 1735 * ep0state returns to EP0_SETUP_PHASE. 1736 */ 1737 if (ret == -ETIMEDOUT && dep->dwc->ep0state != EP0_SETUP_PHASE) { 1738 dep->flags |= DWC3_EP_DELAY_STOP; 1739 return 0; 1740 } 1741 WARN_ON_ONCE(ret); 1742 dep->resource_index = 0; 1743 1744 if (!interrupt) { 1745 mdelay(1); 1746 dep->flags &= ~DWC3_EP_TRANSFER_STARTED; 1747 } else if (!ret) { 1748 dep->flags |= DWC3_EP_END_TRANSFER_PENDING; 1749 } 1750 1751 dep->flags &= ~DWC3_EP_DELAY_STOP; 1752 return ret; 1753 } 1754 1755 /** 1756 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number 1757 * @dep: isoc endpoint 1758 * 1759 * This function tests for the correct combination of BIT[15:14] from the 16-bit 1760 * microframe number reported by the XferNotReady event for the future frame 1761 * number to start the isoc transfer. 1762 * 1763 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed 1764 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the 1765 * XferNotReady event are invalid. The driver uses this number to schedule the 1766 * isochronous transfer and passes it to the START TRANSFER command. Because 1767 * this number is invalid, the command may fail. If BIT[15:14] matches the 1768 * internal 16-bit microframe, the START TRANSFER command will pass and the 1769 * transfer will start at the scheduled time, if it is off by 1, the command 1770 * will still pass, but the transfer will start 2 seconds in the future. For all 1771 * other conditions, the START TRANSFER command will fail with bus-expiry. 1772 * 1773 * In order to workaround this issue, we can test for the correct combination of 1774 * BIT[15:14] by sending START TRANSFER commands with different values of 1775 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart 1776 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status. 1777 * As the result, within the 4 possible combinations for BIT[15:14], there will 1778 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful 1779 * command status will result in a 2-second delay start. The smaller BIT[15:14] 1780 * value is the correct combination. 1781 * 1782 * Since there are only 4 outcomes and the results are ordered, we can simply 1783 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to 1784 * deduce the smaller successful combination. 1785 * 1786 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01 1787 * of BIT[15:14]. The correct combination is as follow: 1788 * 1789 * if test0 fails and test1 passes, BIT[15:14] is 'b01 1790 * if test0 fails and test1 fails, BIT[15:14] is 'b10 1791 * if test0 passes and test1 fails, BIT[15:14] is 'b11 1792 * if test0 passes and test1 passes, BIT[15:14] is 'b00 1793 * 1794 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN 1795 * endpoints. 1796 */ 1797 static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep) 1798 { 1799 int cmd_status = 0; 1800 bool test0; 1801 bool test1; 1802 1803 while (dep->combo_num < 2) { 1804 struct dwc3_gadget_ep_cmd_params params; 1805 u32 test_frame_number; 1806 u32 cmd; 1807 1808 /* 1809 * Check if we can start isoc transfer on the next interval or 1810 * 4 uframes in the future with BIT[15:14] as dep->combo_num 1811 */ 1812 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK; 1813 test_frame_number |= dep->combo_num << 14; 1814 test_frame_number += max_t(u32, 4, dep->interval); 1815 1816 params.param0 = upper_32_bits(dep->dwc->bounce_addr); 1817 params.param1 = lower_32_bits(dep->dwc->bounce_addr); 1818 1819 cmd = DWC3_DEPCMD_STARTTRANSFER; 1820 cmd |= DWC3_DEPCMD_PARAM(test_frame_number); 1821 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms); 1822 1823 /* Redo if some other failure beside bus-expiry is received */ 1824 if (cmd_status && cmd_status != -EAGAIN) { 1825 dep->start_cmd_status = 0; 1826 dep->combo_num = 0; 1827 return 0; 1828 } 1829 1830 /* Store the first test status */ 1831 if (dep->combo_num == 0) 1832 dep->start_cmd_status = cmd_status; 1833 1834 dep->combo_num++; 1835 1836 /* 1837 * End the transfer if the START_TRANSFER command is successful 1838 * to wait for the next XferNotReady to test the command again 1839 */ 1840 if (cmd_status == 0) { 1841 dwc3_stop_active_transfer(dep, true, true); 1842 return 0; 1843 } 1844 } 1845 1846 /* test0 and test1 are both completed at this point */ 1847 test0 = (dep->start_cmd_status == 0); 1848 test1 = (cmd_status == 0); 1849 1850 if (!test0 && test1) 1851 dep->combo_num = 1; 1852 else if (!test0 && !test1) 1853 dep->combo_num = 2; 1854 else if (test0 && !test1) 1855 dep->combo_num = 3; 1856 else if (test0 && test1) 1857 dep->combo_num = 0; 1858 1859 dep->frame_number &= DWC3_FRNUMBER_MASK; 1860 dep->frame_number |= dep->combo_num << 14; 1861 dep->frame_number += max_t(u32, 4, dep->interval); 1862 1863 /* Reinitialize test variables */ 1864 dep->start_cmd_status = 0; 1865 dep->combo_num = 0; 1866 1867 return __dwc3_gadget_kick_transfer(dep); 1868 } 1869 1870 static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep) 1871 { 1872 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc; 1873 struct dwc3 *dwc = dep->dwc; 1874 int ret; 1875 int i; 1876 1877 if (list_empty(&dep->pending_list) && 1878 list_empty(&dep->started_list)) { 1879 dep->flags |= DWC3_EP_PENDING_REQUEST; 1880 return -EAGAIN; 1881 } 1882 1883 if (!dwc->dis_start_transfer_quirk && 1884 (DWC3_VER_IS_PRIOR(DWC31, 170A) || 1885 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) { 1886 if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction) 1887 return dwc3_gadget_start_isoc_quirk(dep); 1888 } 1889 1890 if (desc->bInterval <= 14 && 1891 dwc->gadget->speed >= USB_SPEED_HIGH) { 1892 u32 frame = __dwc3_gadget_get_frame(dwc); 1893 bool rollover = frame < 1894 (dep->frame_number & DWC3_FRNUMBER_MASK); 1895 1896 /* 1897 * frame_number is set from XferNotReady and may be already 1898 * out of date. DSTS only provides the lower 14 bit of the 1899 * current frame number. So add the upper two bits of 1900 * frame_number and handle a possible rollover. 1901 * This will provide the correct frame_number unless more than 1902 * rollover has happened since XferNotReady. 1903 */ 1904 1905 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) | 1906 frame; 1907 if (rollover) 1908 dep->frame_number += BIT(14); 1909 } 1910 1911 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) { 1912 int future_interval = i + 1; 1913 1914 /* Give the controller at least 500us to schedule transfers */ 1915 if (desc->bInterval < 3) 1916 future_interval += 3 - desc->bInterval; 1917 1918 dep->frame_number = DWC3_ALIGN_FRAME(dep, future_interval); 1919 1920 ret = __dwc3_gadget_kick_transfer(dep); 1921 if (ret != -EAGAIN) 1922 break; 1923 } 1924 1925 /* 1926 * After a number of unsuccessful start attempts due to bus-expiry 1927 * status, issue END_TRANSFER command and retry on the next XferNotReady 1928 * event. 1929 */ 1930 if (ret == -EAGAIN) 1931 ret = __dwc3_stop_active_transfer(dep, false, true); 1932 1933 return ret; 1934 } 1935 1936 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req) 1937 { 1938 struct dwc3 *dwc = dep->dwc; 1939 1940 if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) { 1941 dev_dbg(dwc->dev, "%s: can't queue to disabled endpoint\n", 1942 dep->name); 1943 return -ESHUTDOWN; 1944 } 1945 1946 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n", 1947 &req->request, req->dep->name)) 1948 return -EINVAL; 1949 1950 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED, 1951 "%s: request %pK already in flight\n", 1952 dep->name, &req->request)) 1953 return -EINVAL; 1954 1955 pm_runtime_get(dwc->dev); 1956 1957 req->request.actual = 0; 1958 req->request.status = -EINPROGRESS; 1959 1960 trace_dwc3_ep_queue(req); 1961 1962 list_add_tail(&req->list, &dep->pending_list); 1963 req->status = DWC3_REQUEST_STATUS_QUEUED; 1964 1965 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE) 1966 return 0; 1967 1968 /* 1969 * Start the transfer only after the END_TRANSFER is completed 1970 * and endpoint STALL is cleared. 1971 */ 1972 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) || 1973 (dep->flags & DWC3_EP_WEDGE) || 1974 (dep->flags & DWC3_EP_DELAY_STOP) || 1975 (dep->flags & DWC3_EP_STALL)) { 1976 dep->flags |= DWC3_EP_DELAY_START; 1977 return 0; 1978 } 1979 1980 /* 1981 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must 1982 * wait for a XferNotReady event so we will know what's the current 1983 * (micro-)frame number. 1984 * 1985 * Without this trick, we are very, very likely gonna get Bus Expiry 1986 * errors which will force us issue EndTransfer command. 1987 */ 1988 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1989 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) { 1990 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) 1991 return __dwc3_gadget_start_isoc(dep); 1992 1993 return 0; 1994 } 1995 } 1996 1997 __dwc3_gadget_kick_transfer(dep); 1998 1999 return 0; 2000 } 2001 2002 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request, 2003 gfp_t gfp_flags) 2004 { 2005 struct dwc3_request *req = to_dwc3_request(request); 2006 struct dwc3_ep *dep = to_dwc3_ep(ep); 2007 struct dwc3 *dwc = dep->dwc; 2008 2009 unsigned long flags; 2010 2011 int ret; 2012 2013 spin_lock_irqsave(&dwc->lock, flags); 2014 ret = __dwc3_gadget_ep_queue(dep, req); 2015 spin_unlock_irqrestore(&dwc->lock, flags); 2016 2017 return ret; 2018 } 2019 2020 static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req) 2021 { 2022 int i; 2023 2024 /* If req->trb is not set, then the request has not started */ 2025 if (!req->trb) 2026 return; 2027 2028 /* 2029 * If request was already started, this means we had to 2030 * stop the transfer. With that we also need to ignore 2031 * all TRBs used by the request, however TRBs can only 2032 * be modified after completion of END_TRANSFER 2033 * command. So what we do here is that we wait for 2034 * END_TRANSFER completion and only after that, we jump 2035 * over TRBs by clearing HWO and incrementing dequeue 2036 * pointer. 2037 */ 2038 for (i = 0; i < req->num_trbs; i++) { 2039 struct dwc3_trb *trb; 2040 2041 trb = &dep->trb_pool[dep->trb_dequeue]; 2042 trb->ctrl &= ~DWC3_TRB_CTRL_HWO; 2043 dwc3_ep_inc_deq(dep); 2044 } 2045 2046 req->num_trbs = 0; 2047 } 2048 2049 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep) 2050 { 2051 struct dwc3_request *req; 2052 struct dwc3 *dwc = dep->dwc; 2053 2054 while (!list_empty(&dep->cancelled_list)) { 2055 req = next_request(&dep->cancelled_list); 2056 dwc3_gadget_ep_skip_trbs(dep, req); 2057 switch (req->status) { 2058 case DWC3_REQUEST_STATUS_DISCONNECTED: 2059 dwc3_gadget_giveback(dep, req, -ESHUTDOWN); 2060 break; 2061 case DWC3_REQUEST_STATUS_DEQUEUED: 2062 dwc3_gadget_giveback(dep, req, -ECONNRESET); 2063 break; 2064 case DWC3_REQUEST_STATUS_STALLED: 2065 dwc3_gadget_giveback(dep, req, -EPIPE); 2066 break; 2067 default: 2068 dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status); 2069 dwc3_gadget_giveback(dep, req, -ECONNRESET); 2070 break; 2071 } 2072 /* 2073 * The endpoint is disabled, let the dwc3_remove_requests() 2074 * handle the cleanup. 2075 */ 2076 if (!dep->endpoint.desc) 2077 break; 2078 } 2079 } 2080 2081 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep, 2082 struct usb_request *request) 2083 { 2084 struct dwc3_request *req = to_dwc3_request(request); 2085 struct dwc3_request *r = NULL; 2086 2087 struct dwc3_ep *dep = to_dwc3_ep(ep); 2088 struct dwc3 *dwc = dep->dwc; 2089 2090 unsigned long flags; 2091 int ret = 0; 2092 2093 trace_dwc3_ep_dequeue(req); 2094 2095 spin_lock_irqsave(&dwc->lock, flags); 2096 2097 list_for_each_entry(r, &dep->cancelled_list, list) { 2098 if (r == req) 2099 goto out; 2100 } 2101 2102 list_for_each_entry(r, &dep->pending_list, list) { 2103 if (r == req) { 2104 /* 2105 * Explicitly check for EP0/1 as dequeue for those 2106 * EPs need to be handled differently. Control EP 2107 * only deals with one USB req, and giveback will 2108 * occur during dwc3_ep0_stall_and_restart(). EP0 2109 * requests are never added to started_list. 2110 */ 2111 if (dep->number > 1) 2112 dwc3_gadget_giveback(dep, req, -ECONNRESET); 2113 else 2114 dwc3_ep0_reset_state(dwc); 2115 goto out; 2116 } 2117 } 2118 2119 list_for_each_entry(r, &dep->started_list, list) { 2120 if (r == req) { 2121 struct dwc3_request *t; 2122 2123 /* wait until it is processed */ 2124 dwc3_stop_active_transfer(dep, true, true); 2125 2126 /* 2127 * Remove any started request if the transfer is 2128 * cancelled. 2129 */ 2130 list_for_each_entry_safe(r, t, &dep->started_list, list) 2131 dwc3_gadget_move_cancelled_request(r, 2132 DWC3_REQUEST_STATUS_DEQUEUED); 2133 2134 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE; 2135 2136 goto out; 2137 } 2138 } 2139 2140 dev_err(dwc->dev, "request %pK was not queued to %s\n", 2141 request, ep->name); 2142 ret = -EINVAL; 2143 out: 2144 spin_unlock_irqrestore(&dwc->lock, flags); 2145 2146 return ret; 2147 } 2148 2149 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol) 2150 { 2151 struct dwc3_gadget_ep_cmd_params params; 2152 struct dwc3 *dwc = dep->dwc; 2153 struct dwc3_request *req; 2154 struct dwc3_request *tmp; 2155 int ret; 2156 2157 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 2158 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name); 2159 return -EINVAL; 2160 } 2161 2162 memset(¶ms, 0x00, sizeof(params)); 2163 2164 if (value) { 2165 struct dwc3_trb *trb; 2166 2167 unsigned int transfer_in_flight; 2168 unsigned int started; 2169 2170 if (dep->number > 1) 2171 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue); 2172 else 2173 trb = &dwc->ep0_trb[dep->trb_enqueue]; 2174 2175 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO; 2176 started = !list_empty(&dep->started_list); 2177 2178 if (!protocol && ((dep->direction && transfer_in_flight) || 2179 (!dep->direction && started))) { 2180 return -EAGAIN; 2181 } 2182 2183 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL, 2184 ¶ms); 2185 if (ret) 2186 dev_err(dwc->dev, "failed to set STALL on %s\n", 2187 dep->name); 2188 else 2189 dep->flags |= DWC3_EP_STALL; 2190 } else { 2191 /* 2192 * Don't issue CLEAR_STALL command to control endpoints. The 2193 * controller automatically clears the STALL when it receives 2194 * the SETUP token. 2195 */ 2196 if (dep->number <= 1) { 2197 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE); 2198 return 0; 2199 } 2200 2201 dwc3_stop_active_transfer(dep, true, true); 2202 2203 list_for_each_entry_safe(req, tmp, &dep->started_list, list) 2204 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED); 2205 2206 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING || 2207 (dep->flags & DWC3_EP_DELAY_STOP)) { 2208 dep->flags |= DWC3_EP_PENDING_CLEAR_STALL; 2209 if (protocol) 2210 dwc->clear_stall_protocol = dep->number; 2211 2212 return 0; 2213 } 2214 2215 dwc3_gadget_ep_cleanup_cancelled_requests(dep); 2216 2217 ret = dwc3_send_clear_stall_ep_cmd(dep); 2218 if (ret) { 2219 dev_err(dwc->dev, "failed to clear STALL on %s\n", 2220 dep->name); 2221 return ret; 2222 } 2223 2224 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE); 2225 2226 if ((dep->flags & DWC3_EP_DELAY_START) && 2227 !usb_endpoint_xfer_isoc(dep->endpoint.desc)) 2228 __dwc3_gadget_kick_transfer(dep); 2229 2230 dep->flags &= ~DWC3_EP_DELAY_START; 2231 } 2232 2233 return ret; 2234 } 2235 2236 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value) 2237 { 2238 struct dwc3_ep *dep = to_dwc3_ep(ep); 2239 struct dwc3 *dwc = dep->dwc; 2240 2241 unsigned long flags; 2242 2243 int ret; 2244 2245 spin_lock_irqsave(&dwc->lock, flags); 2246 ret = __dwc3_gadget_ep_set_halt(dep, value, false); 2247 spin_unlock_irqrestore(&dwc->lock, flags); 2248 2249 return ret; 2250 } 2251 2252 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep) 2253 { 2254 struct dwc3_ep *dep = to_dwc3_ep(ep); 2255 struct dwc3 *dwc = dep->dwc; 2256 unsigned long flags; 2257 int ret; 2258 2259 spin_lock_irqsave(&dwc->lock, flags); 2260 dep->flags |= DWC3_EP_WEDGE; 2261 2262 if (dep->number == 0 || dep->number == 1) 2263 ret = __dwc3_gadget_ep0_set_halt(ep, 1); 2264 else 2265 ret = __dwc3_gadget_ep_set_halt(dep, 1, false); 2266 spin_unlock_irqrestore(&dwc->lock, flags); 2267 2268 return ret; 2269 } 2270 2271 /* -------------------------------------------------------------------------- */ 2272 2273 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = { 2274 .bLength = USB_DT_ENDPOINT_SIZE, 2275 .bDescriptorType = USB_DT_ENDPOINT, 2276 .bmAttributes = USB_ENDPOINT_XFER_CONTROL, 2277 }; 2278 2279 static const struct usb_ep_ops dwc3_gadget_ep0_ops = { 2280 .enable = dwc3_gadget_ep0_enable, 2281 .disable = dwc3_gadget_ep0_disable, 2282 .alloc_request = dwc3_gadget_ep_alloc_request, 2283 .free_request = dwc3_gadget_ep_free_request, 2284 .queue = dwc3_gadget_ep0_queue, 2285 .dequeue = dwc3_gadget_ep_dequeue, 2286 .set_halt = dwc3_gadget_ep0_set_halt, 2287 .set_wedge = dwc3_gadget_ep_set_wedge, 2288 }; 2289 2290 static const struct usb_ep_ops dwc3_gadget_ep_ops = { 2291 .enable = dwc3_gadget_ep_enable, 2292 .disable = dwc3_gadget_ep_disable, 2293 .alloc_request = dwc3_gadget_ep_alloc_request, 2294 .free_request = dwc3_gadget_ep_free_request, 2295 .queue = dwc3_gadget_ep_queue, 2296 .dequeue = dwc3_gadget_ep_dequeue, 2297 .set_halt = dwc3_gadget_ep_set_halt, 2298 .set_wedge = dwc3_gadget_ep_set_wedge, 2299 }; 2300 2301 /* -------------------------------------------------------------------------- */ 2302 2303 static void dwc3_gadget_enable_linksts_evts(struct dwc3 *dwc, bool set) 2304 { 2305 u32 reg; 2306 2307 if (DWC3_VER_IS_PRIOR(DWC3, 250A)) 2308 return; 2309 2310 reg = dwc3_readl(dwc->regs, DWC3_DEVTEN); 2311 if (set) 2312 reg |= DWC3_DEVTEN_ULSTCNGEN; 2313 else 2314 reg &= ~DWC3_DEVTEN_ULSTCNGEN; 2315 2316 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); 2317 } 2318 2319 static int dwc3_gadget_get_frame(struct usb_gadget *g) 2320 { 2321 struct dwc3 *dwc = gadget_to_dwc(g); 2322 2323 return __dwc3_gadget_get_frame(dwc); 2324 } 2325 2326 static int __dwc3_gadget_wakeup(struct dwc3 *dwc, bool async) 2327 { 2328 int retries; 2329 2330 int ret; 2331 u32 reg; 2332 2333 u8 link_state; 2334 2335 /* 2336 * According to the Databook Remote wakeup request should 2337 * be issued only when the device is in early suspend state. 2338 * 2339 * We can check that via USB Link State bits in DSTS register. 2340 */ 2341 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 2342 2343 link_state = DWC3_DSTS_USBLNKST(reg); 2344 2345 switch (link_state) { 2346 case DWC3_LINK_STATE_RESET: 2347 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */ 2348 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */ 2349 case DWC3_LINK_STATE_U2: /* in HS, means Sleep (L1) */ 2350 case DWC3_LINK_STATE_U1: 2351 case DWC3_LINK_STATE_RESUME: 2352 break; 2353 default: 2354 return -EINVAL; 2355 } 2356 2357 if (async) 2358 dwc3_gadget_enable_linksts_evts(dwc, true); 2359 2360 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV); 2361 if (ret < 0) { 2362 dev_err(dwc->dev, "failed to put link in Recovery\n"); 2363 dwc3_gadget_enable_linksts_evts(dwc, false); 2364 return ret; 2365 } 2366 2367 /* Recent versions do this automatically */ 2368 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) { 2369 /* write zeroes to Link Change Request */ 2370 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2371 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; 2372 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2373 } 2374 2375 /* 2376 * Since link status change events are enabled we will receive 2377 * an U0 event when wakeup is successful. So bail out. 2378 */ 2379 if (async) 2380 return 0; 2381 2382 /* poll until Link State changes to ON */ 2383 retries = 20000; 2384 2385 while (retries--) { 2386 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 2387 2388 /* in HS, means ON */ 2389 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0) 2390 break; 2391 } 2392 2393 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) { 2394 dev_err(dwc->dev, "failed to send remote wakeup\n"); 2395 return -EINVAL; 2396 } 2397 2398 return 0; 2399 } 2400 2401 static int dwc3_gadget_wakeup(struct usb_gadget *g) 2402 { 2403 struct dwc3 *dwc = gadget_to_dwc(g); 2404 unsigned long flags; 2405 int ret; 2406 2407 if (!dwc->wakeup_configured) { 2408 dev_err(dwc->dev, "remote wakeup not configured\n"); 2409 return -EINVAL; 2410 } 2411 2412 spin_lock_irqsave(&dwc->lock, flags); 2413 if (!dwc->gadget->wakeup_armed) { 2414 dev_err(dwc->dev, "not armed for remote wakeup\n"); 2415 spin_unlock_irqrestore(&dwc->lock, flags); 2416 return -EINVAL; 2417 } 2418 ret = __dwc3_gadget_wakeup(dwc, true); 2419 2420 spin_unlock_irqrestore(&dwc->lock, flags); 2421 2422 return ret; 2423 } 2424 2425 static void dwc3_resume_gadget(struct dwc3 *dwc); 2426 2427 static int dwc3_gadget_func_wakeup(struct usb_gadget *g, int intf_id) 2428 { 2429 struct dwc3 *dwc = gadget_to_dwc(g); 2430 unsigned long flags; 2431 int ret; 2432 int link_state; 2433 2434 if (!dwc->wakeup_configured) { 2435 dev_err(dwc->dev, "remote wakeup not configured\n"); 2436 return -EINVAL; 2437 } 2438 2439 spin_lock_irqsave(&dwc->lock, flags); 2440 /* 2441 * If the link is in U3, signal for remote wakeup and wait for the 2442 * link to transition to U0 before sending device notification. 2443 */ 2444 link_state = dwc3_gadget_get_link_state(dwc); 2445 if (link_state == DWC3_LINK_STATE_U3) { 2446 ret = __dwc3_gadget_wakeup(dwc, false); 2447 if (ret) { 2448 spin_unlock_irqrestore(&dwc->lock, flags); 2449 return -EINVAL; 2450 } 2451 dwc3_resume_gadget(dwc); 2452 dwc->suspended = false; 2453 dwc->link_state = DWC3_LINK_STATE_U0; 2454 } 2455 2456 ret = dwc3_send_gadget_generic_command(dwc, DWC3_DGCMD_DEV_NOTIFICATION, 2457 DWC3_DGCMDPAR_DN_FUNC_WAKE | 2458 DWC3_DGCMDPAR_INTF_SEL(intf_id)); 2459 if (ret) 2460 dev_err(dwc->dev, "function remote wakeup failed, ret:%d\n", ret); 2461 2462 spin_unlock_irqrestore(&dwc->lock, flags); 2463 2464 return ret; 2465 } 2466 2467 static int dwc3_gadget_set_remote_wakeup(struct usb_gadget *g, int set) 2468 { 2469 struct dwc3 *dwc = gadget_to_dwc(g); 2470 unsigned long flags; 2471 2472 spin_lock_irqsave(&dwc->lock, flags); 2473 dwc->wakeup_configured = !!set; 2474 spin_unlock_irqrestore(&dwc->lock, flags); 2475 2476 return 0; 2477 } 2478 2479 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g, 2480 int is_selfpowered) 2481 { 2482 struct dwc3 *dwc = gadget_to_dwc(g); 2483 unsigned long flags; 2484 2485 spin_lock_irqsave(&dwc->lock, flags); 2486 g->is_selfpowered = !!is_selfpowered; 2487 spin_unlock_irqrestore(&dwc->lock, flags); 2488 2489 return 0; 2490 } 2491 2492 static void dwc3_stop_active_transfers(struct dwc3 *dwc) 2493 { 2494 u32 epnum; 2495 2496 for (epnum = 2; epnum < dwc->num_eps; epnum++) { 2497 struct dwc3_ep *dep; 2498 2499 dep = dwc->eps[epnum]; 2500 if (!dep) 2501 continue; 2502 2503 dwc3_remove_requests(dwc, dep, -ESHUTDOWN); 2504 } 2505 } 2506 2507 static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc) 2508 { 2509 enum usb_ssp_rate ssp_rate = dwc->gadget_ssp_rate; 2510 u32 reg; 2511 2512 if (ssp_rate == USB_SSP_GEN_UNKNOWN) 2513 ssp_rate = dwc->max_ssp_rate; 2514 2515 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2516 reg &= ~DWC3_DCFG_SPEED_MASK; 2517 reg &= ~DWC3_DCFG_NUMLANES(~0); 2518 2519 if (ssp_rate == USB_SSP_GEN_1x2) 2520 reg |= DWC3_DCFG_SUPERSPEED; 2521 else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2) 2522 reg |= DWC3_DCFG_SUPERSPEED_PLUS; 2523 2524 if (ssp_rate != USB_SSP_GEN_2x1 && 2525 dwc->max_ssp_rate != USB_SSP_GEN_2x1) 2526 reg |= DWC3_DCFG_NUMLANES(1); 2527 2528 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2529 } 2530 2531 static void __dwc3_gadget_set_speed(struct dwc3 *dwc) 2532 { 2533 enum usb_device_speed speed; 2534 u32 reg; 2535 2536 speed = dwc->gadget_max_speed; 2537 if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed) 2538 speed = dwc->maximum_speed; 2539 2540 if (speed == USB_SPEED_SUPER_PLUS && 2541 DWC3_IP_IS(DWC32)) { 2542 __dwc3_gadget_set_ssp_rate(dwc); 2543 return; 2544 } 2545 2546 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2547 reg &= ~(DWC3_DCFG_SPEED_MASK); 2548 2549 /* 2550 * WORKAROUND: DWC3 revision < 2.20a have an issue 2551 * which would cause metastability state on Run/Stop 2552 * bit if we try to force the IP to USB2-only mode. 2553 * 2554 * Because of that, we cannot configure the IP to any 2555 * speed other than the SuperSpeed 2556 * 2557 * Refers to: 2558 * 2559 * STAR#9000525659: Clock Domain Crossing on DCTL in 2560 * USB 2.0 Mode 2561 */ 2562 if (DWC3_VER_IS_PRIOR(DWC3, 220A) && 2563 !dwc->dis_metastability_quirk) { 2564 reg |= DWC3_DCFG_SUPERSPEED; 2565 } else { 2566 switch (speed) { 2567 case USB_SPEED_FULL: 2568 reg |= DWC3_DCFG_FULLSPEED; 2569 break; 2570 case USB_SPEED_HIGH: 2571 reg |= DWC3_DCFG_HIGHSPEED; 2572 break; 2573 case USB_SPEED_SUPER: 2574 reg |= DWC3_DCFG_SUPERSPEED; 2575 break; 2576 case USB_SPEED_SUPER_PLUS: 2577 if (DWC3_IP_IS(DWC3)) 2578 reg |= DWC3_DCFG_SUPERSPEED; 2579 else 2580 reg |= DWC3_DCFG_SUPERSPEED_PLUS; 2581 break; 2582 default: 2583 dev_err(dwc->dev, "invalid speed (%d)\n", speed); 2584 2585 if (DWC3_IP_IS(DWC3)) 2586 reg |= DWC3_DCFG_SUPERSPEED; 2587 else 2588 reg |= DWC3_DCFG_SUPERSPEED_PLUS; 2589 } 2590 } 2591 2592 if (DWC3_IP_IS(DWC32) && 2593 speed > USB_SPEED_UNKNOWN && 2594 speed < USB_SPEED_SUPER_PLUS) 2595 reg &= ~DWC3_DCFG_NUMLANES(~0); 2596 2597 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2598 } 2599 2600 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on) 2601 { 2602 u32 reg; 2603 u32 timeout = 2000; 2604 2605 if (pm_runtime_suspended(dwc->dev)) 2606 return 0; 2607 2608 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2609 if (is_on) { 2610 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) { 2611 reg &= ~DWC3_DCTL_TRGTULST_MASK; 2612 reg |= DWC3_DCTL_TRGTULST_RX_DET; 2613 } 2614 2615 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) 2616 reg &= ~DWC3_DCTL_KEEP_CONNECT; 2617 reg |= DWC3_DCTL_RUN_STOP; 2618 2619 __dwc3_gadget_set_speed(dwc); 2620 dwc->pullups_connected = true; 2621 } else { 2622 reg &= ~DWC3_DCTL_RUN_STOP; 2623 2624 dwc->pullups_connected = false; 2625 } 2626 2627 dwc3_gadget_dctl_write_safe(dwc, reg); 2628 2629 do { 2630 usleep_range(1000, 2000); 2631 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 2632 reg &= DWC3_DSTS_DEVCTRLHLT; 2633 } while (--timeout && !(!is_on ^ !reg)); 2634 2635 if (!timeout) 2636 return -ETIMEDOUT; 2637 2638 return 0; 2639 } 2640 2641 static void dwc3_gadget_disable_irq(struct dwc3 *dwc); 2642 static void __dwc3_gadget_stop(struct dwc3 *dwc); 2643 static int __dwc3_gadget_start(struct dwc3 *dwc); 2644 2645 static int dwc3_gadget_soft_disconnect(struct dwc3 *dwc) 2646 { 2647 unsigned long flags; 2648 int ret; 2649 2650 spin_lock_irqsave(&dwc->lock, flags); 2651 if (!dwc->pullups_connected) { 2652 spin_unlock_irqrestore(&dwc->lock, flags); 2653 return 0; 2654 } 2655 2656 dwc->connected = false; 2657 2658 /* 2659 * Attempt to end pending SETUP status phase, and not wait for the 2660 * function to do so. 2661 */ 2662 if (dwc->delayed_status) 2663 dwc3_ep0_send_delayed_status(dwc); 2664 2665 /* 2666 * In the Synopsys DesignWare Cores USB3 Databook Rev. 3.30a 2667 * Section 4.1.8 Table 4-7, it states that for a device-initiated 2668 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER 2669 * command for any active transfers" before clearing the RunStop 2670 * bit. 2671 */ 2672 dwc3_stop_active_transfers(dwc); 2673 spin_unlock_irqrestore(&dwc->lock, flags); 2674 2675 /* 2676 * Per databook, when we want to stop the gadget, if a control transfer 2677 * is still in process, complete it and get the core into setup phase. 2678 * In case the host is unresponsive to a SETUP transaction, forcefully 2679 * stall the transfer, and move back to the SETUP phase, so that any 2680 * pending endxfers can be executed. 2681 */ 2682 if (dwc->ep0state != EP0_SETUP_PHASE) { 2683 reinit_completion(&dwc->ep0_in_setup); 2684 2685 ret = wait_for_completion_timeout(&dwc->ep0_in_setup, 2686 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT)); 2687 if (ret == 0) { 2688 dev_warn(dwc->dev, "wait for SETUP phase timed out\n"); 2689 spin_lock_irqsave(&dwc->lock, flags); 2690 dwc3_ep0_reset_state(dwc); 2691 spin_unlock_irqrestore(&dwc->lock, flags); 2692 } 2693 } 2694 2695 /* 2696 * Note: if the GEVNTCOUNT indicates events in the event buffer, the 2697 * driver needs to acknowledge them before the controller can halt. 2698 * Simply let the interrupt handler acknowledges and handle the 2699 * remaining event generated by the controller while polling for 2700 * DSTS.DEVCTLHLT. 2701 */ 2702 ret = dwc3_gadget_run_stop(dwc, false); 2703 2704 /* 2705 * Stop the gadget after controller is halted, so that if needed, the 2706 * events to update EP0 state can still occur while the run/stop 2707 * routine polls for the halted state. DEVTEN is cleared as part of 2708 * gadget stop. 2709 */ 2710 spin_lock_irqsave(&dwc->lock, flags); 2711 __dwc3_gadget_stop(dwc); 2712 spin_unlock_irqrestore(&dwc->lock, flags); 2713 2714 return ret; 2715 } 2716 2717 static int dwc3_gadget_soft_connect(struct dwc3 *dwc) 2718 { 2719 int ret; 2720 2721 /* 2722 * In the Synopsys DWC_usb31 1.90a programming guide section 2723 * 4.1.9, it specifies that for a reconnect after a 2724 * device-initiated disconnect requires a core soft reset 2725 * (DCTL.CSftRst) before enabling the run/stop bit. 2726 */ 2727 ret = dwc3_core_soft_reset(dwc); 2728 if (ret) 2729 return ret; 2730 2731 dwc3_event_buffers_setup(dwc); 2732 __dwc3_gadget_start(dwc); 2733 return dwc3_gadget_run_stop(dwc, true); 2734 } 2735 2736 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on) 2737 { 2738 struct dwc3 *dwc = gadget_to_dwc(g); 2739 int ret; 2740 2741 is_on = !!is_on; 2742 2743 dwc->softconnect = is_on; 2744 2745 /* 2746 * Avoid issuing a runtime resume if the device is already in the 2747 * suspended state during gadget disconnect. DWC3 gadget was already 2748 * halted/stopped during runtime suspend. 2749 */ 2750 if (!is_on) { 2751 pm_runtime_barrier(dwc->dev); 2752 if (pm_runtime_suspended(dwc->dev)) 2753 return 0; 2754 } 2755 2756 /* 2757 * Check the return value for successful resume, or error. For a 2758 * successful resume, the DWC3 runtime PM resume routine will handle 2759 * the run stop sequence, so avoid duplicate operations here. 2760 */ 2761 ret = pm_runtime_get_sync(dwc->dev); 2762 if (!ret || ret < 0) { 2763 pm_runtime_put(dwc->dev); 2764 if (ret < 0) 2765 pm_runtime_set_suspended(dwc->dev); 2766 return ret; 2767 } 2768 2769 if (dwc->pullups_connected == is_on) { 2770 pm_runtime_put(dwc->dev); 2771 return 0; 2772 } 2773 2774 synchronize_irq(dwc->irq_gadget); 2775 2776 if (!is_on) 2777 ret = dwc3_gadget_soft_disconnect(dwc); 2778 else 2779 ret = dwc3_gadget_soft_connect(dwc); 2780 2781 pm_runtime_put(dwc->dev); 2782 2783 return ret; 2784 } 2785 2786 static void dwc3_gadget_enable_irq(struct dwc3 *dwc) 2787 { 2788 u32 reg; 2789 2790 /* Enable all but Start and End of Frame IRQs */ 2791 reg = (DWC3_DEVTEN_EVNTOVERFLOWEN | 2792 DWC3_DEVTEN_CMDCMPLTEN | 2793 DWC3_DEVTEN_ERRTICERREN | 2794 DWC3_DEVTEN_WKUPEVTEN | 2795 DWC3_DEVTEN_CONNECTDONEEN | 2796 DWC3_DEVTEN_USBRSTEN | 2797 DWC3_DEVTEN_DISCONNEVTEN); 2798 2799 if (DWC3_VER_IS_PRIOR(DWC3, 250A)) 2800 reg |= DWC3_DEVTEN_ULSTCNGEN; 2801 2802 /* On 2.30a and above this bit enables U3/L2-L1 Suspend Events */ 2803 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) 2804 reg |= DWC3_DEVTEN_U3L2L1SUSPEN; 2805 2806 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); 2807 } 2808 2809 static void dwc3_gadget_disable_irq(struct dwc3 *dwc) 2810 { 2811 /* mask all interrupts */ 2812 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); 2813 } 2814 2815 static irqreturn_t dwc3_interrupt(int irq, void *_dwc); 2816 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc); 2817 2818 /** 2819 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG 2820 * @dwc: pointer to our context structure 2821 * 2822 * The following looks like complex but it's actually very simple. In order to 2823 * calculate the number of packets we can burst at once on OUT transfers, we're 2824 * gonna use RxFIFO size. 2825 * 2826 * To calculate RxFIFO size we need two numbers: 2827 * MDWIDTH = size, in bits, of the internal memory bus 2828 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits) 2829 * 2830 * Given these two numbers, the formula is simple: 2831 * 2832 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16; 2833 * 2834 * 24 bytes is for 3x SETUP packets 2835 * 16 bytes is a clock domain crossing tolerance 2836 * 2837 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024; 2838 */ 2839 static void dwc3_gadget_setup_nump(struct dwc3 *dwc) 2840 { 2841 u32 ram2_depth; 2842 u32 mdwidth; 2843 u32 nump; 2844 u32 reg; 2845 2846 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7); 2847 mdwidth = dwc3_mdwidth(dwc); 2848 2849 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024; 2850 nump = min_t(u32, nump, 16); 2851 2852 /* update NumP */ 2853 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2854 reg &= ~DWC3_DCFG_NUMP_MASK; 2855 reg |= nump << DWC3_DCFG_NUMP_SHIFT; 2856 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2857 } 2858 2859 static int __dwc3_gadget_start(struct dwc3 *dwc) 2860 { 2861 struct dwc3_ep *dep; 2862 int ret = 0; 2863 u32 reg; 2864 2865 /* 2866 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if 2867 * the core supports IMOD, disable it. 2868 */ 2869 if (dwc->imod_interval) { 2870 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval); 2871 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB); 2872 } else if (dwc3_has_imod(dwc)) { 2873 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0); 2874 } 2875 2876 /* 2877 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP 2878 * field instead of letting dwc3 itself calculate that automatically. 2879 * 2880 * This way, we maximize the chances that we'll be able to get several 2881 * bursts of data without going through any sort of endpoint throttling. 2882 */ 2883 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG); 2884 if (DWC3_IP_IS(DWC3)) 2885 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL; 2886 else 2887 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL; 2888 2889 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg); 2890 2891 dwc3_gadget_setup_nump(dwc); 2892 2893 /* 2894 * Currently the controller handles single stream only. So, Ignore 2895 * Packet Pending bit for stream selection and don't search for another 2896 * stream if the host sends Data Packet with PP=0 (for OUT direction) or 2897 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves 2898 * the stream performance. 2899 */ 2900 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2901 reg |= DWC3_DCFG_IGNSTRMPP; 2902 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2903 2904 /* Enable MST by default if the device is capable of MST */ 2905 if (DWC3_MST_CAPABLE(&dwc->hwparams)) { 2906 reg = dwc3_readl(dwc->regs, DWC3_DCFG1); 2907 reg &= ~DWC3_DCFG1_DIS_MST_ENH; 2908 dwc3_writel(dwc->regs, DWC3_DCFG1, reg); 2909 } 2910 2911 /* Start with SuperSpeed Default */ 2912 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); 2913 2914 dep = dwc->eps[0]; 2915 dep->flags = 0; 2916 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT); 2917 if (ret) { 2918 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 2919 goto err0; 2920 } 2921 2922 dep = dwc->eps[1]; 2923 dep->flags = 0; 2924 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT); 2925 if (ret) { 2926 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 2927 goto err1; 2928 } 2929 2930 /* begin to receive SETUP packets */ 2931 dwc->ep0state = EP0_SETUP_PHASE; 2932 dwc->ep0_bounced = false; 2933 dwc->link_state = DWC3_LINK_STATE_SS_DIS; 2934 dwc->delayed_status = false; 2935 dwc3_ep0_out_start(dwc); 2936 2937 dwc3_gadget_enable_irq(dwc); 2938 dwc3_enable_susphy(dwc, true); 2939 2940 return 0; 2941 2942 err1: 2943 __dwc3_gadget_ep_disable(dwc->eps[0]); 2944 2945 err0: 2946 return ret; 2947 } 2948 2949 static int dwc3_gadget_start(struct usb_gadget *g, 2950 struct usb_gadget_driver *driver) 2951 { 2952 struct dwc3 *dwc = gadget_to_dwc(g); 2953 unsigned long flags; 2954 int ret; 2955 int irq; 2956 2957 irq = dwc->irq_gadget; 2958 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt, 2959 IRQF_SHARED, "dwc3", dwc->ev_buf); 2960 if (ret) { 2961 dev_err(dwc->dev, "failed to request irq #%d --> %d\n", 2962 irq, ret); 2963 return ret; 2964 } 2965 2966 spin_lock_irqsave(&dwc->lock, flags); 2967 dwc->gadget_driver = driver; 2968 spin_unlock_irqrestore(&dwc->lock, flags); 2969 2970 if (dwc->sys_wakeup) 2971 device_wakeup_enable(dwc->sysdev); 2972 2973 return 0; 2974 } 2975 2976 static void __dwc3_gadget_stop(struct dwc3 *dwc) 2977 { 2978 dwc3_gadget_disable_irq(dwc); 2979 __dwc3_gadget_ep_disable(dwc->eps[0]); 2980 __dwc3_gadget_ep_disable(dwc->eps[1]); 2981 } 2982 2983 static int dwc3_gadget_stop(struct usb_gadget *g) 2984 { 2985 struct dwc3 *dwc = gadget_to_dwc(g); 2986 unsigned long flags; 2987 2988 if (dwc->sys_wakeup) 2989 device_wakeup_disable(dwc->sysdev); 2990 2991 spin_lock_irqsave(&dwc->lock, flags); 2992 dwc->gadget_driver = NULL; 2993 dwc->max_cfg_eps = 0; 2994 spin_unlock_irqrestore(&dwc->lock, flags); 2995 2996 free_irq(dwc->irq_gadget, dwc->ev_buf); 2997 2998 return 0; 2999 } 3000 3001 static void dwc3_gadget_config_params(struct usb_gadget *g, 3002 struct usb_dcd_config_params *params) 3003 { 3004 struct dwc3 *dwc = gadget_to_dwc(g); 3005 3006 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED; 3007 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED; 3008 3009 /* Recommended BESL */ 3010 if (!dwc->dis_enblslpm_quirk) { 3011 /* 3012 * If the recommended BESL baseline is 0 or if the BESL deep is 3013 * less than 2, Microsoft's Windows 10 host usb stack will issue 3014 * a usb reset immediately after it receives the extended BOS 3015 * descriptor and the enumeration will fail. To maintain 3016 * compatibility with the Windows' usb stack, let's set the 3017 * recommended BESL baseline to 1 and clamp the BESL deep to be 3018 * within 2 to 15. 3019 */ 3020 params->besl_baseline = 1; 3021 if (dwc->is_utmi_l1_suspend) 3022 params->besl_deep = 3023 clamp_t(u8, dwc->hird_threshold, 2, 15); 3024 } 3025 3026 /* U1 Device exit Latency */ 3027 if (dwc->dis_u1_entry_quirk) 3028 params->bU1devExitLat = 0; 3029 else 3030 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT; 3031 3032 /* U2 Device exit Latency */ 3033 if (dwc->dis_u2_entry_quirk) 3034 params->bU2DevExitLat = 0; 3035 else 3036 params->bU2DevExitLat = 3037 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT); 3038 } 3039 3040 static void dwc3_gadget_set_speed(struct usb_gadget *g, 3041 enum usb_device_speed speed) 3042 { 3043 struct dwc3 *dwc = gadget_to_dwc(g); 3044 unsigned long flags; 3045 3046 spin_lock_irqsave(&dwc->lock, flags); 3047 dwc->gadget_max_speed = speed; 3048 spin_unlock_irqrestore(&dwc->lock, flags); 3049 } 3050 3051 static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g, 3052 enum usb_ssp_rate rate) 3053 { 3054 struct dwc3 *dwc = gadget_to_dwc(g); 3055 unsigned long flags; 3056 3057 spin_lock_irqsave(&dwc->lock, flags); 3058 dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS; 3059 dwc->gadget_ssp_rate = rate; 3060 spin_unlock_irqrestore(&dwc->lock, flags); 3061 } 3062 3063 static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA) 3064 { 3065 struct dwc3 *dwc = gadget_to_dwc(g); 3066 union power_supply_propval val = {0}; 3067 int ret; 3068 3069 if (dwc->usb2_phy) 3070 return usb_phy_set_power(dwc->usb2_phy, mA); 3071 3072 if (!dwc->usb_psy) 3073 return -EOPNOTSUPP; 3074 3075 val.intval = 1000 * mA; 3076 ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val); 3077 3078 return ret; 3079 } 3080 3081 /** 3082 * dwc3_gadget_check_config - ensure dwc3 can support the USB configuration 3083 * @g: pointer to the USB gadget 3084 * 3085 * Used to record the maximum number of endpoints being used in a USB composite 3086 * device. (across all configurations) This is to be used in the calculation 3087 * of the TXFIFO sizes when resizing internal memory for individual endpoints. 3088 * It will help ensured that the resizing logic reserves enough space for at 3089 * least one max packet. 3090 */ 3091 static int dwc3_gadget_check_config(struct usb_gadget *g) 3092 { 3093 struct dwc3 *dwc = gadget_to_dwc(g); 3094 struct usb_ep *ep; 3095 int fifo_size = 0; 3096 int ram1_depth; 3097 int ep_num = 0; 3098 3099 if (!dwc->do_fifo_resize) 3100 return 0; 3101 3102 list_for_each_entry(ep, &g->ep_list, ep_list) { 3103 /* Only interested in the IN endpoints */ 3104 if (ep->claimed && (ep->address & USB_DIR_IN)) 3105 ep_num++; 3106 } 3107 3108 if (ep_num <= dwc->max_cfg_eps) 3109 return 0; 3110 3111 /* Update the max number of eps in the composition */ 3112 dwc->max_cfg_eps = ep_num; 3113 3114 fifo_size = dwc3_gadget_calc_tx_fifo_size(dwc, dwc->max_cfg_eps); 3115 /* Based on the equation, increment by one for every ep */ 3116 fifo_size += dwc->max_cfg_eps; 3117 3118 /* Check if we can fit a single fifo per endpoint */ 3119 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7); 3120 if (fifo_size > ram1_depth) 3121 return -ENOMEM; 3122 3123 return 0; 3124 } 3125 3126 static void dwc3_gadget_async_callbacks(struct usb_gadget *g, bool enable) 3127 { 3128 struct dwc3 *dwc = gadget_to_dwc(g); 3129 unsigned long flags; 3130 3131 spin_lock_irqsave(&dwc->lock, flags); 3132 dwc->async_callbacks = enable; 3133 spin_unlock_irqrestore(&dwc->lock, flags); 3134 } 3135 3136 static const struct usb_gadget_ops dwc3_gadget_ops = { 3137 .get_frame = dwc3_gadget_get_frame, 3138 .wakeup = dwc3_gadget_wakeup, 3139 .func_wakeup = dwc3_gadget_func_wakeup, 3140 .set_remote_wakeup = dwc3_gadget_set_remote_wakeup, 3141 .set_selfpowered = dwc3_gadget_set_selfpowered, 3142 .pullup = dwc3_gadget_pullup, 3143 .udc_start = dwc3_gadget_start, 3144 .udc_stop = dwc3_gadget_stop, 3145 .udc_set_speed = dwc3_gadget_set_speed, 3146 .udc_set_ssp_rate = dwc3_gadget_set_ssp_rate, 3147 .get_config_params = dwc3_gadget_config_params, 3148 .vbus_draw = dwc3_gadget_vbus_draw, 3149 .check_config = dwc3_gadget_check_config, 3150 .udc_async_callbacks = dwc3_gadget_async_callbacks, 3151 }; 3152 3153 /* -------------------------------------------------------------------------- */ 3154 3155 static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep) 3156 { 3157 struct dwc3 *dwc = dep->dwc; 3158 3159 usb_ep_set_maxpacket_limit(&dep->endpoint, 512); 3160 dep->endpoint.maxburst = 1; 3161 dep->endpoint.ops = &dwc3_gadget_ep0_ops; 3162 if (!dep->direction) 3163 dwc->gadget->ep0 = &dep->endpoint; 3164 3165 dep->endpoint.caps.type_control = true; 3166 3167 return 0; 3168 } 3169 3170 static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep) 3171 { 3172 struct dwc3 *dwc = dep->dwc; 3173 u32 mdwidth; 3174 int size; 3175 int maxpacket; 3176 3177 mdwidth = dwc3_mdwidth(dwc); 3178 3179 /* MDWIDTH is represented in bits, we need it in bytes */ 3180 mdwidth /= 8; 3181 3182 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1)); 3183 if (DWC3_IP_IS(DWC3)) 3184 size = DWC3_GTXFIFOSIZ_TXFDEP(size); 3185 else 3186 size = DWC31_GTXFIFOSIZ_TXFDEP(size); 3187 3188 /* 3189 * maxpacket size is determined as part of the following, after assuming 3190 * a mult value of one maxpacket: 3191 * DWC3 revision 280A and prior: 3192 * fifo_size = mult * (max_packet / mdwidth) + 1; 3193 * maxpacket = mdwidth * (fifo_size - 1); 3194 * 3195 * DWC3 revision 290A and onwards: 3196 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1 3197 * maxpacket = mdwidth * ((fifo_size - 1) - 1) - mdwidth; 3198 */ 3199 if (DWC3_VER_IS_PRIOR(DWC3, 290A)) 3200 maxpacket = mdwidth * (size - 1); 3201 else 3202 maxpacket = mdwidth * ((size - 1) - 1) - mdwidth; 3203 3204 /* Functionally, space for one max packet is sufficient */ 3205 size = min_t(int, maxpacket, 1024); 3206 usb_ep_set_maxpacket_limit(&dep->endpoint, size); 3207 3208 dep->endpoint.max_streams = 16; 3209 dep->endpoint.ops = &dwc3_gadget_ep_ops; 3210 list_add_tail(&dep->endpoint.ep_list, 3211 &dwc->gadget->ep_list); 3212 dep->endpoint.caps.type_iso = true; 3213 dep->endpoint.caps.type_bulk = true; 3214 dep->endpoint.caps.type_int = true; 3215 3216 return dwc3_alloc_trb_pool(dep); 3217 } 3218 3219 static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep) 3220 { 3221 struct dwc3 *dwc = dep->dwc; 3222 u32 mdwidth; 3223 int size; 3224 3225 mdwidth = dwc3_mdwidth(dwc); 3226 3227 /* MDWIDTH is represented in bits, convert to bytes */ 3228 mdwidth /= 8; 3229 3230 /* All OUT endpoints share a single RxFIFO space */ 3231 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0)); 3232 if (DWC3_IP_IS(DWC3)) 3233 size = DWC3_GRXFIFOSIZ_RXFDEP(size); 3234 else 3235 size = DWC31_GRXFIFOSIZ_RXFDEP(size); 3236 3237 /* FIFO depth is in MDWDITH bytes */ 3238 size *= mdwidth; 3239 3240 /* 3241 * To meet performance requirement, a minimum recommended RxFIFO size 3242 * is defined as follow: 3243 * RxFIFO size >= (3 x MaxPacketSize) + 3244 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin) 3245 * 3246 * Then calculate the max packet limit as below. 3247 */ 3248 size -= (3 * 8) + 16; 3249 if (size < 0) 3250 size = 0; 3251 else 3252 size /= 3; 3253 3254 usb_ep_set_maxpacket_limit(&dep->endpoint, size); 3255 dep->endpoint.max_streams = 16; 3256 dep->endpoint.ops = &dwc3_gadget_ep_ops; 3257 list_add_tail(&dep->endpoint.ep_list, 3258 &dwc->gadget->ep_list); 3259 dep->endpoint.caps.type_iso = true; 3260 dep->endpoint.caps.type_bulk = true; 3261 dep->endpoint.caps.type_int = true; 3262 3263 return dwc3_alloc_trb_pool(dep); 3264 } 3265 3266 static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum) 3267 { 3268 struct dwc3_ep *dep; 3269 bool direction = epnum & 1; 3270 int ret; 3271 u8 num = epnum >> 1; 3272 3273 dep = kzalloc(sizeof(*dep), GFP_KERNEL); 3274 if (!dep) 3275 return -ENOMEM; 3276 3277 dep->dwc = dwc; 3278 dep->number = epnum; 3279 dep->direction = direction; 3280 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum); 3281 dwc->eps[epnum] = dep; 3282 dep->combo_num = 0; 3283 dep->start_cmd_status = 0; 3284 3285 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num, 3286 direction ? "in" : "out"); 3287 3288 dep->endpoint.name = dep->name; 3289 3290 if (!(dep->number > 1)) { 3291 dep->endpoint.desc = &dwc3_gadget_ep0_desc; 3292 dep->endpoint.comp_desc = NULL; 3293 } 3294 3295 if (num == 0) 3296 ret = dwc3_gadget_init_control_endpoint(dep); 3297 else if (direction) 3298 ret = dwc3_gadget_init_in_endpoint(dep); 3299 else 3300 ret = dwc3_gadget_init_out_endpoint(dep); 3301 3302 if (ret) 3303 return ret; 3304 3305 dep->endpoint.caps.dir_in = direction; 3306 dep->endpoint.caps.dir_out = !direction; 3307 3308 INIT_LIST_HEAD(&dep->pending_list); 3309 INIT_LIST_HEAD(&dep->started_list); 3310 INIT_LIST_HEAD(&dep->cancelled_list); 3311 3312 dwc3_debugfs_create_endpoint_dir(dep); 3313 3314 return 0; 3315 } 3316 3317 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total) 3318 { 3319 u8 epnum; 3320 3321 INIT_LIST_HEAD(&dwc->gadget->ep_list); 3322 3323 for (epnum = 0; epnum < total; epnum++) { 3324 int ret; 3325 3326 ret = dwc3_gadget_init_endpoint(dwc, epnum); 3327 if (ret) 3328 return ret; 3329 } 3330 3331 return 0; 3332 } 3333 3334 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc) 3335 { 3336 struct dwc3_ep *dep; 3337 u8 epnum; 3338 3339 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 3340 dep = dwc->eps[epnum]; 3341 if (!dep) 3342 continue; 3343 /* 3344 * Physical endpoints 0 and 1 are special; they form the 3345 * bi-directional USB endpoint 0. 3346 * 3347 * For those two physical endpoints, we don't allocate a TRB 3348 * pool nor do we add them the endpoints list. Due to that, we 3349 * shouldn't do these two operations otherwise we would end up 3350 * with all sorts of bugs when removing dwc3.ko. 3351 */ 3352 if (epnum != 0 && epnum != 1) { 3353 dwc3_free_trb_pool(dep); 3354 list_del(&dep->endpoint.ep_list); 3355 } 3356 3357 dwc3_debugfs_remove_endpoint_dir(dep); 3358 kfree(dep); 3359 } 3360 } 3361 3362 /* -------------------------------------------------------------------------- */ 3363 3364 static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep, 3365 struct dwc3_request *req, struct dwc3_trb *trb, 3366 const struct dwc3_event_depevt *event, int status, int chain) 3367 { 3368 unsigned int count; 3369 3370 dwc3_ep_inc_deq(dep); 3371 3372 trace_dwc3_complete_trb(dep, trb); 3373 req->num_trbs--; 3374 3375 /* 3376 * If we're in the middle of series of chained TRBs and we 3377 * receive a short transfer along the way, DWC3 will skip 3378 * through all TRBs including the last TRB in the chain (the 3379 * where CHN bit is zero. DWC3 will also avoid clearing HWO 3380 * bit and SW has to do it manually. 3381 * 3382 * We're going to do that here to avoid problems of HW trying 3383 * to use bogus TRBs for transfers. 3384 */ 3385 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO)) 3386 trb->ctrl &= ~DWC3_TRB_CTRL_HWO; 3387 3388 /* 3389 * For isochronous transfers, the first TRB in a service interval must 3390 * have the Isoc-First type. Track and report its interval frame number. 3391 */ 3392 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && 3393 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) { 3394 unsigned int frame_number; 3395 3396 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl); 3397 frame_number &= ~(dep->interval - 1); 3398 req->request.frame_number = frame_number; 3399 } 3400 3401 /* 3402 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If 3403 * this TRB points to the bounce buffer address, it's a MPS alignment 3404 * TRB. Don't add it to req->remaining calculation. 3405 */ 3406 if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) && 3407 trb->bph == upper_32_bits(dep->dwc->bounce_addr)) { 3408 trb->ctrl &= ~DWC3_TRB_CTRL_HWO; 3409 return 1; 3410 } 3411 3412 count = trb->size & DWC3_TRB_SIZE_MASK; 3413 req->remaining += count; 3414 3415 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN) 3416 return 1; 3417 3418 if (event->status & DEPEVT_STATUS_SHORT && !chain) 3419 return 1; 3420 3421 if ((trb->ctrl & DWC3_TRB_CTRL_ISP_IMI) && 3422 DWC3_TRB_SIZE_TRBSTS(trb->size) == DWC3_TRBSTS_MISSED_ISOC) 3423 return 1; 3424 3425 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) || 3426 (trb->ctrl & DWC3_TRB_CTRL_LST)) 3427 return 1; 3428 3429 return 0; 3430 } 3431 3432 static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep, 3433 struct dwc3_request *req, const struct dwc3_event_depevt *event, 3434 int status) 3435 { 3436 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue]; 3437 struct scatterlist *sg = req->sg; 3438 struct scatterlist *s; 3439 unsigned int num_queued = req->num_queued_sgs; 3440 unsigned int i; 3441 int ret = 0; 3442 3443 for_each_sg(sg, s, num_queued, i) { 3444 trb = &dep->trb_pool[dep->trb_dequeue]; 3445 3446 req->sg = sg_next(s); 3447 req->num_queued_sgs--; 3448 3449 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req, 3450 trb, event, status, true); 3451 if (ret) 3452 break; 3453 } 3454 3455 return ret; 3456 } 3457 3458 static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep, 3459 struct dwc3_request *req, const struct dwc3_event_depevt *event, 3460 int status) 3461 { 3462 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue]; 3463 3464 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb, 3465 event, status, false); 3466 } 3467 3468 static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req) 3469 { 3470 return req->num_pending_sgs == 0 && req->num_queued_sgs == 0; 3471 } 3472 3473 static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep, 3474 const struct dwc3_event_depevt *event, 3475 struct dwc3_request *req, int status) 3476 { 3477 int request_status; 3478 int ret; 3479 3480 if (req->request.num_mapped_sgs) 3481 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event, 3482 status); 3483 else 3484 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event, 3485 status); 3486 3487 req->request.actual = req->request.length - req->remaining; 3488 3489 if (!dwc3_gadget_ep_request_completed(req)) 3490 goto out; 3491 3492 if (req->needs_extra_trb) { 3493 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event, 3494 status); 3495 req->needs_extra_trb = false; 3496 } 3497 3498 /* 3499 * The event status only reflects the status of the TRB with IOC set. 3500 * For the requests that don't set interrupt on completion, the driver 3501 * needs to check and return the status of the completed TRBs associated 3502 * with the request. Use the status of the last TRB of the request. 3503 */ 3504 if (req->request.no_interrupt) { 3505 struct dwc3_trb *trb; 3506 3507 trb = dwc3_ep_prev_trb(dep, dep->trb_dequeue); 3508 switch (DWC3_TRB_SIZE_TRBSTS(trb->size)) { 3509 case DWC3_TRBSTS_MISSED_ISOC: 3510 /* Isoc endpoint only */ 3511 request_status = -EXDEV; 3512 break; 3513 case DWC3_TRB_STS_XFER_IN_PROG: 3514 /* Applicable when End Transfer with ForceRM=0 */ 3515 case DWC3_TRBSTS_SETUP_PENDING: 3516 /* Control endpoint only */ 3517 case DWC3_TRBSTS_OK: 3518 default: 3519 request_status = 0; 3520 break; 3521 } 3522 } else { 3523 request_status = status; 3524 } 3525 3526 dwc3_gadget_giveback(dep, req, request_status); 3527 3528 out: 3529 return ret; 3530 } 3531 3532 static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep, 3533 const struct dwc3_event_depevt *event, int status) 3534 { 3535 struct dwc3_request *req; 3536 3537 while (!list_empty(&dep->started_list)) { 3538 int ret; 3539 3540 req = next_request(&dep->started_list); 3541 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event, 3542 req, status); 3543 if (ret) 3544 break; 3545 /* 3546 * The endpoint is disabled, let the dwc3_remove_requests() 3547 * handle the cleanup. 3548 */ 3549 if (!dep->endpoint.desc) 3550 break; 3551 } 3552 } 3553 3554 static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep) 3555 { 3556 struct dwc3_request *req; 3557 struct dwc3 *dwc = dep->dwc; 3558 3559 if (!dep->endpoint.desc || !dwc->pullups_connected || 3560 !dwc->connected) 3561 return false; 3562 3563 if (!list_empty(&dep->pending_list)) 3564 return true; 3565 3566 /* 3567 * We only need to check the first entry of the started list. We can 3568 * assume the completed requests are removed from the started list. 3569 */ 3570 req = next_request(&dep->started_list); 3571 if (!req) 3572 return false; 3573 3574 return !dwc3_gadget_ep_request_completed(req); 3575 } 3576 3577 static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep, 3578 const struct dwc3_event_depevt *event) 3579 { 3580 dep->frame_number = event->parameters; 3581 } 3582 3583 static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep, 3584 const struct dwc3_event_depevt *event, int status) 3585 { 3586 struct dwc3 *dwc = dep->dwc; 3587 bool no_started_trb = true; 3588 3589 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status); 3590 3591 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) 3592 goto out; 3593 3594 if (!dep->endpoint.desc) 3595 return no_started_trb; 3596 3597 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && 3598 list_empty(&dep->started_list) && 3599 (list_empty(&dep->pending_list) || status == -EXDEV)) 3600 dwc3_stop_active_transfer(dep, true, true); 3601 else if (dwc3_gadget_ep_should_continue(dep)) 3602 if (__dwc3_gadget_kick_transfer(dep) == 0) 3603 no_started_trb = false; 3604 3605 out: 3606 /* 3607 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround. 3608 * See dwc3_gadget_linksts_change_interrupt() for 1st half. 3609 */ 3610 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) { 3611 u32 reg; 3612 int i; 3613 3614 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { 3615 dep = dwc->eps[i]; 3616 3617 if (!(dep->flags & DWC3_EP_ENABLED)) 3618 continue; 3619 3620 if (!list_empty(&dep->started_list)) 3621 return no_started_trb; 3622 } 3623 3624 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 3625 reg |= dwc->u1u2; 3626 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 3627 3628 dwc->u1u2 = 0; 3629 } 3630 3631 return no_started_trb; 3632 } 3633 3634 static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep, 3635 const struct dwc3_event_depevt *event) 3636 { 3637 int status = 0; 3638 3639 if (!dep->endpoint.desc) 3640 return; 3641 3642 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) 3643 dwc3_gadget_endpoint_frame_from_event(dep, event); 3644 3645 if (event->status & DEPEVT_STATUS_BUSERR) 3646 status = -ECONNRESET; 3647 3648 if (event->status & DEPEVT_STATUS_MISSED_ISOC) 3649 status = -EXDEV; 3650 3651 dwc3_gadget_endpoint_trbs_complete(dep, event, status); 3652 } 3653 3654 static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep, 3655 const struct dwc3_event_depevt *event) 3656 { 3657 int status = 0; 3658 3659 dep->flags &= ~DWC3_EP_TRANSFER_STARTED; 3660 3661 if (event->status & DEPEVT_STATUS_BUSERR) 3662 status = -ECONNRESET; 3663 3664 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status)) 3665 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE; 3666 } 3667 3668 static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep, 3669 const struct dwc3_event_depevt *event) 3670 { 3671 dwc3_gadget_endpoint_frame_from_event(dep, event); 3672 3673 /* 3674 * The XferNotReady event is generated only once before the endpoint 3675 * starts. It will be generated again when END_TRANSFER command is 3676 * issued. For some controller versions, the XferNotReady event may be 3677 * generated while the END_TRANSFER command is still in process. Ignore 3678 * it and wait for the next XferNotReady event after the command is 3679 * completed. 3680 */ 3681 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) 3682 return; 3683 3684 (void) __dwc3_gadget_start_isoc(dep); 3685 } 3686 3687 static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep, 3688 const struct dwc3_event_depevt *event) 3689 { 3690 u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters); 3691 3692 if (cmd != DWC3_DEPCMD_ENDTRANSFER) 3693 return; 3694 3695 /* 3696 * The END_TRANSFER command will cause the controller to generate a 3697 * NoStream Event, and it's not due to the host DP NoStream rejection. 3698 * Ignore the next NoStream event. 3699 */ 3700 if (dep->stream_capable) 3701 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM; 3702 3703 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING; 3704 dep->flags &= ~DWC3_EP_TRANSFER_STARTED; 3705 dwc3_gadget_ep_cleanup_cancelled_requests(dep); 3706 3707 if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) { 3708 struct dwc3 *dwc = dep->dwc; 3709 3710 dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL; 3711 if (dwc3_send_clear_stall_ep_cmd(dep)) { 3712 struct usb_ep *ep0 = &dwc->eps[0]->endpoint; 3713 3714 dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name); 3715 if (dwc->delayed_status) 3716 __dwc3_gadget_ep0_set_halt(ep0, 1); 3717 return; 3718 } 3719 3720 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE); 3721 if (dwc->clear_stall_protocol == dep->number) 3722 dwc3_ep0_send_delayed_status(dwc); 3723 } 3724 3725 if ((dep->flags & DWC3_EP_DELAY_START) && 3726 !usb_endpoint_xfer_isoc(dep->endpoint.desc)) 3727 __dwc3_gadget_kick_transfer(dep); 3728 3729 dep->flags &= ~DWC3_EP_DELAY_START; 3730 } 3731 3732 static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep, 3733 const struct dwc3_event_depevt *event) 3734 { 3735 struct dwc3 *dwc = dep->dwc; 3736 3737 if (event->status == DEPEVT_STREAMEVT_FOUND) { 3738 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED; 3739 goto out; 3740 } 3741 3742 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */ 3743 switch (event->parameters) { 3744 case DEPEVT_STREAM_PRIME: 3745 /* 3746 * If the host can properly transition the endpoint state from 3747 * idle to prime after a NoStream rejection, there's no need to 3748 * force restarting the endpoint to reinitiate the stream. To 3749 * simplify the check, assume the host follows the USB spec if 3750 * it primed the endpoint more than once. 3751 */ 3752 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) { 3753 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED) 3754 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM; 3755 else 3756 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED; 3757 } 3758 3759 break; 3760 case DEPEVT_STREAM_NOSTREAM: 3761 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) || 3762 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) || 3763 (!DWC3_MST_CAPABLE(&dwc->hwparams) && 3764 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))) 3765 break; 3766 3767 /* 3768 * If the host rejects a stream due to no active stream, by the 3769 * USB and xHCI spec, the endpoint will be put back to idle 3770 * state. When the host is ready (buffer added/updated), it will 3771 * prime the endpoint to inform the usb device controller. This 3772 * triggers the device controller to issue ERDY to restart the 3773 * stream. However, some hosts don't follow this and keep the 3774 * endpoint in the idle state. No prime will come despite host 3775 * streams are updated, and the device controller will not be 3776 * triggered to generate ERDY to move the next stream data. To 3777 * workaround this and maintain compatibility with various 3778 * hosts, force to reinitiate the stream until the host is ready 3779 * instead of waiting for the host to prime the endpoint. 3780 */ 3781 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) { 3782 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME; 3783 3784 dwc3_send_gadget_generic_command(dwc, cmd, dep->number); 3785 } else { 3786 dep->flags |= DWC3_EP_DELAY_START; 3787 dwc3_stop_active_transfer(dep, true, true); 3788 return; 3789 } 3790 break; 3791 } 3792 3793 out: 3794 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM; 3795 } 3796 3797 static void dwc3_endpoint_interrupt(struct dwc3 *dwc, 3798 const struct dwc3_event_depevt *event) 3799 { 3800 struct dwc3_ep *dep; 3801 u8 epnum = event->endpoint_number; 3802 3803 dep = dwc->eps[epnum]; 3804 3805 if (!(dep->flags & DWC3_EP_ENABLED)) { 3806 if ((epnum > 1) && !(dep->flags & DWC3_EP_TRANSFER_STARTED)) 3807 return; 3808 3809 /* Handle only EPCMDCMPLT when EP disabled */ 3810 if ((event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT) && 3811 !(epnum <= 1 && event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE)) 3812 return; 3813 } 3814 3815 if (epnum == 0 || epnum == 1) { 3816 dwc3_ep0_interrupt(dwc, event); 3817 return; 3818 } 3819 3820 switch (event->endpoint_event) { 3821 case DWC3_DEPEVT_XFERINPROGRESS: 3822 dwc3_gadget_endpoint_transfer_in_progress(dep, event); 3823 break; 3824 case DWC3_DEPEVT_XFERNOTREADY: 3825 dwc3_gadget_endpoint_transfer_not_ready(dep, event); 3826 break; 3827 case DWC3_DEPEVT_EPCMDCMPLT: 3828 dwc3_gadget_endpoint_command_complete(dep, event); 3829 break; 3830 case DWC3_DEPEVT_XFERCOMPLETE: 3831 dwc3_gadget_endpoint_transfer_complete(dep, event); 3832 break; 3833 case DWC3_DEPEVT_STREAMEVT: 3834 dwc3_gadget_endpoint_stream_event(dep, event); 3835 break; 3836 case DWC3_DEPEVT_RXTXFIFOEVT: 3837 break; 3838 default: 3839 dev_err(dwc->dev, "unknown endpoint event %d\n", event->endpoint_event); 3840 break; 3841 } 3842 } 3843 3844 static void dwc3_disconnect_gadget(struct dwc3 *dwc) 3845 { 3846 if (dwc->async_callbacks && dwc->gadget_driver->disconnect) { 3847 spin_unlock(&dwc->lock); 3848 dwc->gadget_driver->disconnect(dwc->gadget); 3849 spin_lock(&dwc->lock); 3850 } 3851 } 3852 3853 static void dwc3_suspend_gadget(struct dwc3 *dwc) 3854 { 3855 if (dwc->async_callbacks && dwc->gadget_driver->suspend) { 3856 spin_unlock(&dwc->lock); 3857 dwc->gadget_driver->suspend(dwc->gadget); 3858 spin_lock(&dwc->lock); 3859 } 3860 } 3861 3862 static void dwc3_resume_gadget(struct dwc3 *dwc) 3863 { 3864 if (dwc->async_callbacks && dwc->gadget_driver->resume) { 3865 spin_unlock(&dwc->lock); 3866 dwc->gadget_driver->resume(dwc->gadget); 3867 spin_lock(&dwc->lock); 3868 } 3869 } 3870 3871 static void dwc3_reset_gadget(struct dwc3 *dwc) 3872 { 3873 if (!dwc->gadget_driver) 3874 return; 3875 3876 if (dwc->async_callbacks && dwc->gadget->speed != USB_SPEED_UNKNOWN) { 3877 spin_unlock(&dwc->lock); 3878 usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver); 3879 spin_lock(&dwc->lock); 3880 } 3881 } 3882 3883 void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, 3884 bool interrupt) 3885 { 3886 struct dwc3 *dwc = dep->dwc; 3887 3888 /* 3889 * Only issue End Transfer command to the control endpoint of a started 3890 * Data Phase. Typically we should only do so in error cases such as 3891 * invalid/unexpected direction as described in the control transfer 3892 * flow of the programming guide. 3893 */ 3894 if (dep->number <= 1 && dwc->ep0state != EP0_DATA_PHASE) 3895 return; 3896 3897 if (interrupt && (dep->flags & DWC3_EP_DELAY_STOP)) 3898 return; 3899 3900 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) || 3901 (dep->flags & DWC3_EP_END_TRANSFER_PENDING)) 3902 return; 3903 3904 /* 3905 * If a Setup packet is received but yet to DMA out, the controller will 3906 * not process the End Transfer command of any endpoint. Polling of its 3907 * DEPCMD.CmdAct may block setting up TRB for Setup packet, causing a 3908 * timeout. Delay issuing the End Transfer command until the Setup TRB is 3909 * prepared. 3910 */ 3911 if (dwc->ep0state != EP0_SETUP_PHASE && !dwc->delayed_status) { 3912 dep->flags |= DWC3_EP_DELAY_STOP; 3913 return; 3914 } 3915 3916 /* 3917 * NOTICE: We are violating what the Databook says about the 3918 * EndTransfer command. Ideally we would _always_ wait for the 3919 * EndTransfer Command Completion IRQ, but that's causing too 3920 * much trouble synchronizing between us and gadget driver. 3921 * 3922 * We have discussed this with the IP Provider and it was 3923 * suggested to giveback all requests here. 3924 * 3925 * Note also that a similar handling was tested by Synopsys 3926 * (thanks a lot Paul) and nothing bad has come out of it. 3927 * In short, what we're doing is issuing EndTransfer with 3928 * CMDIOC bit set and delay kicking transfer until the 3929 * EndTransfer command had completed. 3930 * 3931 * As of IP version 3.10a of the DWC_usb3 IP, the controller 3932 * supports a mode to work around the above limitation. The 3933 * software can poll the CMDACT bit in the DEPCMD register 3934 * after issuing a EndTransfer command. This mode is enabled 3935 * by writing GUCTL2[14]. This polling is already done in the 3936 * dwc3_send_gadget_ep_cmd() function so if the mode is 3937 * enabled, the EndTransfer command will have completed upon 3938 * returning from this function. 3939 * 3940 * This mode is NOT available on the DWC_usb31 IP. In this 3941 * case, if the IOC bit is not set, then delay by 1ms 3942 * after issuing the EndTransfer command. This allows for the 3943 * controller to handle the command completely before DWC3 3944 * remove requests attempts to unmap USB request buffers. 3945 */ 3946 3947 __dwc3_stop_active_transfer(dep, force, interrupt); 3948 } 3949 3950 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc) 3951 { 3952 u32 epnum; 3953 3954 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 3955 struct dwc3_ep *dep; 3956 int ret; 3957 3958 dep = dwc->eps[epnum]; 3959 if (!dep) 3960 continue; 3961 3962 if (!(dep->flags & DWC3_EP_STALL)) 3963 continue; 3964 3965 dep->flags &= ~DWC3_EP_STALL; 3966 3967 ret = dwc3_send_clear_stall_ep_cmd(dep); 3968 WARN_ON_ONCE(ret); 3969 } 3970 } 3971 3972 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc) 3973 { 3974 int reg; 3975 3976 dwc->suspended = false; 3977 3978 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET); 3979 3980 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 3981 reg &= ~DWC3_DCTL_INITU1ENA; 3982 reg &= ~DWC3_DCTL_INITU2ENA; 3983 dwc3_gadget_dctl_write_safe(dwc, reg); 3984 3985 dwc->connected = false; 3986 3987 dwc3_disconnect_gadget(dwc); 3988 3989 dwc->gadget->speed = USB_SPEED_UNKNOWN; 3990 dwc->setup_packet_pending = false; 3991 dwc->gadget->wakeup_armed = false; 3992 dwc3_gadget_enable_linksts_evts(dwc, false); 3993 usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED); 3994 3995 dwc3_ep0_reset_state(dwc); 3996 3997 /* 3998 * Request PM idle to address condition where usage count is 3999 * already decremented to zero, but waiting for the disconnect 4000 * interrupt to set dwc->connected to FALSE. 4001 */ 4002 pm_request_idle(dwc->dev); 4003 } 4004 4005 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc) 4006 { 4007 u32 reg; 4008 4009 dwc->suspended = false; 4010 4011 /* 4012 * Ideally, dwc3_reset_gadget() would trigger the function 4013 * drivers to stop any active transfers through ep disable. 4014 * However, for functions which defer ep disable, such as mass 4015 * storage, we will need to rely on the call to stop active 4016 * transfers here, and avoid allowing of request queuing. 4017 */ 4018 dwc->connected = false; 4019 4020 /* 4021 * WORKAROUND: DWC3 revisions <1.88a have an issue which 4022 * would cause a missing Disconnect Event if there's a 4023 * pending Setup Packet in the FIFO. 4024 * 4025 * There's no suggested workaround on the official Bug 4026 * report, which states that "unless the driver/application 4027 * is doing any special handling of a disconnect event, 4028 * there is no functional issue". 4029 * 4030 * Unfortunately, it turns out that we _do_ some special 4031 * handling of a disconnect event, namely complete all 4032 * pending transfers, notify gadget driver of the 4033 * disconnection, and so on. 4034 * 4035 * Our suggested workaround is to follow the Disconnect 4036 * Event steps here, instead, based on a setup_packet_pending 4037 * flag. Such flag gets set whenever we have a SETUP_PENDING 4038 * status for EP0 TRBs and gets cleared on XferComplete for the 4039 * same endpoint. 4040 * 4041 * Refers to: 4042 * 4043 * STAR#9000466709: RTL: Device : Disconnect event not 4044 * generated if setup packet pending in FIFO 4045 */ 4046 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) { 4047 if (dwc->setup_packet_pending) 4048 dwc3_gadget_disconnect_interrupt(dwc); 4049 } 4050 4051 dwc3_reset_gadget(dwc); 4052 4053 /* 4054 * From SNPS databook section 8.1.2, the EP0 should be in setup 4055 * phase. So ensure that EP0 is in setup phase by issuing a stall 4056 * and restart if EP0 is not in setup phase. 4057 */ 4058 dwc3_ep0_reset_state(dwc); 4059 4060 /* 4061 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a 4062 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW 4063 * needs to ensure that it sends "a DEPENDXFER command for any active 4064 * transfers." 4065 */ 4066 dwc3_stop_active_transfers(dwc); 4067 dwc->connected = true; 4068 4069 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 4070 reg &= ~DWC3_DCTL_TSTCTRL_MASK; 4071 dwc3_gadget_dctl_write_safe(dwc, reg); 4072 dwc->test_mode = false; 4073 dwc->gadget->wakeup_armed = false; 4074 dwc3_gadget_enable_linksts_evts(dwc, false); 4075 dwc3_clear_stall_all_ep(dwc); 4076 4077 /* Reset device address to zero */ 4078 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 4079 reg &= ~(DWC3_DCFG_DEVADDR_MASK); 4080 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 4081 } 4082 4083 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc) 4084 { 4085 struct dwc3_ep *dep; 4086 int ret; 4087 u32 reg; 4088 u8 lanes = 1; 4089 u8 speed; 4090 4091 if (!dwc->softconnect) 4092 return; 4093 4094 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 4095 speed = reg & DWC3_DSTS_CONNECTSPD; 4096 dwc->speed = speed; 4097 4098 if (DWC3_IP_IS(DWC32)) 4099 lanes = DWC3_DSTS_CONNLANES(reg) + 1; 4100 4101 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN; 4102 4103 /* 4104 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed 4105 * each time on Connect Done. 4106 * 4107 * Currently we always use the reset value. If any platform 4108 * wants to set this to a different value, we need to add a 4109 * setting and update GCTL.RAMCLKSEL here. 4110 */ 4111 4112 switch (speed) { 4113 case DWC3_DSTS_SUPERSPEED_PLUS: 4114 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); 4115 dwc->gadget->ep0->maxpacket = 512; 4116 dwc->gadget->speed = USB_SPEED_SUPER_PLUS; 4117 4118 if (lanes > 1) 4119 dwc->gadget->ssp_rate = USB_SSP_GEN_2x2; 4120 else 4121 dwc->gadget->ssp_rate = USB_SSP_GEN_2x1; 4122 break; 4123 case DWC3_DSTS_SUPERSPEED: 4124 /* 4125 * WORKAROUND: DWC3 revisions <1.90a have an issue which 4126 * would cause a missing USB3 Reset event. 4127 * 4128 * In such situations, we should force a USB3 Reset 4129 * event by calling our dwc3_gadget_reset_interrupt() 4130 * routine. 4131 * 4132 * Refers to: 4133 * 4134 * STAR#9000483510: RTL: SS : USB3 reset event may 4135 * not be generated always when the link enters poll 4136 */ 4137 if (DWC3_VER_IS_PRIOR(DWC3, 190A)) 4138 dwc3_gadget_reset_interrupt(dwc); 4139 4140 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); 4141 dwc->gadget->ep0->maxpacket = 512; 4142 dwc->gadget->speed = USB_SPEED_SUPER; 4143 4144 if (lanes > 1) { 4145 dwc->gadget->speed = USB_SPEED_SUPER_PLUS; 4146 dwc->gadget->ssp_rate = USB_SSP_GEN_1x2; 4147 } 4148 break; 4149 case DWC3_DSTS_HIGHSPEED: 4150 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); 4151 dwc->gadget->ep0->maxpacket = 64; 4152 dwc->gadget->speed = USB_SPEED_HIGH; 4153 break; 4154 case DWC3_DSTS_FULLSPEED: 4155 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); 4156 dwc->gadget->ep0->maxpacket = 64; 4157 dwc->gadget->speed = USB_SPEED_FULL; 4158 break; 4159 } 4160 4161 dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket; 4162 4163 /* Enable USB2 LPM Capability */ 4164 4165 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) && 4166 !dwc->usb2_gadget_lpm_disable && 4167 (speed != DWC3_DSTS_SUPERSPEED) && 4168 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) { 4169 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 4170 reg |= DWC3_DCFG_LPM_CAP; 4171 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 4172 4173 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 4174 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN); 4175 4176 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold | 4177 (dwc->is_utmi_l1_suspend << 4)); 4178 4179 /* 4180 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and 4181 * DCFG.LPMCap is set, core responses with an ACK and the 4182 * BESL value in the LPM token is less than or equal to LPM 4183 * NYET threshold. 4184 */ 4185 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum, 4186 "LPM Erratum not available on dwc3 revisions < 2.40a\n"); 4187 4188 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A)) 4189 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold); 4190 4191 dwc3_gadget_dctl_write_safe(dwc, reg); 4192 } else { 4193 if (dwc->usb2_gadget_lpm_disable) { 4194 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 4195 reg &= ~DWC3_DCFG_LPM_CAP; 4196 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 4197 } 4198 4199 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 4200 reg &= ~DWC3_DCTL_HIRD_THRES_MASK; 4201 dwc3_gadget_dctl_write_safe(dwc, reg); 4202 } 4203 4204 dep = dwc->eps[0]; 4205 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY); 4206 if (ret) { 4207 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 4208 return; 4209 } 4210 4211 dep = dwc->eps[1]; 4212 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY); 4213 if (ret) { 4214 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 4215 return; 4216 } 4217 4218 /* 4219 * Configure PHY via GUSB3PIPECTLn if required. 4220 * 4221 * Update GTXFIFOSIZn 4222 * 4223 * In both cases reset values should be sufficient. 4224 */ 4225 } 4226 4227 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc, unsigned int evtinfo) 4228 { 4229 dwc->suspended = false; 4230 4231 /* 4232 * TODO take core out of low power mode when that's 4233 * implemented. 4234 */ 4235 4236 if (dwc->async_callbacks && dwc->gadget_driver->resume) { 4237 spin_unlock(&dwc->lock); 4238 dwc->gadget_driver->resume(dwc->gadget); 4239 spin_lock(&dwc->lock); 4240 } 4241 4242 dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK; 4243 } 4244 4245 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc, 4246 unsigned int evtinfo) 4247 { 4248 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; 4249 unsigned int pwropt; 4250 4251 /* 4252 * WORKAROUND: DWC3 < 2.50a have an issue when configured without 4253 * Hibernation mode enabled which would show up when device detects 4254 * host-initiated U3 exit. 4255 * 4256 * In that case, device will generate a Link State Change Interrupt 4257 * from U3 to RESUME which is only necessary if Hibernation is 4258 * configured in. 4259 * 4260 * There are no functional changes due to such spurious event and we 4261 * just need to ignore it. 4262 * 4263 * Refers to: 4264 * 4265 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation 4266 * operational mode 4267 */ 4268 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1); 4269 if (DWC3_VER_IS_PRIOR(DWC3, 250A) && 4270 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) { 4271 if ((dwc->link_state == DWC3_LINK_STATE_U3) && 4272 (next == DWC3_LINK_STATE_RESUME)) { 4273 return; 4274 } 4275 } 4276 4277 /* 4278 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending 4279 * on the link partner, the USB session might do multiple entry/exit 4280 * of low power states before a transfer takes place. 4281 * 4282 * Due to this problem, we might experience lower throughput. The 4283 * suggested workaround is to disable DCTL[12:9] bits if we're 4284 * transitioning from U1/U2 to U0 and enable those bits again 4285 * after a transfer completes and there are no pending transfers 4286 * on any of the enabled endpoints. 4287 * 4288 * This is the first half of that workaround. 4289 * 4290 * Refers to: 4291 * 4292 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us 4293 * core send LGO_Ux entering U0 4294 */ 4295 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) { 4296 if (next == DWC3_LINK_STATE_U0) { 4297 u32 u1u2; 4298 u32 reg; 4299 4300 switch (dwc->link_state) { 4301 case DWC3_LINK_STATE_U1: 4302 case DWC3_LINK_STATE_U2: 4303 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 4304 u1u2 = reg & (DWC3_DCTL_INITU2ENA 4305 | DWC3_DCTL_ACCEPTU2ENA 4306 | DWC3_DCTL_INITU1ENA 4307 | DWC3_DCTL_ACCEPTU1ENA); 4308 4309 if (!dwc->u1u2) 4310 dwc->u1u2 = reg & u1u2; 4311 4312 reg &= ~u1u2; 4313 4314 dwc3_gadget_dctl_write_safe(dwc, reg); 4315 break; 4316 default: 4317 /* do nothing */ 4318 break; 4319 } 4320 } 4321 } 4322 4323 switch (next) { 4324 case DWC3_LINK_STATE_U0: 4325 if (dwc->gadget->wakeup_armed) { 4326 dwc3_gadget_enable_linksts_evts(dwc, false); 4327 dwc3_resume_gadget(dwc); 4328 dwc->suspended = false; 4329 } 4330 break; 4331 case DWC3_LINK_STATE_U1: 4332 if (dwc->speed == USB_SPEED_SUPER) 4333 dwc3_suspend_gadget(dwc); 4334 break; 4335 case DWC3_LINK_STATE_U2: 4336 case DWC3_LINK_STATE_U3: 4337 dwc3_suspend_gadget(dwc); 4338 break; 4339 case DWC3_LINK_STATE_RESUME: 4340 dwc3_resume_gadget(dwc); 4341 break; 4342 default: 4343 /* do nothing */ 4344 break; 4345 } 4346 4347 dwc->link_state = next; 4348 } 4349 4350 static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc, 4351 unsigned int evtinfo) 4352 { 4353 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; 4354 4355 if (!dwc->suspended && next == DWC3_LINK_STATE_U3) { 4356 dwc->suspended = true; 4357 dwc3_suspend_gadget(dwc); 4358 } 4359 4360 dwc->link_state = next; 4361 } 4362 4363 static void dwc3_gadget_interrupt(struct dwc3 *dwc, 4364 const struct dwc3_event_devt *event) 4365 { 4366 switch (event->type) { 4367 case DWC3_DEVICE_EVENT_DISCONNECT: 4368 dwc3_gadget_disconnect_interrupt(dwc); 4369 break; 4370 case DWC3_DEVICE_EVENT_RESET: 4371 dwc3_gadget_reset_interrupt(dwc); 4372 break; 4373 case DWC3_DEVICE_EVENT_CONNECT_DONE: 4374 dwc3_gadget_conndone_interrupt(dwc); 4375 break; 4376 case DWC3_DEVICE_EVENT_WAKEUP: 4377 dwc3_gadget_wakeup_interrupt(dwc, event->event_info); 4378 break; 4379 case DWC3_DEVICE_EVENT_HIBER_REQ: 4380 dev_WARN_ONCE(dwc->dev, true, "unexpected hibernation event\n"); 4381 break; 4382 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE: 4383 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info); 4384 break; 4385 case DWC3_DEVICE_EVENT_SUSPEND: 4386 /* It changed to be suspend event for version 2.30a and above */ 4387 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) 4388 dwc3_gadget_suspend_interrupt(dwc, event->event_info); 4389 break; 4390 case DWC3_DEVICE_EVENT_SOF: 4391 case DWC3_DEVICE_EVENT_ERRATIC_ERROR: 4392 case DWC3_DEVICE_EVENT_CMD_CMPL: 4393 case DWC3_DEVICE_EVENT_OVERFLOW: 4394 break; 4395 default: 4396 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type); 4397 } 4398 } 4399 4400 static void dwc3_process_event_entry(struct dwc3 *dwc, 4401 const union dwc3_event *event) 4402 { 4403 trace_dwc3_event(event->raw, dwc); 4404 4405 if (!event->type.is_devspec) 4406 dwc3_endpoint_interrupt(dwc, &event->depevt); 4407 else if (event->type.type == DWC3_EVENT_TYPE_DEV) 4408 dwc3_gadget_interrupt(dwc, &event->devt); 4409 else 4410 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw); 4411 } 4412 4413 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt) 4414 { 4415 struct dwc3 *dwc = evt->dwc; 4416 irqreturn_t ret = IRQ_NONE; 4417 int left; 4418 4419 left = evt->count; 4420 4421 if (!(evt->flags & DWC3_EVENT_PENDING)) 4422 return IRQ_NONE; 4423 4424 while (left > 0) { 4425 union dwc3_event event; 4426 4427 event.raw = *(u32 *) (evt->cache + evt->lpos); 4428 4429 dwc3_process_event_entry(dwc, &event); 4430 4431 /* 4432 * FIXME we wrap around correctly to the next entry as 4433 * almost all entries are 4 bytes in size. There is one 4434 * entry which has 12 bytes which is a regular entry 4435 * followed by 8 bytes data. ATM I don't know how 4436 * things are organized if we get next to the a 4437 * boundary so I worry about that once we try to handle 4438 * that. 4439 */ 4440 evt->lpos = (evt->lpos + 4) % evt->length; 4441 left -= 4; 4442 } 4443 4444 evt->count = 0; 4445 ret = IRQ_HANDLED; 4446 4447 /* Unmask interrupt */ 4448 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), 4449 DWC3_GEVNTSIZ_SIZE(evt->length)); 4450 4451 if (dwc->imod_interval) { 4452 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB); 4453 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval); 4454 } 4455 4456 /* Keep the clearing of DWC3_EVENT_PENDING at the end */ 4457 evt->flags &= ~DWC3_EVENT_PENDING; 4458 4459 return ret; 4460 } 4461 4462 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt) 4463 { 4464 struct dwc3_event_buffer *evt = _evt; 4465 struct dwc3 *dwc = evt->dwc; 4466 unsigned long flags; 4467 irqreturn_t ret = IRQ_NONE; 4468 4469 local_bh_disable(); 4470 spin_lock_irqsave(&dwc->lock, flags); 4471 ret = dwc3_process_event_buf(evt); 4472 spin_unlock_irqrestore(&dwc->lock, flags); 4473 local_bh_enable(); 4474 4475 return ret; 4476 } 4477 4478 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt) 4479 { 4480 struct dwc3 *dwc = evt->dwc; 4481 u32 amount; 4482 u32 count; 4483 4484 if (pm_runtime_suspended(dwc->dev)) { 4485 dwc->pending_events = true; 4486 /* 4487 * Trigger runtime resume. The get() function will be balanced 4488 * after processing the pending events in dwc3_process_pending 4489 * events(). 4490 */ 4491 pm_runtime_get(dwc->dev); 4492 disable_irq_nosync(dwc->irq_gadget); 4493 return IRQ_HANDLED; 4494 } 4495 4496 /* 4497 * With PCIe legacy interrupt, test shows that top-half irq handler can 4498 * be called again after HW interrupt deassertion. Check if bottom-half 4499 * irq event handler completes before caching new event to prevent 4500 * losing events. 4501 */ 4502 if (evt->flags & DWC3_EVENT_PENDING) 4503 return IRQ_HANDLED; 4504 4505 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0)); 4506 count &= DWC3_GEVNTCOUNT_MASK; 4507 if (!count) 4508 return IRQ_NONE; 4509 4510 evt->count = count; 4511 evt->flags |= DWC3_EVENT_PENDING; 4512 4513 /* Mask interrupt */ 4514 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), 4515 DWC3_GEVNTSIZ_INTMASK | DWC3_GEVNTSIZ_SIZE(evt->length)); 4516 4517 amount = min(count, evt->length - evt->lpos); 4518 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount); 4519 4520 if (amount < count) 4521 memcpy(evt->cache, evt->buf, count - amount); 4522 4523 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count); 4524 4525 return IRQ_WAKE_THREAD; 4526 } 4527 4528 static irqreturn_t dwc3_interrupt(int irq, void *_evt) 4529 { 4530 struct dwc3_event_buffer *evt = _evt; 4531 4532 return dwc3_check_event_buf(evt); 4533 } 4534 4535 static int dwc3_gadget_get_irq(struct dwc3 *dwc) 4536 { 4537 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev); 4538 int irq; 4539 4540 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral"); 4541 if (irq > 0) 4542 goto out; 4543 4544 if (irq == -EPROBE_DEFER) 4545 goto out; 4546 4547 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3"); 4548 if (irq > 0) 4549 goto out; 4550 4551 if (irq == -EPROBE_DEFER) 4552 goto out; 4553 4554 irq = platform_get_irq(dwc3_pdev, 0); 4555 4556 out: 4557 return irq; 4558 } 4559 4560 static void dwc_gadget_release(struct device *dev) 4561 { 4562 struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev); 4563 4564 kfree(gadget); 4565 } 4566 4567 /** 4568 * dwc3_gadget_init - initializes gadget related registers 4569 * @dwc: pointer to our controller context structure 4570 * 4571 * Returns 0 on success otherwise negative errno. 4572 */ 4573 int dwc3_gadget_init(struct dwc3 *dwc) 4574 { 4575 int ret; 4576 int irq; 4577 struct device *dev; 4578 4579 irq = dwc3_gadget_get_irq(dwc); 4580 if (irq < 0) { 4581 ret = irq; 4582 goto err0; 4583 } 4584 4585 dwc->irq_gadget = irq; 4586 4587 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev, 4588 sizeof(*dwc->ep0_trb) * 2, 4589 &dwc->ep0_trb_addr, GFP_KERNEL); 4590 if (!dwc->ep0_trb) { 4591 dev_err(dwc->dev, "failed to allocate ep0 trb\n"); 4592 ret = -ENOMEM; 4593 goto err0; 4594 } 4595 4596 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL); 4597 if (!dwc->setup_buf) { 4598 ret = -ENOMEM; 4599 goto err1; 4600 } 4601 4602 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, 4603 &dwc->bounce_addr, GFP_KERNEL); 4604 if (!dwc->bounce) { 4605 ret = -ENOMEM; 4606 goto err2; 4607 } 4608 4609 init_completion(&dwc->ep0_in_setup); 4610 dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL); 4611 if (!dwc->gadget) { 4612 ret = -ENOMEM; 4613 goto err3; 4614 } 4615 4616 4617 usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release); 4618 dev = &dwc->gadget->dev; 4619 dev->platform_data = dwc; 4620 dwc->gadget->ops = &dwc3_gadget_ops; 4621 dwc->gadget->speed = USB_SPEED_UNKNOWN; 4622 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN; 4623 dwc->gadget->sg_supported = true; 4624 dwc->gadget->name = "dwc3-gadget"; 4625 dwc->gadget->lpm_capable = !dwc->usb2_gadget_lpm_disable; 4626 dwc->gadget->wakeup_capable = true; 4627 4628 /* 4629 * FIXME We might be setting max_speed to <SUPER, however versions 4630 * <2.20a of dwc3 have an issue with metastability (documented 4631 * elsewhere in this driver) which tells us we can't set max speed to 4632 * anything lower than SUPER. 4633 * 4634 * Because gadget.max_speed is only used by composite.c and function 4635 * drivers (i.e. it won't go into dwc3's registers) we are allowing this 4636 * to happen so we avoid sending SuperSpeed Capability descriptor 4637 * together with our BOS descriptor as that could confuse host into 4638 * thinking we can handle super speed. 4639 * 4640 * Note that, in fact, we won't even support GetBOS requests when speed 4641 * is less than super speed because we don't have means, yet, to tell 4642 * composite.c that we are USB 2.0 + LPM ECN. 4643 */ 4644 if (DWC3_VER_IS_PRIOR(DWC3, 220A) && 4645 !dwc->dis_metastability_quirk) 4646 dev_info(dwc->dev, "changing max_speed on rev %08x\n", 4647 dwc->revision); 4648 4649 dwc->gadget->max_speed = dwc->maximum_speed; 4650 dwc->gadget->max_ssp_rate = dwc->max_ssp_rate; 4651 4652 /* 4653 * REVISIT: Here we should clear all pending IRQs to be 4654 * sure we're starting from a well known location. 4655 */ 4656 4657 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps); 4658 if (ret) 4659 goto err4; 4660 4661 ret = usb_add_gadget(dwc->gadget); 4662 if (ret) { 4663 dev_err(dwc->dev, "failed to add gadget\n"); 4664 goto err5; 4665 } 4666 4667 if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS) 4668 dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate); 4669 else 4670 dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed); 4671 4672 /* No system wakeup if no gadget driver bound */ 4673 if (dwc->sys_wakeup) 4674 device_wakeup_disable(dwc->sysdev); 4675 4676 return 0; 4677 4678 err5: 4679 dwc3_gadget_free_endpoints(dwc); 4680 err4: 4681 usb_put_gadget(dwc->gadget); 4682 dwc->gadget = NULL; 4683 err3: 4684 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce, 4685 dwc->bounce_addr); 4686 4687 err2: 4688 kfree(dwc->setup_buf); 4689 4690 err1: 4691 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2, 4692 dwc->ep0_trb, dwc->ep0_trb_addr); 4693 4694 err0: 4695 return ret; 4696 } 4697 4698 /* -------------------------------------------------------------------------- */ 4699 4700 void dwc3_gadget_exit(struct dwc3 *dwc) 4701 { 4702 if (!dwc->gadget) 4703 return; 4704 4705 dwc3_enable_susphy(dwc, false); 4706 usb_del_gadget(dwc->gadget); 4707 dwc3_gadget_free_endpoints(dwc); 4708 usb_put_gadget(dwc->gadget); 4709 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce, 4710 dwc->bounce_addr); 4711 kfree(dwc->setup_buf); 4712 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2, 4713 dwc->ep0_trb, dwc->ep0_trb_addr); 4714 } 4715 4716 int dwc3_gadget_suspend(struct dwc3 *dwc) 4717 { 4718 unsigned long flags; 4719 int ret; 4720 4721 ret = dwc3_gadget_soft_disconnect(dwc); 4722 if (ret) 4723 goto err; 4724 4725 spin_lock_irqsave(&dwc->lock, flags); 4726 if (dwc->gadget_driver) 4727 dwc3_disconnect_gadget(dwc); 4728 spin_unlock_irqrestore(&dwc->lock, flags); 4729 4730 return 0; 4731 4732 err: 4733 /* 4734 * Attempt to reset the controller's state. Likely no 4735 * communication can be established until the host 4736 * performs a port reset. 4737 */ 4738 if (dwc->softconnect) 4739 dwc3_gadget_soft_connect(dwc); 4740 4741 return ret; 4742 } 4743 4744 int dwc3_gadget_resume(struct dwc3 *dwc) 4745 { 4746 if (!dwc->gadget_driver || !dwc->softconnect) 4747 return 0; 4748 4749 return dwc3_gadget_soft_connect(dwc); 4750 } 4751 4752 void dwc3_gadget_process_pending_events(struct dwc3 *dwc) 4753 { 4754 if (dwc->pending_events) { 4755 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf); 4756 dwc3_thread_interrupt(dwc->irq_gadget, dwc->ev_buf); 4757 pm_runtime_put(dwc->dev); 4758 dwc->pending_events = false; 4759 enable_irq(dwc->irq_gadget); 4760 } 4761 } 4762