1 /** 2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link 3 * 4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com 5 * 6 * Authors: Felipe Balbi <balbi@ti.com>, 7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de> 8 * 9 * Redistribution and use in source and binary forms, with or without 10 * modification, are permitted provided that the following conditions 11 * are met: 12 * 1. Redistributions of source code must retain the above copyright 13 * notice, this list of conditions, and the following disclaimer, 14 * without modification. 15 * 2. Redistributions in binary form must reproduce the above copyright 16 * notice, this list of conditions and the following disclaimer in the 17 * documentation and/or other materials provided with the distribution. 18 * 3. The names of the above-listed copyright holders may not be used 19 * to endorse or promote products derived from this software without 20 * specific prior written permission. 21 * 22 * ALTERNATIVELY, this software may be distributed under the terms of the 23 * GNU General Public License ("GPL") version 2, as published by the Free 24 * Software Foundation. 25 * 26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 37 */ 38 39 #include <linux/kernel.h> 40 #include <linux/delay.h> 41 #include <linux/slab.h> 42 #include <linux/spinlock.h> 43 #include <linux/platform_device.h> 44 #include <linux/pm_runtime.h> 45 #include <linux/interrupt.h> 46 #include <linux/io.h> 47 #include <linux/list.h> 48 #include <linux/dma-mapping.h> 49 50 #include <linux/usb/ch9.h> 51 #include <linux/usb/gadget.h> 52 53 #include "core.h" 54 #include "gadget.h" 55 #include "io.h" 56 57 /** 58 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes 59 * @dwc: pointer to our context structure 60 * @mode: the mode to set (J, K SE0 NAK, Force Enable) 61 * 62 * Caller should take care of locking. This function will 63 * return 0 on success or -EINVAL if wrong Test Selector 64 * is passed 65 */ 66 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) 67 { 68 u32 reg; 69 70 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 71 reg &= ~DWC3_DCTL_TSTCTRL_MASK; 72 73 switch (mode) { 74 case TEST_J: 75 case TEST_K: 76 case TEST_SE0_NAK: 77 case TEST_PACKET: 78 case TEST_FORCE_EN: 79 reg |= mode << 1; 80 break; 81 default: 82 return -EINVAL; 83 } 84 85 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 86 87 return 0; 88 } 89 90 /** 91 * dwc3_gadget_set_link_state - Sets USB Link to a particular State 92 * @dwc: pointer to our context structure 93 * @state: the state to put link into 94 * 95 * Caller should take care of locking. This function will 96 * return 0 on success or -ETIMEDOUT. 97 */ 98 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state) 99 { 100 int retries = 10000; 101 u32 reg; 102 103 /* 104 * Wait until device controller is ready. Only applies to 1.94a and 105 * later RTL. 106 */ 107 if (dwc->revision >= DWC3_REVISION_194A) { 108 while (--retries) { 109 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 110 if (reg & DWC3_DSTS_DCNRD) 111 udelay(5); 112 else 113 break; 114 } 115 116 if (retries <= 0) 117 return -ETIMEDOUT; 118 } 119 120 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 121 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; 122 123 /* set requested state */ 124 reg |= DWC3_DCTL_ULSTCHNGREQ(state); 125 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 126 127 /* 128 * The following code is racy when called from dwc3_gadget_wakeup, 129 * and is not needed, at least on newer versions 130 */ 131 if (dwc->revision >= DWC3_REVISION_194A) 132 return 0; 133 134 /* wait for a change in DSTS */ 135 retries = 10000; 136 while (--retries) { 137 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 138 139 if (DWC3_DSTS_USBLNKST(reg) == state) 140 return 0; 141 142 udelay(5); 143 } 144 145 dev_vdbg(dwc->dev, "link state change request timed out\n"); 146 147 return -ETIMEDOUT; 148 } 149 150 /** 151 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case 152 * @dwc: pointer to our context structure 153 * 154 * This function will a best effort FIFO allocation in order 155 * to improve FIFO usage and throughput, while still allowing 156 * us to enable as many endpoints as possible. 157 * 158 * Keep in mind that this operation will be highly dependent 159 * on the configured size for RAM1 - which contains TxFifo -, 160 * the amount of endpoints enabled on coreConsultant tool, and 161 * the width of the Master Bus. 162 * 163 * In the ideal world, we would always be able to satisfy the 164 * following equation: 165 * 166 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \ 167 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes 168 * 169 * Unfortunately, due to many variables that's not always the case. 170 */ 171 int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc) 172 { 173 int last_fifo_depth = 0; 174 int ram1_depth; 175 int fifo_size; 176 int mdwidth; 177 int num; 178 179 if (!dwc->needs_fifo_resize) 180 return 0; 181 182 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7); 183 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0); 184 185 /* MDWIDTH is represented in bits, we need it in bytes */ 186 mdwidth >>= 3; 187 188 /* 189 * FIXME For now we will only allocate 1 wMaxPacketSize space 190 * for each enabled endpoint, later patches will come to 191 * improve this algorithm so that we better use the internal 192 * FIFO space 193 */ 194 for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) { 195 struct dwc3_ep *dep = dwc->eps[num]; 196 int fifo_number = dep->number >> 1; 197 int mult = 1; 198 int tmp; 199 200 if (!(dep->number & 1)) 201 continue; 202 203 if (!(dep->flags & DWC3_EP_ENABLED)) 204 continue; 205 206 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) 207 || usb_endpoint_xfer_isoc(dep->endpoint.desc)) 208 mult = 3; 209 210 /* 211 * REVISIT: the following assumes we will always have enough 212 * space available on the FIFO RAM for all possible use cases. 213 * Make sure that's true somehow and change FIFO allocation 214 * accordingly. 215 * 216 * If we have Bulk or Isochronous endpoints, we want 217 * them to be able to be very, very fast. So we're giving 218 * those endpoints a fifo_size which is enough for 3 full 219 * packets 220 */ 221 tmp = mult * (dep->endpoint.maxpacket + mdwidth); 222 tmp += mdwidth; 223 224 fifo_size = DIV_ROUND_UP(tmp, mdwidth); 225 226 fifo_size |= (last_fifo_depth << 16); 227 228 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n", 229 dep->name, last_fifo_depth, fifo_size & 0xffff); 230 231 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number), 232 fifo_size); 233 234 last_fifo_depth += (fifo_size & 0xffff); 235 } 236 237 return 0; 238 } 239 240 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req, 241 int status) 242 { 243 struct dwc3 *dwc = dep->dwc; 244 int i; 245 246 if (req->queued) { 247 i = 0; 248 do { 249 dep->busy_slot++; 250 /* 251 * Skip LINK TRB. We can't use req->trb and check for 252 * DWC3_TRBCTL_LINK_TRB because it points the TRB we 253 * just completed (not the LINK TRB). 254 */ 255 if (((dep->busy_slot & DWC3_TRB_MASK) == 256 DWC3_TRB_NUM- 1) && 257 usb_endpoint_xfer_isoc(dep->endpoint.desc)) 258 dep->busy_slot++; 259 } while(++i < req->request.num_mapped_sgs); 260 req->queued = false; 261 } 262 list_del(&req->list); 263 req->trb = NULL; 264 265 if (req->request.status == -EINPROGRESS) 266 req->request.status = status; 267 268 if (dwc->ep0_bounced && dep->number == 0) 269 dwc->ep0_bounced = false; 270 else 271 usb_gadget_unmap_request(&dwc->gadget, &req->request, 272 req->direction); 273 274 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n", 275 req, dep->name, req->request.actual, 276 req->request.length, status); 277 278 spin_unlock(&dwc->lock); 279 req->request.complete(&dep->endpoint, &req->request); 280 spin_lock(&dwc->lock); 281 } 282 283 static const char *dwc3_gadget_ep_cmd_string(u8 cmd) 284 { 285 switch (cmd) { 286 case DWC3_DEPCMD_DEPSTARTCFG: 287 return "Start New Configuration"; 288 case DWC3_DEPCMD_ENDTRANSFER: 289 return "End Transfer"; 290 case DWC3_DEPCMD_UPDATETRANSFER: 291 return "Update Transfer"; 292 case DWC3_DEPCMD_STARTTRANSFER: 293 return "Start Transfer"; 294 case DWC3_DEPCMD_CLEARSTALL: 295 return "Clear Stall"; 296 case DWC3_DEPCMD_SETSTALL: 297 return "Set Stall"; 298 case DWC3_DEPCMD_GETEPSTATE: 299 return "Get Endpoint State"; 300 case DWC3_DEPCMD_SETTRANSFRESOURCE: 301 return "Set Endpoint Transfer Resource"; 302 case DWC3_DEPCMD_SETEPCONFIG: 303 return "Set Endpoint Configuration"; 304 default: 305 return "UNKNOWN command"; 306 } 307 } 308 309 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param) 310 { 311 u32 timeout = 500; 312 u32 reg; 313 314 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param); 315 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT); 316 317 do { 318 reg = dwc3_readl(dwc->regs, DWC3_DGCMD); 319 if (!(reg & DWC3_DGCMD_CMDACT)) { 320 dev_vdbg(dwc->dev, "Command Complete --> %d\n", 321 DWC3_DGCMD_STATUS(reg)); 322 return 0; 323 } 324 325 /* 326 * We can't sleep here, because it's also called from 327 * interrupt context. 328 */ 329 timeout--; 330 if (!timeout) 331 return -ETIMEDOUT; 332 udelay(1); 333 } while (1); 334 } 335 336 int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep, 337 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params) 338 { 339 struct dwc3_ep *dep = dwc->eps[ep]; 340 u32 timeout = 500; 341 u32 reg; 342 343 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n", 344 dep->name, 345 dwc3_gadget_ep_cmd_string(cmd), params->param0, 346 params->param1, params->param2); 347 348 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0); 349 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1); 350 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2); 351 352 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT); 353 do { 354 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep)); 355 if (!(reg & DWC3_DEPCMD_CMDACT)) { 356 dev_vdbg(dwc->dev, "Command Complete --> %d\n", 357 DWC3_DEPCMD_STATUS(reg)); 358 return 0; 359 } 360 361 /* 362 * We can't sleep here, because it is also called from 363 * interrupt context. 364 */ 365 timeout--; 366 if (!timeout) 367 return -ETIMEDOUT; 368 369 udelay(1); 370 } while (1); 371 } 372 373 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep, 374 struct dwc3_trb *trb) 375 { 376 u32 offset = (char *) trb - (char *) dep->trb_pool; 377 378 return dep->trb_pool_dma + offset; 379 } 380 381 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep) 382 { 383 struct dwc3 *dwc = dep->dwc; 384 385 if (dep->trb_pool) 386 return 0; 387 388 if (dep->number == 0 || dep->number == 1) 389 return 0; 390 391 dep->trb_pool = dma_alloc_coherent(dwc->dev, 392 sizeof(struct dwc3_trb) * DWC3_TRB_NUM, 393 &dep->trb_pool_dma, GFP_KERNEL); 394 if (!dep->trb_pool) { 395 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n", 396 dep->name); 397 return -ENOMEM; 398 } 399 400 return 0; 401 } 402 403 static void dwc3_free_trb_pool(struct dwc3_ep *dep) 404 { 405 struct dwc3 *dwc = dep->dwc; 406 407 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM, 408 dep->trb_pool, dep->trb_pool_dma); 409 410 dep->trb_pool = NULL; 411 dep->trb_pool_dma = 0; 412 } 413 414 static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep) 415 { 416 struct dwc3_gadget_ep_cmd_params params; 417 u32 cmd; 418 419 memset(¶ms, 0x00, sizeof(params)); 420 421 if (dep->number != 1) { 422 cmd = DWC3_DEPCMD_DEPSTARTCFG; 423 /* XferRscIdx == 0 for ep0 and 2 for the remaining */ 424 if (dep->number > 1) { 425 if (dwc->start_config_issued) 426 return 0; 427 dwc->start_config_issued = true; 428 cmd |= DWC3_DEPCMD_PARAM(2); 429 } 430 431 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, ¶ms); 432 } 433 434 return 0; 435 } 436 437 static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep, 438 const struct usb_endpoint_descriptor *desc, 439 const struct usb_ss_ep_comp_descriptor *comp_desc, 440 bool ignore) 441 { 442 struct dwc3_gadget_ep_cmd_params params; 443 444 memset(¶ms, 0x00, sizeof(params)); 445 446 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc)) 447 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc)); 448 449 /* Burst size is only needed in SuperSpeed mode */ 450 if (dwc->gadget.speed == USB_SPEED_SUPER) { 451 u32 burst = dep->endpoint.maxburst - 1; 452 453 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst); 454 } 455 456 if (ignore) 457 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM; 458 459 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN 460 | DWC3_DEPCFG_XFER_NOT_READY_EN; 461 462 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) { 463 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE 464 | DWC3_DEPCFG_STREAM_EVENT_EN; 465 dep->stream_capable = true; 466 } 467 468 if (usb_endpoint_xfer_isoc(desc)) 469 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN; 470 471 /* 472 * We are doing 1:1 mapping for endpoints, meaning 473 * Physical Endpoints 2 maps to Logical Endpoint 2 and 474 * so on. We consider the direction bit as part of the physical 475 * endpoint number. So USB endpoint 0x81 is 0x03. 476 */ 477 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number); 478 479 /* 480 * We must use the lower 16 TX FIFOs even though 481 * HW might have more 482 */ 483 if (dep->direction) 484 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1); 485 486 if (desc->bInterval) { 487 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1); 488 dep->interval = 1 << (desc->bInterval - 1); 489 } 490 491 return dwc3_send_gadget_ep_cmd(dwc, dep->number, 492 DWC3_DEPCMD_SETEPCONFIG, ¶ms); 493 } 494 495 static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep) 496 { 497 struct dwc3_gadget_ep_cmd_params params; 498 499 memset(¶ms, 0x00, sizeof(params)); 500 501 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1); 502 503 return dwc3_send_gadget_ep_cmd(dwc, dep->number, 504 DWC3_DEPCMD_SETTRANSFRESOURCE, ¶ms); 505 } 506 507 /** 508 * __dwc3_gadget_ep_enable - Initializes a HW endpoint 509 * @dep: endpoint to be initialized 510 * @desc: USB Endpoint Descriptor 511 * 512 * Caller should take care of locking 513 */ 514 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, 515 const struct usb_endpoint_descriptor *desc, 516 const struct usb_ss_ep_comp_descriptor *comp_desc, 517 bool ignore) 518 { 519 struct dwc3 *dwc = dep->dwc; 520 u32 reg; 521 int ret = -ENOMEM; 522 523 if (!(dep->flags & DWC3_EP_ENABLED)) { 524 ret = dwc3_gadget_start_config(dwc, dep); 525 if (ret) 526 return ret; 527 } 528 529 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore); 530 if (ret) 531 return ret; 532 533 if (!(dep->flags & DWC3_EP_ENABLED)) { 534 struct dwc3_trb *trb_st_hw; 535 struct dwc3_trb *trb_link; 536 537 ret = dwc3_gadget_set_xfer_resource(dwc, dep); 538 if (ret) 539 return ret; 540 541 dep->endpoint.desc = desc; 542 dep->comp_desc = comp_desc; 543 dep->type = usb_endpoint_type(desc); 544 dep->flags |= DWC3_EP_ENABLED; 545 546 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); 547 reg |= DWC3_DALEPENA_EP(dep->number); 548 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); 549 550 if (!usb_endpoint_xfer_isoc(desc)) 551 return 0; 552 553 memset(&trb_link, 0, sizeof(trb_link)); 554 555 /* Link TRB for ISOC. The HWO bit is never reset */ 556 trb_st_hw = &dep->trb_pool[0]; 557 558 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1]; 559 560 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); 561 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw)); 562 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB; 563 trb_link->ctrl |= DWC3_TRB_CTRL_HWO; 564 } 565 566 return 0; 567 } 568 569 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum); 570 static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep) 571 { 572 struct dwc3_request *req; 573 574 if (!list_empty(&dep->req_queued)) { 575 dwc3_stop_active_transfer(dwc, dep->number); 576 577 /* - giveback all requests to gadget driver */ 578 while (!list_empty(&dep->req_queued)) { 579 req = next_request(&dep->req_queued); 580 581 dwc3_gadget_giveback(dep, req, -ESHUTDOWN); 582 } 583 } 584 585 while (!list_empty(&dep->request_list)) { 586 req = next_request(&dep->request_list); 587 588 dwc3_gadget_giveback(dep, req, -ESHUTDOWN); 589 } 590 } 591 592 /** 593 * __dwc3_gadget_ep_disable - Disables a HW endpoint 594 * @dep: the endpoint to disable 595 * 596 * This function also removes requests which are currently processed ny the 597 * hardware and those which are not yet scheduled. 598 * Caller should take care of locking. 599 */ 600 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep) 601 { 602 struct dwc3 *dwc = dep->dwc; 603 u32 reg; 604 605 dwc3_remove_requests(dwc, dep); 606 607 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA); 608 reg &= ~DWC3_DALEPENA_EP(dep->number); 609 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg); 610 611 dep->stream_capable = false; 612 dep->endpoint.desc = NULL; 613 dep->comp_desc = NULL; 614 dep->type = 0; 615 dep->flags = 0; 616 617 return 0; 618 } 619 620 /* -------------------------------------------------------------------------- */ 621 622 static int dwc3_gadget_ep0_enable(struct usb_ep *ep, 623 const struct usb_endpoint_descriptor *desc) 624 { 625 return -EINVAL; 626 } 627 628 static int dwc3_gadget_ep0_disable(struct usb_ep *ep) 629 { 630 return -EINVAL; 631 } 632 633 /* -------------------------------------------------------------------------- */ 634 635 static int dwc3_gadget_ep_enable(struct usb_ep *ep, 636 const struct usb_endpoint_descriptor *desc) 637 { 638 struct dwc3_ep *dep; 639 struct dwc3 *dwc; 640 unsigned long flags; 641 int ret; 642 643 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) { 644 pr_debug("dwc3: invalid parameters\n"); 645 return -EINVAL; 646 } 647 648 if (!desc->wMaxPacketSize) { 649 pr_debug("dwc3: missing wMaxPacketSize\n"); 650 return -EINVAL; 651 } 652 653 dep = to_dwc3_ep(ep); 654 dwc = dep->dwc; 655 656 if (dep->flags & DWC3_EP_ENABLED) { 657 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n", 658 dep->name); 659 return 0; 660 } 661 662 switch (usb_endpoint_type(desc)) { 663 case USB_ENDPOINT_XFER_CONTROL: 664 strlcat(dep->name, "-control", sizeof(dep->name)); 665 break; 666 case USB_ENDPOINT_XFER_ISOC: 667 strlcat(dep->name, "-isoc", sizeof(dep->name)); 668 break; 669 case USB_ENDPOINT_XFER_BULK: 670 strlcat(dep->name, "-bulk", sizeof(dep->name)); 671 break; 672 case USB_ENDPOINT_XFER_INT: 673 strlcat(dep->name, "-int", sizeof(dep->name)); 674 break; 675 default: 676 dev_err(dwc->dev, "invalid endpoint transfer type\n"); 677 } 678 679 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name); 680 681 spin_lock_irqsave(&dwc->lock, flags); 682 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false); 683 spin_unlock_irqrestore(&dwc->lock, flags); 684 685 return ret; 686 } 687 688 static int dwc3_gadget_ep_disable(struct usb_ep *ep) 689 { 690 struct dwc3_ep *dep; 691 struct dwc3 *dwc; 692 unsigned long flags; 693 int ret; 694 695 if (!ep) { 696 pr_debug("dwc3: invalid parameters\n"); 697 return -EINVAL; 698 } 699 700 dep = to_dwc3_ep(ep); 701 dwc = dep->dwc; 702 703 if (!(dep->flags & DWC3_EP_ENABLED)) { 704 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n", 705 dep->name); 706 return 0; 707 } 708 709 snprintf(dep->name, sizeof(dep->name), "ep%d%s", 710 dep->number >> 1, 711 (dep->number & 1) ? "in" : "out"); 712 713 spin_lock_irqsave(&dwc->lock, flags); 714 ret = __dwc3_gadget_ep_disable(dep); 715 spin_unlock_irqrestore(&dwc->lock, flags); 716 717 return ret; 718 } 719 720 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep, 721 gfp_t gfp_flags) 722 { 723 struct dwc3_request *req; 724 struct dwc3_ep *dep = to_dwc3_ep(ep); 725 struct dwc3 *dwc = dep->dwc; 726 727 req = kzalloc(sizeof(*req), gfp_flags); 728 if (!req) { 729 dev_err(dwc->dev, "not enough memory\n"); 730 return NULL; 731 } 732 733 req->epnum = dep->number; 734 req->dep = dep; 735 736 return &req->request; 737 } 738 739 static void dwc3_gadget_ep_free_request(struct usb_ep *ep, 740 struct usb_request *request) 741 { 742 struct dwc3_request *req = to_dwc3_request(request); 743 744 kfree(req); 745 } 746 747 /** 748 * dwc3_prepare_one_trb - setup one TRB from one request 749 * @dep: endpoint for which this request is prepared 750 * @req: dwc3_request pointer 751 */ 752 static void dwc3_prepare_one_trb(struct dwc3_ep *dep, 753 struct dwc3_request *req, dma_addr_t dma, 754 unsigned length, unsigned last, unsigned chain, unsigned node) 755 { 756 struct dwc3 *dwc = dep->dwc; 757 struct dwc3_trb *trb; 758 759 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n", 760 dep->name, req, (unsigned long long) dma, 761 length, last ? " last" : "", 762 chain ? " chain" : ""); 763 764 /* Skip the LINK-TRB on ISOC */ 765 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) && 766 usb_endpoint_xfer_isoc(dep->endpoint.desc)) 767 dep->free_slot++; 768 769 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK]; 770 771 if (!req->trb) { 772 dwc3_gadget_move_request_queued(req); 773 req->trb = trb; 774 req->trb_dma = dwc3_trb_dma_offset(dep, trb); 775 req->start_slot = dep->free_slot & DWC3_TRB_MASK; 776 } 777 778 dep->free_slot++; 779 780 trb->size = DWC3_TRB_SIZE_LENGTH(length); 781 trb->bpl = lower_32_bits(dma); 782 trb->bph = upper_32_bits(dma); 783 784 switch (usb_endpoint_type(dep->endpoint.desc)) { 785 case USB_ENDPOINT_XFER_CONTROL: 786 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP; 787 break; 788 789 case USB_ENDPOINT_XFER_ISOC: 790 if (!node) 791 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST; 792 else 793 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS; 794 795 if (!req->request.no_interrupt && !chain) 796 trb->ctrl |= DWC3_TRB_CTRL_IOC; 797 break; 798 799 case USB_ENDPOINT_XFER_BULK: 800 case USB_ENDPOINT_XFER_INT: 801 trb->ctrl = DWC3_TRBCTL_NORMAL; 802 break; 803 default: 804 /* 805 * This is only possible with faulty memory because we 806 * checked it already :) 807 */ 808 BUG(); 809 } 810 811 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 812 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI; 813 trb->ctrl |= DWC3_TRB_CTRL_CSP; 814 } else if (last) { 815 trb->ctrl |= DWC3_TRB_CTRL_LST; 816 } 817 818 if (chain) 819 trb->ctrl |= DWC3_TRB_CTRL_CHN; 820 821 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable) 822 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id); 823 824 trb->ctrl |= DWC3_TRB_CTRL_HWO; 825 } 826 827 /* 828 * dwc3_prepare_trbs - setup TRBs from requests 829 * @dep: endpoint for which requests are being prepared 830 * @starting: true if the endpoint is idle and no requests are queued. 831 * 832 * The function goes through the requests list and sets up TRBs for the 833 * transfers. The function returns once there are no more TRBs available or 834 * it runs out of requests. 835 */ 836 static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting) 837 { 838 struct dwc3_request *req, *n; 839 u32 trbs_left; 840 u32 max; 841 unsigned int last_one = 0; 842 843 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM); 844 845 /* the first request must not be queued */ 846 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK; 847 848 /* Can't wrap around on a non-isoc EP since there's no link TRB */ 849 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 850 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK); 851 if (trbs_left > max) 852 trbs_left = max; 853 } 854 855 /* 856 * If busy & slot are equal than it is either full or empty. If we are 857 * starting to process requests then we are empty. Otherwise we are 858 * full and don't do anything 859 */ 860 if (!trbs_left) { 861 if (!starting) 862 return; 863 trbs_left = DWC3_TRB_NUM; 864 /* 865 * In case we start from scratch, we queue the ISOC requests 866 * starting from slot 1. This is done because we use ring 867 * buffer and have no LST bit to stop us. Instead, we place 868 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt 869 * after the first request so we start at slot 1 and have 870 * 7 requests proceed before we hit the first IOC. 871 * Other transfer types don't use the ring buffer and are 872 * processed from the first TRB until the last one. Since we 873 * don't wrap around we have to start at the beginning. 874 */ 875 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 876 dep->busy_slot = 1; 877 dep->free_slot = 1; 878 } else { 879 dep->busy_slot = 0; 880 dep->free_slot = 0; 881 } 882 } 883 884 /* The last TRB is a link TRB, not used for xfer */ 885 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc)) 886 return; 887 888 list_for_each_entry_safe(req, n, &dep->request_list, list) { 889 unsigned length; 890 dma_addr_t dma; 891 last_one = false; 892 893 if (req->request.num_mapped_sgs > 0) { 894 struct usb_request *request = &req->request; 895 struct scatterlist *sg = request->sg; 896 struct scatterlist *s; 897 int i; 898 899 for_each_sg(sg, s, request->num_mapped_sgs, i) { 900 unsigned chain = true; 901 902 length = sg_dma_len(s); 903 dma = sg_dma_address(s); 904 905 if (i == (request->num_mapped_sgs - 1) || 906 sg_is_last(s)) { 907 if (list_is_last(&req->list, 908 &dep->request_list)) 909 last_one = true; 910 chain = false; 911 } 912 913 trbs_left--; 914 if (!trbs_left) 915 last_one = true; 916 917 if (last_one) 918 chain = false; 919 920 dwc3_prepare_one_trb(dep, req, dma, length, 921 last_one, chain, i); 922 923 if (last_one) 924 break; 925 } 926 } else { 927 dma = req->request.dma; 928 length = req->request.length; 929 trbs_left--; 930 931 if (!trbs_left) 932 last_one = 1; 933 934 /* Is this the last request? */ 935 if (list_is_last(&req->list, &dep->request_list)) 936 last_one = 1; 937 938 dwc3_prepare_one_trb(dep, req, dma, length, 939 last_one, false, 0); 940 941 if (last_one) 942 break; 943 } 944 } 945 } 946 947 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param, 948 int start_new) 949 { 950 struct dwc3_gadget_ep_cmd_params params; 951 struct dwc3_request *req; 952 struct dwc3 *dwc = dep->dwc; 953 int ret; 954 u32 cmd; 955 956 if (start_new && (dep->flags & DWC3_EP_BUSY)) { 957 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name); 958 return -EBUSY; 959 } 960 dep->flags &= ~DWC3_EP_PENDING_REQUEST; 961 962 /* 963 * If we are getting here after a short-out-packet we don't enqueue any 964 * new requests as we try to set the IOC bit only on the last request. 965 */ 966 if (start_new) { 967 if (list_empty(&dep->req_queued)) 968 dwc3_prepare_trbs(dep, start_new); 969 970 /* req points to the first request which will be sent */ 971 req = next_request(&dep->req_queued); 972 } else { 973 dwc3_prepare_trbs(dep, start_new); 974 975 /* 976 * req points to the first request where HWO changed from 0 to 1 977 */ 978 req = next_request(&dep->req_queued); 979 } 980 if (!req) { 981 dep->flags |= DWC3_EP_PENDING_REQUEST; 982 return 0; 983 } 984 985 memset(¶ms, 0, sizeof(params)); 986 987 if (start_new) { 988 params.param0 = upper_32_bits(req->trb_dma); 989 params.param1 = lower_32_bits(req->trb_dma); 990 cmd = DWC3_DEPCMD_STARTTRANSFER; 991 } else { 992 cmd = DWC3_DEPCMD_UPDATETRANSFER; 993 } 994 995 cmd |= DWC3_DEPCMD_PARAM(cmd_param); 996 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); 997 if (ret < 0) { 998 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n"); 999 1000 /* 1001 * FIXME we need to iterate over the list of requests 1002 * here and stop, unmap, free and del each of the linked 1003 * requests instead of what we do now. 1004 */ 1005 usb_gadget_unmap_request(&dwc->gadget, &req->request, 1006 req->direction); 1007 list_del(&req->list); 1008 return ret; 1009 } 1010 1011 dep->flags |= DWC3_EP_BUSY; 1012 1013 if (start_new) { 1014 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc, 1015 dep->number); 1016 WARN_ON_ONCE(!dep->resource_index); 1017 } 1018 1019 return 0; 1020 } 1021 1022 static void __dwc3_gadget_start_isoc(struct dwc3 *dwc, 1023 struct dwc3_ep *dep, u32 cur_uf) 1024 { 1025 u32 uf; 1026 1027 if (list_empty(&dep->request_list)) { 1028 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n", 1029 dep->name); 1030 dep->flags |= DWC3_EP_PENDING_REQUEST; 1031 return; 1032 } 1033 1034 /* 4 micro frames in the future */ 1035 uf = cur_uf + dep->interval * 4; 1036 1037 __dwc3_gadget_kick_transfer(dep, uf, 1); 1038 } 1039 1040 static void dwc3_gadget_start_isoc(struct dwc3 *dwc, 1041 struct dwc3_ep *dep, const struct dwc3_event_depevt *event) 1042 { 1043 u32 cur_uf, mask; 1044 1045 mask = ~(dep->interval - 1); 1046 cur_uf = event->parameters & mask; 1047 1048 __dwc3_gadget_start_isoc(dwc, dep, cur_uf); 1049 } 1050 1051 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req) 1052 { 1053 struct dwc3 *dwc = dep->dwc; 1054 int ret; 1055 1056 req->request.actual = 0; 1057 req->request.status = -EINPROGRESS; 1058 req->direction = dep->direction; 1059 req->epnum = dep->number; 1060 1061 /* 1062 * We only add to our list of requests now and 1063 * start consuming the list once we get XferNotReady 1064 * IRQ. 1065 * 1066 * That way, we avoid doing anything that we don't need 1067 * to do now and defer it until the point we receive a 1068 * particular token from the Host side. 1069 * 1070 * This will also avoid Host cancelling URBs due to too 1071 * many NAKs. 1072 */ 1073 ret = usb_gadget_map_request(&dwc->gadget, &req->request, 1074 dep->direction); 1075 if (ret) 1076 return ret; 1077 1078 list_add_tail(&req->list, &dep->request_list); 1079 1080 /* 1081 * There are a few special cases: 1082 * 1083 * 1. XferNotReady with empty list of requests. We need to kick the 1084 * transfer here in that situation, otherwise we will be NAKing 1085 * forever. If we get XferNotReady before gadget driver has a 1086 * chance to queue a request, we will ACK the IRQ but won't be 1087 * able to receive the data until the next request is queued. 1088 * The following code is handling exactly that. 1089 * 1090 */ 1091 if (dep->flags & DWC3_EP_PENDING_REQUEST) { 1092 /* 1093 * If xfernotready is already elapsed and it is a case 1094 * of isoc transfer, then issue END TRANSFER, so that 1095 * you can receive xfernotready again and can have 1096 * notion of current microframe. 1097 */ 1098 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1099 if (list_empty(&dep->req_queued)) { 1100 dwc3_stop_active_transfer(dwc, dep->number); 1101 dep->flags = DWC3_EP_ENABLED; 1102 } 1103 return 0; 1104 } 1105 1106 ret = __dwc3_gadget_kick_transfer(dep, 0, true); 1107 if (ret && ret != -EBUSY) 1108 dev_dbg(dwc->dev, "%s: failed to kick transfers\n", 1109 dep->name); 1110 return ret; 1111 } 1112 1113 /* 1114 * 2. XferInProgress on Isoc EP with an active transfer. We need to 1115 * kick the transfer here after queuing a request, otherwise the 1116 * core may not see the modified TRB(s). 1117 */ 1118 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && 1119 (dep->flags & DWC3_EP_BUSY) && 1120 !(dep->flags & DWC3_EP_MISSED_ISOC)) { 1121 WARN_ON_ONCE(!dep->resource_index); 1122 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index, 1123 false); 1124 if (ret && ret != -EBUSY) 1125 dev_dbg(dwc->dev, "%s: failed to kick transfers\n", 1126 dep->name); 1127 return ret; 1128 } 1129 1130 return 0; 1131 } 1132 1133 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request, 1134 gfp_t gfp_flags) 1135 { 1136 struct dwc3_request *req = to_dwc3_request(request); 1137 struct dwc3_ep *dep = to_dwc3_ep(ep); 1138 struct dwc3 *dwc = dep->dwc; 1139 1140 unsigned long flags; 1141 1142 int ret; 1143 1144 if (!dep->endpoint.desc) { 1145 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n", 1146 request, ep->name); 1147 return -ESHUTDOWN; 1148 } 1149 1150 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n", 1151 request, ep->name, request->length); 1152 1153 spin_lock_irqsave(&dwc->lock, flags); 1154 ret = __dwc3_gadget_ep_queue(dep, req); 1155 spin_unlock_irqrestore(&dwc->lock, flags); 1156 1157 return ret; 1158 } 1159 1160 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep, 1161 struct usb_request *request) 1162 { 1163 struct dwc3_request *req = to_dwc3_request(request); 1164 struct dwc3_request *r = NULL; 1165 1166 struct dwc3_ep *dep = to_dwc3_ep(ep); 1167 struct dwc3 *dwc = dep->dwc; 1168 1169 unsigned long flags; 1170 int ret = 0; 1171 1172 spin_lock_irqsave(&dwc->lock, flags); 1173 1174 list_for_each_entry(r, &dep->request_list, list) { 1175 if (r == req) 1176 break; 1177 } 1178 1179 if (r != req) { 1180 list_for_each_entry(r, &dep->req_queued, list) { 1181 if (r == req) 1182 break; 1183 } 1184 if (r == req) { 1185 /* wait until it is processed */ 1186 dwc3_stop_active_transfer(dwc, dep->number); 1187 goto out1; 1188 } 1189 dev_err(dwc->dev, "request %p was not queued to %s\n", 1190 request, ep->name); 1191 ret = -EINVAL; 1192 goto out0; 1193 } 1194 1195 out1: 1196 /* giveback the request */ 1197 dwc3_gadget_giveback(dep, req, -ECONNRESET); 1198 1199 out0: 1200 spin_unlock_irqrestore(&dwc->lock, flags); 1201 1202 return ret; 1203 } 1204 1205 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value) 1206 { 1207 struct dwc3_gadget_ep_cmd_params params; 1208 struct dwc3 *dwc = dep->dwc; 1209 int ret; 1210 1211 memset(¶ms, 0x00, sizeof(params)); 1212 1213 if (value) { 1214 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, 1215 DWC3_DEPCMD_SETSTALL, ¶ms); 1216 if (ret) 1217 dev_err(dwc->dev, "failed to %s STALL on %s\n", 1218 value ? "set" : "clear", 1219 dep->name); 1220 else 1221 dep->flags |= DWC3_EP_STALL; 1222 } else { 1223 if (dep->flags & DWC3_EP_WEDGE) 1224 return 0; 1225 1226 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, 1227 DWC3_DEPCMD_CLEARSTALL, ¶ms); 1228 if (ret) 1229 dev_err(dwc->dev, "failed to %s STALL on %s\n", 1230 value ? "set" : "clear", 1231 dep->name); 1232 else 1233 dep->flags &= ~DWC3_EP_STALL; 1234 } 1235 1236 return ret; 1237 } 1238 1239 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value) 1240 { 1241 struct dwc3_ep *dep = to_dwc3_ep(ep); 1242 struct dwc3 *dwc = dep->dwc; 1243 1244 unsigned long flags; 1245 1246 int ret; 1247 1248 spin_lock_irqsave(&dwc->lock, flags); 1249 1250 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1251 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name); 1252 ret = -EINVAL; 1253 goto out; 1254 } 1255 1256 ret = __dwc3_gadget_ep_set_halt(dep, value); 1257 out: 1258 spin_unlock_irqrestore(&dwc->lock, flags); 1259 1260 return ret; 1261 } 1262 1263 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep) 1264 { 1265 struct dwc3_ep *dep = to_dwc3_ep(ep); 1266 struct dwc3 *dwc = dep->dwc; 1267 unsigned long flags; 1268 1269 spin_lock_irqsave(&dwc->lock, flags); 1270 dep->flags |= DWC3_EP_WEDGE; 1271 spin_unlock_irqrestore(&dwc->lock, flags); 1272 1273 if (dep->number == 0 || dep->number == 1) 1274 return dwc3_gadget_ep0_set_halt(ep, 1); 1275 else 1276 return dwc3_gadget_ep_set_halt(ep, 1); 1277 } 1278 1279 /* -------------------------------------------------------------------------- */ 1280 1281 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = { 1282 .bLength = USB_DT_ENDPOINT_SIZE, 1283 .bDescriptorType = USB_DT_ENDPOINT, 1284 .bmAttributes = USB_ENDPOINT_XFER_CONTROL, 1285 }; 1286 1287 static const struct usb_ep_ops dwc3_gadget_ep0_ops = { 1288 .enable = dwc3_gadget_ep0_enable, 1289 .disable = dwc3_gadget_ep0_disable, 1290 .alloc_request = dwc3_gadget_ep_alloc_request, 1291 .free_request = dwc3_gadget_ep_free_request, 1292 .queue = dwc3_gadget_ep0_queue, 1293 .dequeue = dwc3_gadget_ep_dequeue, 1294 .set_halt = dwc3_gadget_ep0_set_halt, 1295 .set_wedge = dwc3_gadget_ep_set_wedge, 1296 }; 1297 1298 static const struct usb_ep_ops dwc3_gadget_ep_ops = { 1299 .enable = dwc3_gadget_ep_enable, 1300 .disable = dwc3_gadget_ep_disable, 1301 .alloc_request = dwc3_gadget_ep_alloc_request, 1302 .free_request = dwc3_gadget_ep_free_request, 1303 .queue = dwc3_gadget_ep_queue, 1304 .dequeue = dwc3_gadget_ep_dequeue, 1305 .set_halt = dwc3_gadget_ep_set_halt, 1306 .set_wedge = dwc3_gadget_ep_set_wedge, 1307 }; 1308 1309 /* -------------------------------------------------------------------------- */ 1310 1311 static int dwc3_gadget_get_frame(struct usb_gadget *g) 1312 { 1313 struct dwc3 *dwc = gadget_to_dwc(g); 1314 u32 reg; 1315 1316 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 1317 return DWC3_DSTS_SOFFN(reg); 1318 } 1319 1320 static int dwc3_gadget_wakeup(struct usb_gadget *g) 1321 { 1322 struct dwc3 *dwc = gadget_to_dwc(g); 1323 1324 unsigned long timeout; 1325 unsigned long flags; 1326 1327 u32 reg; 1328 1329 int ret = 0; 1330 1331 u8 link_state; 1332 u8 speed; 1333 1334 spin_lock_irqsave(&dwc->lock, flags); 1335 1336 /* 1337 * According to the Databook Remote wakeup request should 1338 * be issued only when the device is in early suspend state. 1339 * 1340 * We can check that via USB Link State bits in DSTS register. 1341 */ 1342 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 1343 1344 speed = reg & DWC3_DSTS_CONNECTSPD; 1345 if (speed == DWC3_DSTS_SUPERSPEED) { 1346 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n"); 1347 ret = -EINVAL; 1348 goto out; 1349 } 1350 1351 link_state = DWC3_DSTS_USBLNKST(reg); 1352 1353 switch (link_state) { 1354 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */ 1355 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */ 1356 break; 1357 default: 1358 dev_dbg(dwc->dev, "can't wakeup from link state %d\n", 1359 link_state); 1360 ret = -EINVAL; 1361 goto out; 1362 } 1363 1364 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV); 1365 if (ret < 0) { 1366 dev_err(dwc->dev, "failed to put link in Recovery\n"); 1367 goto out; 1368 } 1369 1370 /* Recent versions do this automatically */ 1371 if (dwc->revision < DWC3_REVISION_194A) { 1372 /* write zeroes to Link Change Request */ 1373 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 1374 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK; 1375 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 1376 } 1377 1378 /* poll until Link State changes to ON */ 1379 timeout = jiffies + msecs_to_jiffies(100); 1380 1381 while (!time_after(jiffies, timeout)) { 1382 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 1383 1384 /* in HS, means ON */ 1385 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0) 1386 break; 1387 } 1388 1389 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) { 1390 dev_err(dwc->dev, "failed to send remote wakeup\n"); 1391 ret = -EINVAL; 1392 } 1393 1394 out: 1395 spin_unlock_irqrestore(&dwc->lock, flags); 1396 1397 return ret; 1398 } 1399 1400 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g, 1401 int is_selfpowered) 1402 { 1403 struct dwc3 *dwc = gadget_to_dwc(g); 1404 unsigned long flags; 1405 1406 spin_lock_irqsave(&dwc->lock, flags); 1407 dwc->is_selfpowered = !!is_selfpowered; 1408 spin_unlock_irqrestore(&dwc->lock, flags); 1409 1410 return 0; 1411 } 1412 1413 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on) 1414 { 1415 u32 reg; 1416 u32 timeout = 500; 1417 1418 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 1419 if (is_on) { 1420 if (dwc->revision <= DWC3_REVISION_187A) { 1421 reg &= ~DWC3_DCTL_TRGTULST_MASK; 1422 reg |= DWC3_DCTL_TRGTULST_RX_DET; 1423 } 1424 1425 if (dwc->revision >= DWC3_REVISION_194A) 1426 reg &= ~DWC3_DCTL_KEEP_CONNECT; 1427 reg |= DWC3_DCTL_RUN_STOP; 1428 } else { 1429 reg &= ~DWC3_DCTL_RUN_STOP; 1430 } 1431 1432 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 1433 1434 do { 1435 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 1436 if (is_on) { 1437 if (!(reg & DWC3_DSTS_DEVCTRLHLT)) 1438 break; 1439 } else { 1440 if (reg & DWC3_DSTS_DEVCTRLHLT) 1441 break; 1442 } 1443 timeout--; 1444 if (!timeout) 1445 return -ETIMEDOUT; 1446 udelay(1); 1447 } while (1); 1448 1449 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n", 1450 dwc->gadget_driver 1451 ? dwc->gadget_driver->function : "no-function", 1452 is_on ? "connect" : "disconnect"); 1453 1454 return 0; 1455 } 1456 1457 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on) 1458 { 1459 struct dwc3 *dwc = gadget_to_dwc(g); 1460 unsigned long flags; 1461 int ret; 1462 1463 is_on = !!is_on; 1464 1465 spin_lock_irqsave(&dwc->lock, flags); 1466 ret = dwc3_gadget_run_stop(dwc, is_on); 1467 spin_unlock_irqrestore(&dwc->lock, flags); 1468 1469 return ret; 1470 } 1471 1472 static int dwc3_gadget_start(struct usb_gadget *g, 1473 struct usb_gadget_driver *driver) 1474 { 1475 struct dwc3 *dwc = gadget_to_dwc(g); 1476 struct dwc3_ep *dep; 1477 unsigned long flags; 1478 int ret = 0; 1479 u32 reg; 1480 1481 spin_lock_irqsave(&dwc->lock, flags); 1482 1483 if (dwc->gadget_driver) { 1484 dev_err(dwc->dev, "%s is already bound to %s\n", 1485 dwc->gadget.name, 1486 dwc->gadget_driver->driver.name); 1487 ret = -EBUSY; 1488 goto err0; 1489 } 1490 1491 dwc->gadget_driver = driver; 1492 dwc->gadget.dev.driver = &driver->driver; 1493 1494 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 1495 reg &= ~(DWC3_DCFG_SPEED_MASK); 1496 1497 /** 1498 * WORKAROUND: DWC3 revision < 2.20a have an issue 1499 * which would cause metastability state on Run/Stop 1500 * bit if we try to force the IP to USB2-only mode. 1501 * 1502 * Because of that, we cannot configure the IP to any 1503 * speed other than the SuperSpeed 1504 * 1505 * Refers to: 1506 * 1507 * STAR#9000525659: Clock Domain Crossing on DCTL in 1508 * USB 2.0 Mode 1509 */ 1510 if (dwc->revision < DWC3_REVISION_220A) 1511 reg |= DWC3_DCFG_SUPERSPEED; 1512 else 1513 reg |= dwc->maximum_speed; 1514 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 1515 1516 dwc->start_config_issued = false; 1517 1518 /* Start with SuperSpeed Default */ 1519 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); 1520 1521 dep = dwc->eps[0]; 1522 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false); 1523 if (ret) { 1524 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 1525 goto err0; 1526 } 1527 1528 dep = dwc->eps[1]; 1529 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false); 1530 if (ret) { 1531 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 1532 goto err1; 1533 } 1534 1535 /* begin to receive SETUP packets */ 1536 dwc->ep0state = EP0_SETUP_PHASE; 1537 dwc3_ep0_out_start(dwc); 1538 1539 spin_unlock_irqrestore(&dwc->lock, flags); 1540 1541 return 0; 1542 1543 err1: 1544 __dwc3_gadget_ep_disable(dwc->eps[0]); 1545 1546 err0: 1547 spin_unlock_irqrestore(&dwc->lock, flags); 1548 1549 return ret; 1550 } 1551 1552 static int dwc3_gadget_stop(struct usb_gadget *g, 1553 struct usb_gadget_driver *driver) 1554 { 1555 struct dwc3 *dwc = gadget_to_dwc(g); 1556 unsigned long flags; 1557 1558 spin_lock_irqsave(&dwc->lock, flags); 1559 1560 __dwc3_gadget_ep_disable(dwc->eps[0]); 1561 __dwc3_gadget_ep_disable(dwc->eps[1]); 1562 1563 dwc->gadget_driver = NULL; 1564 dwc->gadget.dev.driver = NULL; 1565 1566 spin_unlock_irqrestore(&dwc->lock, flags); 1567 1568 return 0; 1569 } 1570 1571 static const struct usb_gadget_ops dwc3_gadget_ops = { 1572 .get_frame = dwc3_gadget_get_frame, 1573 .wakeup = dwc3_gadget_wakeup, 1574 .set_selfpowered = dwc3_gadget_set_selfpowered, 1575 .pullup = dwc3_gadget_pullup, 1576 .udc_start = dwc3_gadget_start, 1577 .udc_stop = dwc3_gadget_stop, 1578 }; 1579 1580 /* -------------------------------------------------------------------------- */ 1581 1582 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc) 1583 { 1584 struct dwc3_ep *dep; 1585 u8 epnum; 1586 1587 INIT_LIST_HEAD(&dwc->gadget.ep_list); 1588 1589 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 1590 dep = kzalloc(sizeof(*dep), GFP_KERNEL); 1591 if (!dep) { 1592 dev_err(dwc->dev, "can't allocate endpoint %d\n", 1593 epnum); 1594 return -ENOMEM; 1595 } 1596 1597 dep->dwc = dwc; 1598 dep->number = epnum; 1599 dwc->eps[epnum] = dep; 1600 1601 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1, 1602 (epnum & 1) ? "in" : "out"); 1603 dep->endpoint.name = dep->name; 1604 dep->direction = (epnum & 1); 1605 1606 if (epnum == 0 || epnum == 1) { 1607 dep->endpoint.maxpacket = 512; 1608 dep->endpoint.maxburst = 1; 1609 dep->endpoint.ops = &dwc3_gadget_ep0_ops; 1610 if (!epnum) 1611 dwc->gadget.ep0 = &dep->endpoint; 1612 } else { 1613 int ret; 1614 1615 dep->endpoint.maxpacket = 1024; 1616 dep->endpoint.max_streams = 15; 1617 dep->endpoint.ops = &dwc3_gadget_ep_ops; 1618 list_add_tail(&dep->endpoint.ep_list, 1619 &dwc->gadget.ep_list); 1620 1621 ret = dwc3_alloc_trb_pool(dep); 1622 if (ret) 1623 return ret; 1624 } 1625 1626 INIT_LIST_HEAD(&dep->request_list); 1627 INIT_LIST_HEAD(&dep->req_queued); 1628 } 1629 1630 return 0; 1631 } 1632 1633 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc) 1634 { 1635 struct dwc3_ep *dep; 1636 u8 epnum; 1637 1638 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 1639 dep = dwc->eps[epnum]; 1640 dwc3_free_trb_pool(dep); 1641 1642 if (epnum != 0 && epnum != 1) 1643 list_del(&dep->endpoint.ep_list); 1644 1645 kfree(dep); 1646 } 1647 } 1648 1649 static void dwc3_gadget_release(struct device *dev) 1650 { 1651 dev_dbg(dev, "%s\n", __func__); 1652 } 1653 1654 /* -------------------------------------------------------------------------- */ 1655 static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep, 1656 struct dwc3_request *req, struct dwc3_trb *trb, 1657 const struct dwc3_event_depevt *event, int status) 1658 { 1659 unsigned int count; 1660 unsigned int s_pkt = 0; 1661 unsigned int trb_status; 1662 1663 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN) 1664 /* 1665 * We continue despite the error. There is not much we 1666 * can do. If we don't clean it up we loop forever. If 1667 * we skip the TRB then it gets overwritten after a 1668 * while since we use them in a ring buffer. A BUG() 1669 * would help. Lets hope that if this occurs, someone 1670 * fixes the root cause instead of looking away :) 1671 */ 1672 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n", 1673 dep->name, trb); 1674 count = trb->size & DWC3_TRB_SIZE_MASK; 1675 1676 if (dep->direction) { 1677 if (count) { 1678 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size); 1679 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) { 1680 dev_dbg(dwc->dev, "incomplete IN transfer %s\n", 1681 dep->name); 1682 /* 1683 * If missed isoc occurred and there is 1684 * no request queued then issue END 1685 * TRANSFER, so that core generates 1686 * next xfernotready and we will issue 1687 * a fresh START TRANSFER. 1688 * If there are still queued request 1689 * then wait, do not issue either END 1690 * or UPDATE TRANSFER, just attach next 1691 * request in request_list during 1692 * giveback.If any future queued request 1693 * is successfully transferred then we 1694 * will issue UPDATE TRANSFER for all 1695 * request in the request_list. 1696 */ 1697 dep->flags |= DWC3_EP_MISSED_ISOC; 1698 } else { 1699 dev_err(dwc->dev, "incomplete IN transfer %s\n", 1700 dep->name); 1701 status = -ECONNRESET; 1702 } 1703 } else { 1704 dep->flags &= ~DWC3_EP_MISSED_ISOC; 1705 } 1706 } else { 1707 if (count && (event->status & DEPEVT_STATUS_SHORT)) 1708 s_pkt = 1; 1709 } 1710 1711 /* 1712 * We assume here we will always receive the entire data block 1713 * which we should receive. Meaning, if we program RX to 1714 * receive 4K but we receive only 2K, we assume that's all we 1715 * should receive and we simply bounce the request back to the 1716 * gadget driver for further processing. 1717 */ 1718 req->request.actual += req->request.length - count; 1719 if (s_pkt) 1720 return 1; 1721 if ((event->status & DEPEVT_STATUS_LST) && 1722 (trb->ctrl & (DWC3_TRB_CTRL_LST | 1723 DWC3_TRB_CTRL_HWO))) 1724 return 1; 1725 if ((event->status & DEPEVT_STATUS_IOC) && 1726 (trb->ctrl & DWC3_TRB_CTRL_IOC)) 1727 return 1; 1728 return 0; 1729 } 1730 1731 static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep, 1732 const struct dwc3_event_depevt *event, int status) 1733 { 1734 struct dwc3_request *req; 1735 struct dwc3_trb *trb; 1736 unsigned int slot; 1737 unsigned int i; 1738 int ret; 1739 1740 do { 1741 req = next_request(&dep->req_queued); 1742 if (!req) { 1743 WARN_ON_ONCE(1); 1744 return 1; 1745 } 1746 i = 0; 1747 do { 1748 slot = req->start_slot + i; 1749 if ((slot == DWC3_TRB_NUM - 1) && 1750 usb_endpoint_xfer_isoc(dep->endpoint.desc)) 1751 slot++; 1752 slot %= DWC3_TRB_NUM; 1753 trb = &dep->trb_pool[slot]; 1754 1755 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb, 1756 event, status); 1757 if (ret) 1758 break; 1759 }while (++i < req->request.num_mapped_sgs); 1760 1761 dwc3_gadget_giveback(dep, req, status); 1762 1763 if (ret) 1764 break; 1765 } while (1); 1766 1767 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && 1768 list_empty(&dep->req_queued)) { 1769 if (list_empty(&dep->request_list)) { 1770 /* 1771 * If there is no entry in request list then do 1772 * not issue END TRANSFER now. Just set PENDING 1773 * flag, so that END TRANSFER is issued when an 1774 * entry is added into request list. 1775 */ 1776 dep->flags = DWC3_EP_PENDING_REQUEST; 1777 } else { 1778 dwc3_stop_active_transfer(dwc, dep->number); 1779 dep->flags = DWC3_EP_ENABLED; 1780 } 1781 return 1; 1782 } 1783 1784 if ((event->status & DEPEVT_STATUS_IOC) && 1785 (trb->ctrl & DWC3_TRB_CTRL_IOC)) 1786 return 0; 1787 return 1; 1788 } 1789 1790 static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc, 1791 struct dwc3_ep *dep, const struct dwc3_event_depevt *event, 1792 int start_new) 1793 { 1794 unsigned status = 0; 1795 int clean_busy; 1796 1797 if (event->status & DEPEVT_STATUS_BUSERR) 1798 status = -ECONNRESET; 1799 1800 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status); 1801 if (clean_busy) 1802 dep->flags &= ~DWC3_EP_BUSY; 1803 1804 /* 1805 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround. 1806 * See dwc3_gadget_linksts_change_interrupt() for 1st half. 1807 */ 1808 if (dwc->revision < DWC3_REVISION_183A) { 1809 u32 reg; 1810 int i; 1811 1812 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) { 1813 dep = dwc->eps[i]; 1814 1815 if (!(dep->flags & DWC3_EP_ENABLED)) 1816 continue; 1817 1818 if (!list_empty(&dep->req_queued)) 1819 return; 1820 } 1821 1822 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 1823 reg |= dwc->u1u2; 1824 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 1825 1826 dwc->u1u2 = 0; 1827 } 1828 } 1829 1830 static void dwc3_endpoint_interrupt(struct dwc3 *dwc, 1831 const struct dwc3_event_depevt *event) 1832 { 1833 struct dwc3_ep *dep; 1834 u8 epnum = event->endpoint_number; 1835 1836 dep = dwc->eps[epnum]; 1837 1838 if (!(dep->flags & DWC3_EP_ENABLED)) 1839 return; 1840 1841 dev_vdbg(dwc->dev, "%s: %s\n", dep->name, 1842 dwc3_ep_event_string(event->endpoint_event)); 1843 1844 if (epnum == 0 || epnum == 1) { 1845 dwc3_ep0_interrupt(dwc, event); 1846 return; 1847 } 1848 1849 switch (event->endpoint_event) { 1850 case DWC3_DEPEVT_XFERCOMPLETE: 1851 dep->resource_index = 0; 1852 1853 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1854 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n", 1855 dep->name); 1856 return; 1857 } 1858 1859 dwc3_endpoint_transfer_complete(dwc, dep, event, 1); 1860 break; 1861 case DWC3_DEPEVT_XFERINPROGRESS: 1862 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1863 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n", 1864 dep->name); 1865 return; 1866 } 1867 1868 dwc3_endpoint_transfer_complete(dwc, dep, event, 0); 1869 break; 1870 case DWC3_DEPEVT_XFERNOTREADY: 1871 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) { 1872 dwc3_gadget_start_isoc(dwc, dep, event); 1873 } else { 1874 int ret; 1875 1876 dev_vdbg(dwc->dev, "%s: reason %s\n", 1877 dep->name, event->status & 1878 DEPEVT_STATUS_TRANSFER_ACTIVE 1879 ? "Transfer Active" 1880 : "Transfer Not Active"); 1881 1882 ret = __dwc3_gadget_kick_transfer(dep, 0, 1); 1883 if (!ret || ret == -EBUSY) 1884 return; 1885 1886 dev_dbg(dwc->dev, "%s: failed to kick transfers\n", 1887 dep->name); 1888 } 1889 1890 break; 1891 case DWC3_DEPEVT_STREAMEVT: 1892 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) { 1893 dev_err(dwc->dev, "Stream event for non-Bulk %s\n", 1894 dep->name); 1895 return; 1896 } 1897 1898 switch (event->status) { 1899 case DEPEVT_STREAMEVT_FOUND: 1900 dev_vdbg(dwc->dev, "Stream %d found and started\n", 1901 event->parameters); 1902 1903 break; 1904 case DEPEVT_STREAMEVT_NOTFOUND: 1905 /* FALLTHROUGH */ 1906 default: 1907 dev_dbg(dwc->dev, "Couldn't find suitable stream\n"); 1908 } 1909 break; 1910 case DWC3_DEPEVT_RXTXFIFOEVT: 1911 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name); 1912 break; 1913 case DWC3_DEPEVT_EPCMDCMPLT: 1914 dev_vdbg(dwc->dev, "Endpoint Command Complete\n"); 1915 break; 1916 } 1917 } 1918 1919 static void dwc3_disconnect_gadget(struct dwc3 *dwc) 1920 { 1921 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) { 1922 spin_unlock(&dwc->lock); 1923 dwc->gadget_driver->disconnect(&dwc->gadget); 1924 spin_lock(&dwc->lock); 1925 } 1926 } 1927 1928 static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum) 1929 { 1930 struct dwc3_ep *dep; 1931 struct dwc3_gadget_ep_cmd_params params; 1932 u32 cmd; 1933 int ret; 1934 1935 dep = dwc->eps[epnum]; 1936 1937 if (!dep->resource_index) 1938 return; 1939 1940 /* 1941 * NOTICE: We are violating what the Databook says about the 1942 * EndTransfer command. Ideally we would _always_ wait for the 1943 * EndTransfer Command Completion IRQ, but that's causing too 1944 * much trouble synchronizing between us and gadget driver. 1945 * 1946 * We have discussed this with the IP Provider and it was 1947 * suggested to giveback all requests here, but give HW some 1948 * extra time to synchronize with the interconnect. We're using 1949 * an arbitraty 100us delay for that. 1950 * 1951 * Note also that a similar handling was tested by Synopsys 1952 * (thanks a lot Paul) and nothing bad has come out of it. 1953 * In short, what we're doing is: 1954 * 1955 * - Issue EndTransfer WITH CMDIOC bit set 1956 * - Wait 100us 1957 */ 1958 1959 cmd = DWC3_DEPCMD_ENDTRANSFER; 1960 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC; 1961 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index); 1962 memset(¶ms, 0, sizeof(params)); 1963 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms); 1964 WARN_ON_ONCE(ret); 1965 dep->resource_index = 0; 1966 dep->flags &= ~DWC3_EP_BUSY; 1967 udelay(100); 1968 } 1969 1970 static void dwc3_stop_active_transfers(struct dwc3 *dwc) 1971 { 1972 u32 epnum; 1973 1974 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 1975 struct dwc3_ep *dep; 1976 1977 dep = dwc->eps[epnum]; 1978 if (!(dep->flags & DWC3_EP_ENABLED)) 1979 continue; 1980 1981 dwc3_remove_requests(dwc, dep); 1982 } 1983 } 1984 1985 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc) 1986 { 1987 u32 epnum; 1988 1989 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) { 1990 struct dwc3_ep *dep; 1991 struct dwc3_gadget_ep_cmd_params params; 1992 int ret; 1993 1994 dep = dwc->eps[epnum]; 1995 1996 if (!(dep->flags & DWC3_EP_STALL)) 1997 continue; 1998 1999 dep->flags &= ~DWC3_EP_STALL; 2000 2001 memset(¶ms, 0, sizeof(params)); 2002 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, 2003 DWC3_DEPCMD_CLEARSTALL, ¶ms); 2004 WARN_ON_ONCE(ret); 2005 } 2006 } 2007 2008 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc) 2009 { 2010 int reg; 2011 2012 dev_vdbg(dwc->dev, "%s\n", __func__); 2013 2014 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2015 reg &= ~DWC3_DCTL_INITU1ENA; 2016 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2017 2018 reg &= ~DWC3_DCTL_INITU2ENA; 2019 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2020 2021 dwc3_disconnect_gadget(dwc); 2022 dwc->start_config_issued = false; 2023 2024 dwc->gadget.speed = USB_SPEED_UNKNOWN; 2025 dwc->setup_packet_pending = false; 2026 } 2027 2028 static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend) 2029 { 2030 u32 reg; 2031 2032 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0)); 2033 2034 if (suspend) 2035 reg |= DWC3_GUSB3PIPECTL_SUSPHY; 2036 else 2037 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY; 2038 2039 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg); 2040 } 2041 2042 static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend) 2043 { 2044 u32 reg; 2045 2046 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0)); 2047 2048 if (suspend) 2049 reg |= DWC3_GUSB2PHYCFG_SUSPHY; 2050 else 2051 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY; 2052 2053 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg); 2054 } 2055 2056 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc) 2057 { 2058 u32 reg; 2059 2060 dev_vdbg(dwc->dev, "%s\n", __func__); 2061 2062 /* 2063 * WORKAROUND: DWC3 revisions <1.88a have an issue which 2064 * would cause a missing Disconnect Event if there's a 2065 * pending Setup Packet in the FIFO. 2066 * 2067 * There's no suggested workaround on the official Bug 2068 * report, which states that "unless the driver/application 2069 * is doing any special handling of a disconnect event, 2070 * there is no functional issue". 2071 * 2072 * Unfortunately, it turns out that we _do_ some special 2073 * handling of a disconnect event, namely complete all 2074 * pending transfers, notify gadget driver of the 2075 * disconnection, and so on. 2076 * 2077 * Our suggested workaround is to follow the Disconnect 2078 * Event steps here, instead, based on a setup_packet_pending 2079 * flag. Such flag gets set whenever we have a XferNotReady 2080 * event on EP0 and gets cleared on XferComplete for the 2081 * same endpoint. 2082 * 2083 * Refers to: 2084 * 2085 * STAR#9000466709: RTL: Device : Disconnect event not 2086 * generated if setup packet pending in FIFO 2087 */ 2088 if (dwc->revision < DWC3_REVISION_188A) { 2089 if (dwc->setup_packet_pending) 2090 dwc3_gadget_disconnect_interrupt(dwc); 2091 } 2092 2093 /* after reset -> Default State */ 2094 dwc->dev_state = DWC3_DEFAULT_STATE; 2095 2096 /* Recent versions support automatic phy suspend and don't need this */ 2097 if (dwc->revision < DWC3_REVISION_194A) { 2098 /* Resume PHYs */ 2099 dwc3_gadget_usb2_phy_suspend(dwc, false); 2100 dwc3_gadget_usb3_phy_suspend(dwc, false); 2101 } 2102 2103 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) 2104 dwc3_disconnect_gadget(dwc); 2105 2106 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2107 reg &= ~DWC3_DCTL_TSTCTRL_MASK; 2108 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2109 dwc->test_mode = false; 2110 2111 dwc3_stop_active_transfers(dwc); 2112 dwc3_clear_stall_all_ep(dwc); 2113 dwc->start_config_issued = false; 2114 2115 /* Reset device address to zero */ 2116 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2117 reg &= ~(DWC3_DCFG_DEVADDR_MASK); 2118 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2119 } 2120 2121 static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed) 2122 { 2123 u32 reg; 2124 u32 usb30_clock = DWC3_GCTL_CLK_BUS; 2125 2126 /* 2127 * We change the clock only at SS but I dunno why I would want to do 2128 * this. Maybe it becomes part of the power saving plan. 2129 */ 2130 2131 if (speed != DWC3_DSTS_SUPERSPEED) 2132 return; 2133 2134 /* 2135 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed 2136 * each time on Connect Done. 2137 */ 2138 if (!usb30_clock) 2139 return; 2140 2141 reg = dwc3_readl(dwc->regs, DWC3_GCTL); 2142 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock); 2143 dwc3_writel(dwc->regs, DWC3_GCTL, reg); 2144 } 2145 2146 static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed) 2147 { 2148 switch (speed) { 2149 case USB_SPEED_SUPER: 2150 dwc3_gadget_usb2_phy_suspend(dwc, true); 2151 break; 2152 case USB_SPEED_HIGH: 2153 case USB_SPEED_FULL: 2154 case USB_SPEED_LOW: 2155 dwc3_gadget_usb3_phy_suspend(dwc, true); 2156 break; 2157 } 2158 } 2159 2160 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc) 2161 { 2162 struct dwc3_gadget_ep_cmd_params params; 2163 struct dwc3_ep *dep; 2164 int ret; 2165 u32 reg; 2166 u8 speed; 2167 2168 dev_vdbg(dwc->dev, "%s\n", __func__); 2169 2170 memset(¶ms, 0x00, sizeof(params)); 2171 2172 reg = dwc3_readl(dwc->regs, DWC3_DSTS); 2173 speed = reg & DWC3_DSTS_CONNECTSPD; 2174 dwc->speed = speed; 2175 2176 dwc3_update_ram_clk_sel(dwc, speed); 2177 2178 switch (speed) { 2179 case DWC3_DCFG_SUPERSPEED: 2180 /* 2181 * WORKAROUND: DWC3 revisions <1.90a have an issue which 2182 * would cause a missing USB3 Reset event. 2183 * 2184 * In such situations, we should force a USB3 Reset 2185 * event by calling our dwc3_gadget_reset_interrupt() 2186 * routine. 2187 * 2188 * Refers to: 2189 * 2190 * STAR#9000483510: RTL: SS : USB3 reset event may 2191 * not be generated always when the link enters poll 2192 */ 2193 if (dwc->revision < DWC3_REVISION_190A) 2194 dwc3_gadget_reset_interrupt(dwc); 2195 2196 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512); 2197 dwc->gadget.ep0->maxpacket = 512; 2198 dwc->gadget.speed = USB_SPEED_SUPER; 2199 break; 2200 case DWC3_DCFG_HIGHSPEED: 2201 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); 2202 dwc->gadget.ep0->maxpacket = 64; 2203 dwc->gadget.speed = USB_SPEED_HIGH; 2204 break; 2205 case DWC3_DCFG_FULLSPEED2: 2206 case DWC3_DCFG_FULLSPEED1: 2207 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64); 2208 dwc->gadget.ep0->maxpacket = 64; 2209 dwc->gadget.speed = USB_SPEED_FULL; 2210 break; 2211 case DWC3_DCFG_LOWSPEED: 2212 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8); 2213 dwc->gadget.ep0->maxpacket = 8; 2214 dwc->gadget.speed = USB_SPEED_LOW; 2215 break; 2216 } 2217 2218 /* Enable USB2 LPM Capability */ 2219 2220 if ((dwc->revision > DWC3_REVISION_194A) 2221 && (speed != DWC3_DCFG_SUPERSPEED)) { 2222 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2223 reg |= DWC3_DCFG_LPM_CAP; 2224 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2225 2226 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2227 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN); 2228 2229 /* 2230 * TODO: This should be configurable. For now using 2231 * maximum allowed HIRD threshold value of 0b1100 2232 */ 2233 reg |= DWC3_DCTL_HIRD_THRES(12); 2234 2235 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2236 } 2237 2238 /* Recent versions support automatic phy suspend and don't need this */ 2239 if (dwc->revision < DWC3_REVISION_194A) { 2240 /* Suspend unneeded PHY */ 2241 dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed); 2242 } 2243 2244 dep = dwc->eps[0]; 2245 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true); 2246 if (ret) { 2247 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 2248 return; 2249 } 2250 2251 dep = dwc->eps[1]; 2252 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true); 2253 if (ret) { 2254 dev_err(dwc->dev, "failed to enable %s\n", dep->name); 2255 return; 2256 } 2257 2258 /* 2259 * Configure PHY via GUSB3PIPECTLn if required. 2260 * 2261 * Update GTXFIFOSIZn 2262 * 2263 * In both cases reset values should be sufficient. 2264 */ 2265 } 2266 2267 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc) 2268 { 2269 dev_vdbg(dwc->dev, "%s\n", __func__); 2270 2271 /* 2272 * TODO take core out of low power mode when that's 2273 * implemented. 2274 */ 2275 2276 dwc->gadget_driver->resume(&dwc->gadget); 2277 } 2278 2279 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc, 2280 unsigned int evtinfo) 2281 { 2282 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK; 2283 2284 /* 2285 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending 2286 * on the link partner, the USB session might do multiple entry/exit 2287 * of low power states before a transfer takes place. 2288 * 2289 * Due to this problem, we might experience lower throughput. The 2290 * suggested workaround is to disable DCTL[12:9] bits if we're 2291 * transitioning from U1/U2 to U0 and enable those bits again 2292 * after a transfer completes and there are no pending transfers 2293 * on any of the enabled endpoints. 2294 * 2295 * This is the first half of that workaround. 2296 * 2297 * Refers to: 2298 * 2299 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us 2300 * core send LGO_Ux entering U0 2301 */ 2302 if (dwc->revision < DWC3_REVISION_183A) { 2303 if (next == DWC3_LINK_STATE_U0) { 2304 u32 u1u2; 2305 u32 reg; 2306 2307 switch (dwc->link_state) { 2308 case DWC3_LINK_STATE_U1: 2309 case DWC3_LINK_STATE_U2: 2310 reg = dwc3_readl(dwc->regs, DWC3_DCTL); 2311 u1u2 = reg & (DWC3_DCTL_INITU2ENA 2312 | DWC3_DCTL_ACCEPTU2ENA 2313 | DWC3_DCTL_INITU1ENA 2314 | DWC3_DCTL_ACCEPTU1ENA); 2315 2316 if (!dwc->u1u2) 2317 dwc->u1u2 = reg & u1u2; 2318 2319 reg &= ~u1u2; 2320 2321 dwc3_writel(dwc->regs, DWC3_DCTL, reg); 2322 break; 2323 default: 2324 /* do nothing */ 2325 break; 2326 } 2327 } 2328 } 2329 2330 dwc->link_state = next; 2331 2332 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state); 2333 } 2334 2335 static void dwc3_gadget_interrupt(struct dwc3 *dwc, 2336 const struct dwc3_event_devt *event) 2337 { 2338 switch (event->type) { 2339 case DWC3_DEVICE_EVENT_DISCONNECT: 2340 dwc3_gadget_disconnect_interrupt(dwc); 2341 break; 2342 case DWC3_DEVICE_EVENT_RESET: 2343 dwc3_gadget_reset_interrupt(dwc); 2344 break; 2345 case DWC3_DEVICE_EVENT_CONNECT_DONE: 2346 dwc3_gadget_conndone_interrupt(dwc); 2347 break; 2348 case DWC3_DEVICE_EVENT_WAKEUP: 2349 dwc3_gadget_wakeup_interrupt(dwc); 2350 break; 2351 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE: 2352 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info); 2353 break; 2354 case DWC3_DEVICE_EVENT_EOPF: 2355 dev_vdbg(dwc->dev, "End of Periodic Frame\n"); 2356 break; 2357 case DWC3_DEVICE_EVENT_SOF: 2358 dev_vdbg(dwc->dev, "Start of Periodic Frame\n"); 2359 break; 2360 case DWC3_DEVICE_EVENT_ERRATIC_ERROR: 2361 dev_vdbg(dwc->dev, "Erratic Error\n"); 2362 break; 2363 case DWC3_DEVICE_EVENT_CMD_CMPL: 2364 dev_vdbg(dwc->dev, "Command Complete\n"); 2365 break; 2366 case DWC3_DEVICE_EVENT_OVERFLOW: 2367 dev_vdbg(dwc->dev, "Overflow\n"); 2368 break; 2369 default: 2370 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type); 2371 } 2372 } 2373 2374 static void dwc3_process_event_entry(struct dwc3 *dwc, 2375 const union dwc3_event *event) 2376 { 2377 /* Endpoint IRQ, handle it and return early */ 2378 if (event->type.is_devspec == 0) { 2379 /* depevt */ 2380 return dwc3_endpoint_interrupt(dwc, &event->depevt); 2381 } 2382 2383 switch (event->type.type) { 2384 case DWC3_EVENT_TYPE_DEV: 2385 dwc3_gadget_interrupt(dwc, &event->devt); 2386 break; 2387 /* REVISIT what to do with Carkit and I2C events ? */ 2388 default: 2389 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw); 2390 } 2391 } 2392 2393 static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf) 2394 { 2395 struct dwc3_event_buffer *evt; 2396 int left; 2397 u32 count; 2398 2399 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf)); 2400 count &= DWC3_GEVNTCOUNT_MASK; 2401 if (!count) 2402 return IRQ_NONE; 2403 2404 evt = dwc->ev_buffs[buf]; 2405 left = count; 2406 2407 while (left > 0) { 2408 union dwc3_event event; 2409 2410 event.raw = *(u32 *) (evt->buf + evt->lpos); 2411 2412 dwc3_process_event_entry(dwc, &event); 2413 /* 2414 * XXX we wrap around correctly to the next entry as almost all 2415 * entries are 4 bytes in size. There is one entry which has 12 2416 * bytes which is a regular entry followed by 8 bytes data. ATM 2417 * I don't know how things are organized if were get next to the 2418 * a boundary so I worry about that once we try to handle that. 2419 */ 2420 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE; 2421 left -= 4; 2422 2423 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4); 2424 } 2425 2426 return IRQ_HANDLED; 2427 } 2428 2429 static irqreturn_t dwc3_interrupt(int irq, void *_dwc) 2430 { 2431 struct dwc3 *dwc = _dwc; 2432 int i; 2433 irqreturn_t ret = IRQ_NONE; 2434 2435 spin_lock(&dwc->lock); 2436 2437 for (i = 0; i < dwc->num_event_buffers; i++) { 2438 irqreturn_t status; 2439 2440 status = dwc3_process_event_buf(dwc, i); 2441 if (status == IRQ_HANDLED) 2442 ret = status; 2443 } 2444 2445 spin_unlock(&dwc->lock); 2446 2447 return ret; 2448 } 2449 2450 /** 2451 * dwc3_gadget_init - Initializes gadget related registers 2452 * @dwc: pointer to our controller context structure 2453 * 2454 * Returns 0 on success otherwise negative errno. 2455 */ 2456 int dwc3_gadget_init(struct dwc3 *dwc) 2457 { 2458 u32 reg; 2459 int ret; 2460 int irq; 2461 2462 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req), 2463 &dwc->ctrl_req_addr, GFP_KERNEL); 2464 if (!dwc->ctrl_req) { 2465 dev_err(dwc->dev, "failed to allocate ctrl request\n"); 2466 ret = -ENOMEM; 2467 goto err0; 2468 } 2469 2470 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb), 2471 &dwc->ep0_trb_addr, GFP_KERNEL); 2472 if (!dwc->ep0_trb) { 2473 dev_err(dwc->dev, "failed to allocate ep0 trb\n"); 2474 ret = -ENOMEM; 2475 goto err1; 2476 } 2477 2478 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL); 2479 if (!dwc->setup_buf) { 2480 dev_err(dwc->dev, "failed to allocate setup buffer\n"); 2481 ret = -ENOMEM; 2482 goto err2; 2483 } 2484 2485 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev, 2486 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr, 2487 GFP_KERNEL); 2488 if (!dwc->ep0_bounce) { 2489 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n"); 2490 ret = -ENOMEM; 2491 goto err3; 2492 } 2493 2494 dev_set_name(&dwc->gadget.dev, "gadget"); 2495 2496 dwc->gadget.ops = &dwc3_gadget_ops; 2497 dwc->gadget.max_speed = USB_SPEED_SUPER; 2498 dwc->gadget.speed = USB_SPEED_UNKNOWN; 2499 dwc->gadget.dev.parent = dwc->dev; 2500 dwc->gadget.sg_supported = true; 2501 2502 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask); 2503 2504 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms; 2505 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask; 2506 dwc->gadget.dev.release = dwc3_gadget_release; 2507 dwc->gadget.name = "dwc3-gadget"; 2508 2509 /* 2510 * REVISIT: Here we should clear all pending IRQs to be 2511 * sure we're starting from a well known location. 2512 */ 2513 2514 ret = dwc3_gadget_init_endpoints(dwc); 2515 if (ret) 2516 goto err4; 2517 2518 irq = platform_get_irq(to_platform_device(dwc->dev), 0); 2519 2520 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED, 2521 "dwc3", dwc); 2522 if (ret) { 2523 dev_err(dwc->dev, "failed to request irq #%d --> %d\n", 2524 irq, ret); 2525 goto err5; 2526 } 2527 2528 reg = dwc3_readl(dwc->regs, DWC3_DCFG); 2529 reg |= DWC3_DCFG_LPM_CAP; 2530 dwc3_writel(dwc->regs, DWC3_DCFG, reg); 2531 2532 /* Enable all but Start and End of Frame IRQs */ 2533 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN | 2534 DWC3_DEVTEN_EVNTOVERFLOWEN | 2535 DWC3_DEVTEN_CMDCMPLTEN | 2536 DWC3_DEVTEN_ERRTICERREN | 2537 DWC3_DEVTEN_WKUPEVTEN | 2538 DWC3_DEVTEN_ULSTCNGEN | 2539 DWC3_DEVTEN_CONNECTDONEEN | 2540 DWC3_DEVTEN_USBRSTEN | 2541 DWC3_DEVTEN_DISCONNEVTEN); 2542 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg); 2543 2544 /* automatic phy suspend only on recent versions */ 2545 if (dwc->revision >= DWC3_REVISION_194A) { 2546 dwc3_gadget_usb2_phy_suspend(dwc, false); 2547 dwc3_gadget_usb3_phy_suspend(dwc, false); 2548 } 2549 2550 ret = device_register(&dwc->gadget.dev); 2551 if (ret) { 2552 dev_err(dwc->dev, "failed to register gadget device\n"); 2553 put_device(&dwc->gadget.dev); 2554 goto err6; 2555 } 2556 2557 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget); 2558 if (ret) { 2559 dev_err(dwc->dev, "failed to register udc\n"); 2560 goto err7; 2561 } 2562 2563 return 0; 2564 2565 err7: 2566 device_unregister(&dwc->gadget.dev); 2567 2568 err6: 2569 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); 2570 free_irq(irq, dwc); 2571 2572 err5: 2573 dwc3_gadget_free_endpoints(dwc); 2574 2575 err4: 2576 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, 2577 dwc->ep0_bounce, dwc->ep0_bounce_addr); 2578 2579 err3: 2580 kfree(dwc->setup_buf); 2581 2582 err2: 2583 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), 2584 dwc->ep0_trb, dwc->ep0_trb_addr); 2585 2586 err1: 2587 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), 2588 dwc->ctrl_req, dwc->ctrl_req_addr); 2589 2590 err0: 2591 return ret; 2592 } 2593 2594 void dwc3_gadget_exit(struct dwc3 *dwc) 2595 { 2596 int irq; 2597 2598 usb_del_gadget_udc(&dwc->gadget); 2599 irq = platform_get_irq(to_platform_device(dwc->dev), 0); 2600 2601 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00); 2602 free_irq(irq, dwc); 2603 2604 dwc3_gadget_free_endpoints(dwc); 2605 2606 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE, 2607 dwc->ep0_bounce, dwc->ep0_bounce_addr); 2608 2609 kfree(dwc->setup_buf); 2610 2611 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb), 2612 dwc->ep0_trb, dwc->ep0_trb_addr); 2613 2614 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req), 2615 dwc->ctrl_req, dwc->ctrl_req_addr); 2616 2617 device_unregister(&dwc->gadget.dev); 2618 } 2619