1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * core.h - DesignWare USB3 DRD Core Header 4 * 5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com 6 * 7 * Authors: Felipe Balbi <balbi@ti.com>, 8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de> 9 */ 10 11 #ifndef __DRIVERS_USB_DWC3_CORE_H 12 #define __DRIVERS_USB_DWC3_CORE_H 13 14 #include <linux/device.h> 15 #include <linux/spinlock.h> 16 #include <linux/mutex.h> 17 #include <linux/ioport.h> 18 #include <linux/list.h> 19 #include <linux/bitops.h> 20 #include <linux/dma-mapping.h> 21 #include <linux/mm.h> 22 #include <linux/debugfs.h> 23 #include <linux/wait.h> 24 #include <linux/workqueue.h> 25 26 #include <linux/usb/ch9.h> 27 #include <linux/usb/gadget.h> 28 #include <linux/usb/otg.h> 29 #include <linux/usb/role.h> 30 #include <linux/ulpi/interface.h> 31 32 #include <linux/phy/phy.h> 33 34 #include <linux/power_supply.h> 35 36 #define DWC3_MSG_MAX 500 37 38 /* Global constants */ 39 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */ 40 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */ 41 #define DWC3_EP0_SETUP_SIZE 512 42 #define DWC3_ENDPOINTS_NUM 32 43 #define DWC3_XHCI_RESOURCES_NUM 2 44 #define DWC3_ISOC_MAX_RETRIES 5 45 46 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */ 47 #define DWC3_EVENT_BUFFERS_SIZE 4096 48 #define DWC3_EVENT_TYPE_MASK 0xfe 49 50 #define DWC3_EVENT_TYPE_DEV 0 51 #define DWC3_EVENT_TYPE_CARKIT 3 52 #define DWC3_EVENT_TYPE_I2C 4 53 54 #define DWC3_DEVICE_EVENT_DISCONNECT 0 55 #define DWC3_DEVICE_EVENT_RESET 1 56 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 57 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 58 #define DWC3_DEVICE_EVENT_WAKEUP 4 59 #define DWC3_DEVICE_EVENT_HIBER_REQ 5 60 #define DWC3_DEVICE_EVENT_SUSPEND 6 61 #define DWC3_DEVICE_EVENT_SOF 7 62 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 63 #define DWC3_DEVICE_EVENT_CMD_CMPL 10 64 #define DWC3_DEVICE_EVENT_OVERFLOW 11 65 66 /* Controller's role while using the OTG block */ 67 #define DWC3_OTG_ROLE_IDLE 0 68 #define DWC3_OTG_ROLE_HOST 1 69 #define DWC3_OTG_ROLE_DEVICE 2 70 71 #define DWC3_GEVNTCOUNT_MASK 0xfffc 72 #define DWC3_GEVNTCOUNT_EHB BIT(31) 73 #define DWC3_GSNPSID_MASK 0xffff0000 74 #define DWC3_GSNPSREV_MASK 0xffff 75 #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16) 76 77 /* DWC3 registers memory space boundries */ 78 #define DWC3_XHCI_REGS_START 0x0 79 #define DWC3_XHCI_REGS_END 0x7fff 80 #define DWC3_GLOBALS_REGS_START 0xc100 81 #define DWC3_GLOBALS_REGS_END 0xc6ff 82 #define DWC3_DEVICE_REGS_START 0xc700 83 #define DWC3_DEVICE_REGS_END 0xcbff 84 #define DWC3_OTG_REGS_START 0xcc00 85 #define DWC3_OTG_REGS_END 0xccff 86 87 #define DWC3_RTK_RTD_GLOBALS_REGS_START 0x8100 88 89 /* Global Registers */ 90 #define DWC3_GSBUSCFG0 0xc100 91 #define DWC3_GSBUSCFG1 0xc104 92 #define DWC3_GTXTHRCFG 0xc108 93 #define DWC3_GRXTHRCFG 0xc10c 94 #define DWC3_GCTL 0xc110 95 #define DWC3_GEVTEN 0xc114 96 #define DWC3_GSTS 0xc118 97 #define DWC3_GUCTL1 0xc11c 98 #define DWC3_GSNPSID 0xc120 99 #define DWC3_GGPIO 0xc124 100 #define DWC3_GUID 0xc128 101 #define DWC3_GUCTL 0xc12c 102 #define DWC3_GBUSERRADDR0 0xc130 103 #define DWC3_GBUSERRADDR1 0xc134 104 #define DWC3_GPRTBIMAP0 0xc138 105 #define DWC3_GPRTBIMAP1 0xc13c 106 #define DWC3_GHWPARAMS0 0xc140 107 #define DWC3_GHWPARAMS1 0xc144 108 #define DWC3_GHWPARAMS2 0xc148 109 #define DWC3_GHWPARAMS3 0xc14c 110 #define DWC3_GHWPARAMS4 0xc150 111 #define DWC3_GHWPARAMS5 0xc154 112 #define DWC3_GHWPARAMS6 0xc158 113 #define DWC3_GHWPARAMS7 0xc15c 114 #define DWC3_GDBGFIFOSPACE 0xc160 115 #define DWC3_GDBGLTSSM 0xc164 116 #define DWC3_GDBGBMU 0xc16c 117 #define DWC3_GDBGLSPMUX 0xc170 118 #define DWC3_GDBGLSP 0xc174 119 #define DWC3_GDBGEPINFO0 0xc178 120 #define DWC3_GDBGEPINFO1 0xc17c 121 #define DWC3_GPRTBIMAP_HS0 0xc180 122 #define DWC3_GPRTBIMAP_HS1 0xc184 123 #define DWC3_GPRTBIMAP_FS0 0xc188 124 #define DWC3_GPRTBIMAP_FS1 0xc18c 125 #define DWC3_GUCTL2 0xc19c 126 127 #define DWC3_VER_NUMBER 0xc1a0 128 #define DWC3_VER_TYPE 0xc1a4 129 130 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04)) 131 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04)) 132 133 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04)) 134 135 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04)) 136 137 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04)) 138 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04)) 139 140 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10)) 141 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10)) 142 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10)) 143 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10)) 144 145 #define DWC3_GHWPARAMS8 0xc600 146 #define DWC3_GUCTL3 0xc60c 147 #define DWC3_GFLADJ 0xc630 148 #define DWC3_GHWPARAMS9 0xc6e0 149 150 /* Device Registers */ 151 #define DWC3_DCFG 0xc700 152 #define DWC3_DCTL 0xc704 153 #define DWC3_DEVTEN 0xc708 154 #define DWC3_DSTS 0xc70c 155 #define DWC3_DGCMDPAR 0xc710 156 #define DWC3_DGCMD 0xc714 157 #define DWC3_DALEPENA 0xc720 158 #define DWC3_DCFG1 0xc740 /* DWC_usb32 only */ 159 160 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10)) 161 #define DWC3_DEPCMDPAR2 0x00 162 #define DWC3_DEPCMDPAR1 0x04 163 #define DWC3_DEPCMDPAR0 0x08 164 #define DWC3_DEPCMD 0x0c 165 166 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4)) 167 168 /* OTG Registers */ 169 #define DWC3_OCFG 0xcc00 170 #define DWC3_OCTL 0xcc04 171 #define DWC3_OEVT 0xcc08 172 #define DWC3_OEVTEN 0xcc0C 173 #define DWC3_OSTS 0xcc10 174 175 /* Bit fields */ 176 177 /* Global SoC Bus Configuration INCRx Register 0 */ 178 #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */ 179 #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */ 180 #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */ 181 #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */ 182 #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */ 183 #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */ 184 #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */ 185 #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */ 186 #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff 187 188 /* Global Debug LSP MUX Select */ 189 #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */ 190 #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff) 191 #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4) 192 #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf) 193 194 /* Global Debug Queue/FIFO Space Available Register */ 195 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f) 196 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0) 197 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff) 198 199 #define DWC3_TXFIFO 0 200 #define DWC3_RXFIFO 1 201 #define DWC3_TXREQQ 2 202 #define DWC3_RXREQQ 3 203 #define DWC3_RXINFOQ 4 204 #define DWC3_PSTATQ 5 205 #define DWC3_DESCFETCHQ 6 206 #define DWC3_EVENTQ 7 207 #define DWC3_AUXEVENTQ 8 208 209 /* Global RX Threshold Configuration Register */ 210 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19) 211 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24) 212 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29) 213 214 /* Global TX Threshold Configuration Register */ 215 #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16) 216 #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24) 217 #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29) 218 219 /* Global RX Threshold Configuration Register for DWC_usb31 only */ 220 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16) 221 #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21) 222 #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26) 223 #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15) 224 #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13) 225 #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10) 226 #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5) 227 #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f) 228 229 /* Global TX Threshold Configuration Register for DWC_usb31 only */ 230 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16) 231 #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21) 232 #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26) 233 #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15) 234 #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13) 235 #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10) 236 #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5) 237 #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f) 238 239 /* Global Configuration Register */ 240 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19) 241 #define DWC3_GCTL_PWRDNSCALE_MASK GENMASK(31, 19) 242 #define DWC3_GCTL_U2RSTECN BIT(16) 243 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6) 244 #define DWC3_GCTL_CLK_BUS (0) 245 #define DWC3_GCTL_CLK_PIPE (1) 246 #define DWC3_GCTL_CLK_PIPEHALF (2) 247 #define DWC3_GCTL_CLK_MASK (3) 248 249 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12) 250 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12) 251 #define DWC3_GCTL_PRTCAP_HOST 1 252 #define DWC3_GCTL_PRTCAP_DEVICE 2 253 #define DWC3_GCTL_PRTCAP_OTG 3 254 255 #define DWC3_GCTL_CORESOFTRESET BIT(11) 256 #define DWC3_GCTL_SOFITPSYNC BIT(10) 257 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4) 258 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3) 259 #define DWC3_GCTL_DISSCRAMBLE BIT(3) 260 #define DWC3_GCTL_U2EXIT_LFPS BIT(2) 261 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1) 262 #define DWC3_GCTL_DSBLCLKGTNG BIT(0) 263 264 /* Global User Control 1 Register */ 265 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31) 266 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28) 267 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26) 268 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24) 269 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17) 270 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS BIT(16) 271 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST BIT(10) 272 273 /* Global Status Register */ 274 #define DWC3_GSTS_OTG_IP BIT(10) 275 #define DWC3_GSTS_BC_IP BIT(9) 276 #define DWC3_GSTS_ADP_IP BIT(8) 277 #define DWC3_GSTS_HOST_IP BIT(7) 278 #define DWC3_GSTS_DEVICE_IP BIT(6) 279 #define DWC3_GSTS_CSR_TIMEOUT BIT(5) 280 #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4) 281 #define DWC3_GSTS_CURMOD(n) ((n) & 0x3) 282 #define DWC3_GSTS_CURMOD_DEVICE 0 283 #define DWC3_GSTS_CURMOD_HOST 1 284 285 /* Global USB2 PHY Configuration Register */ 286 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31) 287 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30) 288 #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV BIT(17) 289 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6) 290 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4) 291 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8) 292 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3) 293 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1) 294 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10) 295 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf) 296 #define USBTRDTIM_UTMI_8_BIT 9 297 #define USBTRDTIM_UTMI_16_BIT 5 298 #define UTMI_PHYIF_16_BIT 1 299 #define UTMI_PHYIF_8_BIT 0 300 301 /* Global USB2 PHY Vendor Control Register */ 302 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25) 303 #define DWC3_GUSB2PHYACC_DONE BIT(24) 304 #define DWC3_GUSB2PHYACC_BUSY BIT(23) 305 #define DWC3_GUSB2PHYACC_WRITE BIT(22) 306 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16) 307 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8) 308 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff) 309 310 /* Global USB3 PIPE Control Register */ 311 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31) 312 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29) 313 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28) 314 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27) 315 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24) 316 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19) 317 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7) 318 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1) 319 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18) 320 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17) 321 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9) 322 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8) 323 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3) 324 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1) 325 326 /* Global TX Fifo Size Register */ 327 #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */ 328 #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */ 329 #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff) 330 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000) 331 332 /* Global RX Fifo Size Register */ 333 #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */ 334 #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff) 335 336 /* Global Event Size Registers */ 337 #define DWC3_GEVNTSIZ_INTMASK BIT(31) 338 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff) 339 340 /* Global HWPARAMS0 Register */ 341 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3) 342 #define DWC3_GHWPARAMS0_MODE_GADGET 0 343 #define DWC3_GHWPARAMS0_MODE_HOST 1 344 #define DWC3_GHWPARAMS0_MODE_DRD 2 345 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7) 346 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3) 347 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff) 348 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff) 349 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff) 350 351 /* Global HWPARAMS1 Register */ 352 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24) 353 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 354 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 355 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2 356 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24) 357 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3) 358 #define DWC3_GHWPARAMS1_ENDBC BIT(31) 359 360 /* Global HWPARAMS3 Register */ 361 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3) 362 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0 363 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1 364 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */ 365 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2) 366 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0 367 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1 368 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2 369 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3 370 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4) 371 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0 372 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1 373 374 /* Global HWPARAMS4 Register */ 375 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13) 376 #define DWC3_MAX_HIBER_SCRATCHBUFS 15 377 378 /* Global HWPARAMS6 Register */ 379 #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14) 380 #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13) 381 #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12) 382 #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11) 383 #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10) 384 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7) 385 386 /* DWC_usb32 only */ 387 #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8)) 388 389 /* Global HWPARAMS7 Register */ 390 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff) 391 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff) 392 393 /* Global HWPARAMS9 Register */ 394 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0) 395 #define DWC3_GHWPARAMS9_DEV_MST BIT(1) 396 397 /* Global Frame Length Adjustment Register */ 398 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7) 399 #define DWC3_GFLADJ_30MHZ_MASK 0x3f 400 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK GENMASK(21, 8) 401 #define DWC3_GFLADJ_REFCLK_LPM_SEL BIT(23) 402 #define DWC3_GFLADJ_240MHZDECR GENMASK(30, 24) 403 #define DWC3_GFLADJ_240MHZDECR_PLS1 BIT(31) 404 405 /* Global User Control Register*/ 406 #define DWC3_GUCTL_REFCLKPER_MASK 0xffc00000 407 #define DWC3_GUCTL_REFCLKPER_SEL 22 408 409 /* Global User Control Register 2 */ 410 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14) 411 #define DWC3_GUCTL2_LC_TIMER BIT(19) 412 413 /* Global User Control Register 3 */ 414 #define DWC3_GUCTL3_SPLITDISABLE BIT(14) 415 416 /* Device Configuration Register */ 417 #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */ 418 419 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) 420 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) 421 422 #define DWC3_DCFG_SPEED_MASK (7 << 0) 423 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ 424 #define DWC3_DCFG_SUPERSPEED (4 << 0) 425 #define DWC3_DCFG_HIGHSPEED (0 << 0) 426 #define DWC3_DCFG_FULLSPEED BIT(0) 427 428 #define DWC3_DCFG_NUMP_SHIFT 17 429 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f) 430 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT) 431 #define DWC3_DCFG_LPM_CAP BIT(22) 432 #define DWC3_DCFG_IGNSTRMPP BIT(23) 433 434 /* Device Control Register */ 435 #define DWC3_DCTL_RUN_STOP BIT(31) 436 #define DWC3_DCTL_CSFTRST BIT(30) 437 #define DWC3_DCTL_LSFTRST BIT(29) 438 439 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) 440 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24) 441 442 #define DWC3_DCTL_APPL1RES BIT(23) 443 444 /* These apply for core versions 1.87a and earlier */ 445 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17) 446 #define DWC3_DCTL_TRGTULST(n) ((n) << 17) 447 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2)) 448 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3)) 449 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4)) 450 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5)) 451 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6)) 452 453 /* These apply for core versions 1.94a and later */ 454 #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20) 455 456 #define DWC3_DCTL_KEEP_CONNECT BIT(19) 457 #define DWC3_DCTL_L1_HIBER_EN BIT(18) 458 #define DWC3_DCTL_CRS BIT(17) 459 #define DWC3_DCTL_CSS BIT(16) 460 461 #define DWC3_DCTL_INITU2ENA BIT(12) 462 #define DWC3_DCTL_ACCEPTU2ENA BIT(11) 463 #define DWC3_DCTL_INITU1ENA BIT(10) 464 #define DWC3_DCTL_ACCEPTU1ENA BIT(9) 465 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) 466 467 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) 468 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) 469 470 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) 471 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) 472 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) 473 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) 474 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) 475 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) 476 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) 477 478 /* Device Event Enable Register */ 479 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12) 480 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11) 481 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10) 482 #define DWC3_DEVTEN_ERRTICERREN BIT(9) 483 #define DWC3_DEVTEN_SOFEN BIT(7) 484 #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6) 485 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5) 486 #define DWC3_DEVTEN_WKUPEVTEN BIT(4) 487 #define DWC3_DEVTEN_ULSTCNGEN BIT(3) 488 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2) 489 #define DWC3_DEVTEN_USBRSTEN BIT(1) 490 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0) 491 492 #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */ 493 494 /* Device Status Register */ 495 #define DWC3_DSTS_DCNRD BIT(29) 496 497 /* This applies for core versions 1.87a and earlier */ 498 #define DWC3_DSTS_PWRUPREQ BIT(24) 499 500 /* These apply for core versions 1.94a and later */ 501 #define DWC3_DSTS_RSS BIT(25) 502 #define DWC3_DSTS_SSS BIT(24) 503 504 #define DWC3_DSTS_COREIDLE BIT(23) 505 #define DWC3_DSTS_DEVCTRLHLT BIT(22) 506 507 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) 508 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) 509 510 #define DWC3_DSTS_RXFIFOEMPTY BIT(17) 511 512 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3) 513 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) 514 515 #define DWC3_DSTS_CONNECTSPD (7 << 0) 516 517 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ 518 #define DWC3_DSTS_SUPERSPEED (4 << 0) 519 #define DWC3_DSTS_HIGHSPEED (0 << 0) 520 #define DWC3_DSTS_FULLSPEED BIT(0) 521 522 /* Device Generic Command Register */ 523 #define DWC3_DGCMD_SET_LMP 0x01 524 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 525 #define DWC3_DGCMD_XMIT_FUNCTION 0x03 526 527 /* These apply for core versions 1.94a and later */ 528 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04 529 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05 530 531 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 532 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a 533 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c 534 #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d 535 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 536 #define DWC3_DGCMD_DEV_NOTIFICATION 0x07 537 538 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F) 539 #define DWC3_DGCMD_CMDACT BIT(10) 540 #define DWC3_DGCMD_CMDIOC BIT(8) 541 542 /* Device Generic Command Parameter Register */ 543 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0) 544 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0) 545 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5) 546 #define DWC3_DGCMDPAR_TX_FIFO BIT(5) 547 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0) 548 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0) 549 #define DWC3_DGCMDPAR_DN_FUNC_WAKE BIT(0) 550 #define DWC3_DGCMDPAR_INTF_SEL(n) ((n) << 4) 551 552 /* Device Endpoint Command Register */ 553 #define DWC3_DEPCMD_PARAM_SHIFT 16 554 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT) 555 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) 556 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F) 557 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11) 558 #define DWC3_DEPCMD_CLEARPENDIN BIT(11) 559 #define DWC3_DEPCMD_CMDACT BIT(10) 560 #define DWC3_DEPCMD_CMDIOC BIT(8) 561 562 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) 563 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) 564 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) 565 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) 566 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) 567 #define DWC3_DEPCMD_SETSTALL (0x04 << 0) 568 /* This applies for core versions 1.90a and earlier */ 569 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) 570 /* This applies for core versions 1.94a and later */ 571 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0) 572 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) 573 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) 574 575 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf) 576 577 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ 578 #define DWC3_DALEPENA_EP(n) BIT(n) 579 580 /* DWC_usb32 DCFG1 config */ 581 #define DWC3_DCFG1_DIS_MST_ENH BIT(1) 582 583 #define DWC3_DEPCMD_TYPE_CONTROL 0 584 #define DWC3_DEPCMD_TYPE_ISOC 1 585 #define DWC3_DEPCMD_TYPE_BULK 2 586 #define DWC3_DEPCMD_TYPE_INTR 3 587 588 #define DWC3_DEV_IMOD_COUNT_SHIFT 16 589 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16) 590 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0 591 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0) 592 593 /* OTG Configuration Register */ 594 #define DWC3_OCFG_DISPWRCUTTOFF BIT(5) 595 #define DWC3_OCFG_HIBDISMASK BIT(4) 596 #define DWC3_OCFG_SFTRSTMASK BIT(3) 597 #define DWC3_OCFG_OTGVERSION BIT(2) 598 #define DWC3_OCFG_HNPCAP BIT(1) 599 #define DWC3_OCFG_SRPCAP BIT(0) 600 601 /* OTG CTL Register */ 602 #define DWC3_OCTL_OTG3GOERR BIT(7) 603 #define DWC3_OCTL_PERIMODE BIT(6) 604 #define DWC3_OCTL_PRTPWRCTL BIT(5) 605 #define DWC3_OCTL_HNPREQ BIT(4) 606 #define DWC3_OCTL_SESREQ BIT(3) 607 #define DWC3_OCTL_TERMSELIDPULSE BIT(2) 608 #define DWC3_OCTL_DEVSETHNPEN BIT(1) 609 #define DWC3_OCTL_HSTSETHNPEN BIT(0) 610 611 /* OTG Event Register */ 612 #define DWC3_OEVT_DEVICEMODE BIT(31) 613 #define DWC3_OEVT_XHCIRUNSTPSET BIT(27) 614 #define DWC3_OEVT_DEVRUNSTPSET BIT(26) 615 #define DWC3_OEVT_HIBENTRY BIT(25) 616 #define DWC3_OEVT_CONIDSTSCHNG BIT(24) 617 #define DWC3_OEVT_HRRCONFNOTIF BIT(23) 618 #define DWC3_OEVT_HRRINITNOTIF BIT(22) 619 #define DWC3_OEVT_ADEVIDLE BIT(21) 620 #define DWC3_OEVT_ADEVBHOSTEND BIT(20) 621 #define DWC3_OEVT_ADEVHOST BIT(19) 622 #define DWC3_OEVT_ADEVHNPCHNG BIT(18) 623 #define DWC3_OEVT_ADEVSRPDET BIT(17) 624 #define DWC3_OEVT_ADEVSESSENDDET BIT(16) 625 #define DWC3_OEVT_BDEVBHOSTEND BIT(11) 626 #define DWC3_OEVT_BDEVHNPCHNG BIT(10) 627 #define DWC3_OEVT_BDEVSESSVLDDET BIT(9) 628 #define DWC3_OEVT_BDEVVBUSCHNG BIT(8) 629 #define DWC3_OEVT_BSESSVLD BIT(3) 630 #define DWC3_OEVT_HSTNEGSTS BIT(2) 631 #define DWC3_OEVT_SESREQSTS BIT(1) 632 #define DWC3_OEVT_ERROR BIT(0) 633 634 /* OTG Event Enable Register */ 635 #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27) 636 #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26) 637 #define DWC3_OEVTEN_HIBENTRYEN BIT(25) 638 #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24) 639 #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23) 640 #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22) 641 #define DWC3_OEVTEN_ADEVIDLEEN BIT(21) 642 #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20) 643 #define DWC3_OEVTEN_ADEVHOSTEN BIT(19) 644 #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18) 645 #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17) 646 #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16) 647 #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11) 648 #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10) 649 #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9) 650 #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8) 651 652 /* OTG Status Register */ 653 #define DWC3_OSTS_DEVRUNSTP BIT(13) 654 #define DWC3_OSTS_XHCIRUNSTP BIT(12) 655 #define DWC3_OSTS_PERIPHERALSTATE BIT(4) 656 #define DWC3_OSTS_XHCIPRTPOWER BIT(3) 657 #define DWC3_OSTS_BSESVLD BIT(2) 658 #define DWC3_OSTS_VBUSVLD BIT(1) 659 #define DWC3_OSTS_CONIDSTS BIT(0) 660 661 /* Structures */ 662 663 struct dwc3_trb; 664 665 /** 666 * struct dwc3_event_buffer - Software event buffer representation 667 * @buf: _THE_ buffer 668 * @cache: The buffer cache used in the threaded interrupt 669 * @length: size of this buffer 670 * @lpos: event offset 671 * @count: cache of last read event count register 672 * @flags: flags related to this event buffer 673 * @dma: dma_addr_t 674 * @dwc: pointer to DWC controller 675 */ 676 struct dwc3_event_buffer { 677 void *buf; 678 void *cache; 679 unsigned int length; 680 unsigned int lpos; 681 unsigned int count; 682 unsigned int flags; 683 684 #define DWC3_EVENT_PENDING BIT(0) 685 686 dma_addr_t dma; 687 688 struct dwc3 *dwc; 689 }; 690 691 #define DWC3_EP_FLAG_STALLED BIT(0) 692 #define DWC3_EP_FLAG_WEDGED BIT(1) 693 694 #define DWC3_EP_DIRECTION_TX true 695 #define DWC3_EP_DIRECTION_RX false 696 697 #define DWC3_TRB_NUM 256 698 699 /** 700 * struct dwc3_ep - device side endpoint representation 701 * @endpoint: usb endpoint 702 * @cancelled_list: list of cancelled requests for this endpoint 703 * @pending_list: list of pending requests for this endpoint 704 * @started_list: list of started requests on this endpoint 705 * @regs: pointer to first endpoint register 706 * @trb_pool: array of transaction buffers 707 * @trb_pool_dma: dma address of @trb_pool 708 * @trb_enqueue: enqueue 'pointer' into TRB array 709 * @trb_dequeue: dequeue 'pointer' into TRB array 710 * @dwc: pointer to DWC controller 711 * @saved_state: ep state saved during hibernation 712 * @flags: endpoint flags (wedged, stalled, ...) 713 * @number: endpoint number (1 - 15) 714 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK 715 * @resource_index: Resource transfer index 716 * @frame_number: set to the frame number we want this transfer to start (ISOC) 717 * @interval: the interval on which the ISOC transfer is started 718 * @name: a human readable name e.g. ep1out-bulk 719 * @direction: true for TX, false for RX 720 * @stream_capable: true when streams are enabled 721 * @combo_num: the test combination BIT[15:14] of the frame number to test 722 * isochronous START TRANSFER command failure workaround 723 * @start_cmd_status: the status of testing START TRANSFER command with 724 * combo_num = 'b00 725 */ 726 struct dwc3_ep { 727 struct usb_ep endpoint; 728 struct list_head cancelled_list; 729 struct list_head pending_list; 730 struct list_head started_list; 731 732 void __iomem *regs; 733 734 struct dwc3_trb *trb_pool; 735 dma_addr_t trb_pool_dma; 736 struct dwc3 *dwc; 737 738 u32 saved_state; 739 unsigned int flags; 740 #define DWC3_EP_ENABLED BIT(0) 741 #define DWC3_EP_STALL BIT(1) 742 #define DWC3_EP_WEDGE BIT(2) 743 #define DWC3_EP_TRANSFER_STARTED BIT(3) 744 #define DWC3_EP_END_TRANSFER_PENDING BIT(4) 745 #define DWC3_EP_PENDING_REQUEST BIT(5) 746 #define DWC3_EP_DELAY_START BIT(6) 747 #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7) 748 #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8) 749 #define DWC3_EP_FORCE_RESTART_STREAM BIT(9) 750 #define DWC3_EP_FIRST_STREAM_PRIMED BIT(10) 751 #define DWC3_EP_PENDING_CLEAR_STALL BIT(11) 752 #define DWC3_EP_TXFIFO_RESIZED BIT(12) 753 #define DWC3_EP_DELAY_STOP BIT(13) 754 755 /* This last one is specific to EP0 */ 756 #define DWC3_EP0_DIR_IN BIT(31) 757 758 /* 759 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will 760 * use a u8 type here. If anybody decides to increase number of TRBs to 761 * anything larger than 256 - I can't see why people would want to do 762 * this though - then this type needs to be changed. 763 * 764 * By using u8 types we ensure that our % operator when incrementing 765 * enqueue and dequeue get optimized away by the compiler. 766 */ 767 u8 trb_enqueue; 768 u8 trb_dequeue; 769 770 u8 number; 771 u8 type; 772 u8 resource_index; 773 u32 frame_number; 774 u32 interval; 775 776 char name[20]; 777 778 unsigned direction:1; 779 unsigned stream_capable:1; 780 781 /* For isochronous START TRANSFER workaround only */ 782 u8 combo_num; 783 int start_cmd_status; 784 }; 785 786 enum dwc3_phy { 787 DWC3_PHY_UNKNOWN = 0, 788 DWC3_PHY_USB3, 789 DWC3_PHY_USB2, 790 }; 791 792 enum dwc3_ep0_next { 793 DWC3_EP0_UNKNOWN = 0, 794 DWC3_EP0_COMPLETE, 795 DWC3_EP0_NRDY_DATA, 796 DWC3_EP0_NRDY_STATUS, 797 }; 798 799 enum dwc3_ep0_state { 800 EP0_UNCONNECTED = 0, 801 EP0_SETUP_PHASE, 802 EP0_DATA_PHASE, 803 EP0_STATUS_PHASE, 804 }; 805 806 enum dwc3_link_state { 807 /* In SuperSpeed */ 808 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ 809 DWC3_LINK_STATE_U1 = 0x01, 810 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ 811 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ 812 DWC3_LINK_STATE_SS_DIS = 0x04, 813 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ 814 DWC3_LINK_STATE_SS_INACT = 0x06, 815 DWC3_LINK_STATE_POLL = 0x07, 816 DWC3_LINK_STATE_RECOV = 0x08, 817 DWC3_LINK_STATE_HRESET = 0x09, 818 DWC3_LINK_STATE_CMPLY = 0x0a, 819 DWC3_LINK_STATE_LPBK = 0x0b, 820 DWC3_LINK_STATE_RESET = 0x0e, 821 DWC3_LINK_STATE_RESUME = 0x0f, 822 DWC3_LINK_STATE_MASK = 0x0f, 823 }; 824 825 /* TRB Length, PCM and Status */ 826 #define DWC3_TRB_SIZE_MASK (0x00ffffff) 827 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK) 828 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24) 829 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28) 830 831 #define DWC3_TRBSTS_OK 0 832 #define DWC3_TRBSTS_MISSED_ISOC 1 833 #define DWC3_TRBSTS_SETUP_PENDING 2 834 #define DWC3_TRB_STS_XFER_IN_PROG 4 835 836 /* TRB Control */ 837 #define DWC3_TRB_CTRL_HWO BIT(0) 838 #define DWC3_TRB_CTRL_LST BIT(1) 839 #define DWC3_TRB_CTRL_CHN BIT(2) 840 #define DWC3_TRB_CTRL_CSP BIT(3) 841 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4) 842 #define DWC3_TRB_CTRL_ISP_IMI BIT(10) 843 #define DWC3_TRB_CTRL_IOC BIT(11) 844 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14) 845 #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14) 846 847 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4)) 848 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1) 849 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2) 850 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3) 851 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4) 852 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5) 853 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6) 854 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7) 855 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8) 856 857 /** 858 * struct dwc3_trb - transfer request block (hw format) 859 * @bpl: DW0-3 860 * @bph: DW4-7 861 * @size: DW8-B 862 * @ctrl: DWC-F 863 */ 864 struct dwc3_trb { 865 u32 bpl; 866 u32 bph; 867 u32 size; 868 u32 ctrl; 869 } __packed; 870 871 /** 872 * struct dwc3_hwparams - copy of HWPARAMS registers 873 * @hwparams0: GHWPARAMS0 874 * @hwparams1: GHWPARAMS1 875 * @hwparams2: GHWPARAMS2 876 * @hwparams3: GHWPARAMS3 877 * @hwparams4: GHWPARAMS4 878 * @hwparams5: GHWPARAMS5 879 * @hwparams6: GHWPARAMS6 880 * @hwparams7: GHWPARAMS7 881 * @hwparams8: GHWPARAMS8 882 * @hwparams9: GHWPARAMS9 883 */ 884 struct dwc3_hwparams { 885 u32 hwparams0; 886 u32 hwparams1; 887 u32 hwparams2; 888 u32 hwparams3; 889 u32 hwparams4; 890 u32 hwparams5; 891 u32 hwparams6; 892 u32 hwparams7; 893 u32 hwparams8; 894 u32 hwparams9; 895 }; 896 897 /* HWPARAMS0 */ 898 #define DWC3_MODE(n) ((n) & 0x7) 899 900 /* HWPARAMS1 */ 901 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) 902 903 /* HWPARAMS3 */ 904 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18) 905 #define DWC3_NUM_EPS_MASK (0x3f << 12) 906 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \ 907 (DWC3_NUM_EPS_MASK)) >> 12) 908 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \ 909 (DWC3_NUM_IN_EPS_MASK)) >> 18) 910 911 /* HWPARAMS7 */ 912 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff) 913 914 /* HWPARAMS9 */ 915 #define DWC3_MST_CAPABLE(p) (!!((p)->hwparams9 & \ 916 DWC3_GHWPARAMS9_DEV_MST)) 917 918 /** 919 * struct dwc3_request - representation of a transfer request 920 * @request: struct usb_request to be transferred 921 * @list: a list_head used for request queueing 922 * @dep: struct dwc3_ep owning this request 923 * @sg: pointer to first incomplete sg 924 * @start_sg: pointer to the sg which should be queued next 925 * @num_pending_sgs: counter to pending sgs 926 * @num_queued_sgs: counter to the number of sgs which already got queued 927 * @remaining: amount of data remaining 928 * @status: internal dwc3 request status tracking 929 * @epnum: endpoint number to which this request refers 930 * @trb: pointer to struct dwc3_trb 931 * @trb_dma: DMA address of @trb 932 * @num_trbs: number of TRBs used by this request 933 * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP 934 * or unaligned OUT) 935 * @direction: IN or OUT direction flag 936 * @mapped: true when request has been dma-mapped 937 */ 938 struct dwc3_request { 939 struct usb_request request; 940 struct list_head list; 941 struct dwc3_ep *dep; 942 struct scatterlist *sg; 943 struct scatterlist *start_sg; 944 945 unsigned int num_pending_sgs; 946 unsigned int num_queued_sgs; 947 unsigned int remaining; 948 949 unsigned int status; 950 #define DWC3_REQUEST_STATUS_QUEUED 0 951 #define DWC3_REQUEST_STATUS_STARTED 1 952 #define DWC3_REQUEST_STATUS_DISCONNECTED 2 953 #define DWC3_REQUEST_STATUS_DEQUEUED 3 954 #define DWC3_REQUEST_STATUS_STALLED 4 955 #define DWC3_REQUEST_STATUS_COMPLETED 5 956 #define DWC3_REQUEST_STATUS_UNKNOWN -1 957 958 u8 epnum; 959 struct dwc3_trb *trb; 960 dma_addr_t trb_dma; 961 962 unsigned int num_trbs; 963 964 unsigned int needs_extra_trb:1; 965 unsigned int direction:1; 966 unsigned int mapped:1; 967 }; 968 969 /* 970 * struct dwc3_scratchpad_array - hibernation scratchpad array 971 * (format defined by hw) 972 */ 973 struct dwc3_scratchpad_array { 974 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS]; 975 }; 976 977 /** 978 * struct dwc3 - representation of our controller 979 * @drd_work: workqueue used for role swapping 980 * @ep0_trb: trb which is used for the ctrl_req 981 * @bounce: address of bounce buffer 982 * @setup_buf: used while precessing STD USB requests 983 * @ep0_trb_addr: dma address of @ep0_trb 984 * @bounce_addr: dma address of @bounce 985 * @ep0_usb_req: dummy req used while handling STD USB requests 986 * @ep0_in_setup: one control transfer is completed and enter setup phase 987 * @lock: for synchronizing 988 * @mutex: for mode switching 989 * @dev: pointer to our struct device 990 * @sysdev: pointer to the DMA-capable device 991 * @xhci: pointer to our xHCI child 992 * @xhci_resources: struct resources for our @xhci child 993 * @ev_buf: struct dwc3_event_buffer pointer 994 * @eps: endpoint array 995 * @gadget: device side representation of the peripheral controller 996 * @gadget_driver: pointer to the gadget driver 997 * @bus_clk: clock for accessing the registers 998 * @ref_clk: reference clock 999 * @susp_clk: clock used when the SS phy is in low power (S3) state 1000 * @reset: reset control 1001 * @regs: base address for our registers 1002 * @regs_size: address space size 1003 * @fladj: frame length adjustment 1004 * @ref_clk_per: reference clock period configuration 1005 * @irq_gadget: peripheral controller's IRQ number 1006 * @otg_irq: IRQ number for OTG IRQs 1007 * @current_otg_role: current role of operation while using the OTG block 1008 * @desired_otg_role: desired role of operation while using the OTG block 1009 * @otg_restart_host: flag that OTG controller needs to restart host 1010 * @u1u2: only used on revisions <1.83a for workaround 1011 * @maximum_speed: maximum speed requested (mainly for testing purposes) 1012 * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count 1013 * @gadget_max_speed: maximum gadget speed requested 1014 * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling 1015 * rate and lane count. 1016 * @ip: controller's ID 1017 * @revision: controller's version of an IP 1018 * @version_type: VERSIONTYPE register contents, a sub release of a revision 1019 * @dr_mode: requested mode of operation 1020 * @current_dr_role: current role of operation when in dual-role mode 1021 * @desired_dr_role: desired role of operation when in dual-role mode 1022 * @edev: extcon handle 1023 * @edev_nb: extcon notifier 1024 * @hsphy_mode: UTMI phy mode, one of following: 1025 * - USBPHY_INTERFACE_MODE_UTMI 1026 * - USBPHY_INTERFACE_MODE_UTMIW 1027 * @role_sw: usb_role_switch handle 1028 * @role_switch_default_mode: default operation mode of controller while 1029 * usb role is USB_ROLE_NONE. 1030 * @usb_psy: pointer to power supply interface. 1031 * @usb2_phy: pointer to USB2 PHY 1032 * @usb3_phy: pointer to USB3 PHY 1033 * @usb2_generic_phy: pointer to USB2 PHY 1034 * @usb3_generic_phy: pointer to USB3 PHY 1035 * @phys_ready: flag to indicate that PHYs are ready 1036 * @ulpi: pointer to ulpi interface 1037 * @ulpi_ready: flag to indicate that ULPI is initialized 1038 * @u2sel: parameter from Set SEL request. 1039 * @u2pel: parameter from Set SEL request. 1040 * @u1sel: parameter from Set SEL request. 1041 * @u1pel: parameter from Set SEL request. 1042 * @num_eps: number of endpoints 1043 * @ep0_next_event: hold the next expected event 1044 * @ep0state: state of endpoint zero 1045 * @link_state: link state 1046 * @speed: device speed (super, high, full, low) 1047 * @hwparams: copy of hwparams registers 1048 * @regset: debugfs pointer to regdump file 1049 * @dbg_lsp_select: current debug lsp mux register selection 1050 * @test_mode: true when we're entering a USB test mode 1051 * @test_mode_nr: test feature selector 1052 * @lpm_nyet_threshold: LPM NYET response threshold 1053 * @hird_threshold: HIRD threshold 1054 * @rx_thr_num_pkt: USB receive packet count 1055 * @rx_max_burst: max USB receive burst size 1056 * @tx_thr_num_pkt: USB transmit packet count 1057 * @tx_max_burst: max USB transmit burst size 1058 * @rx_thr_num_pkt_prd: periodic ESS receive packet count 1059 * @rx_max_burst_prd: max periodic ESS receive burst size 1060 * @tx_thr_num_pkt_prd: periodic ESS transmit packet count 1061 * @tx_max_burst_prd: max periodic ESS transmit burst size 1062 * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize 1063 * @clear_stall_protocol: endpoint number that requires a delayed status phase 1064 * @hsphy_interface: "utmi" or "ulpi" 1065 * @connected: true when we're connected to a host, false otherwise 1066 * @softconnect: true when gadget connect is called, false when disconnect runs 1067 * @delayed_status: true when gadget driver asks for delayed status 1068 * @ep0_bounced: true when we used bounce buffer 1069 * @ep0_expect_in: true when we expect a DATA IN transfer 1070 * @sysdev_is_parent: true when dwc3 device has a parent driver 1071 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that 1072 * there's now way for software to detect this in runtime. 1073 * @is_utmi_l1_suspend: the core asserts output signal 1074 * 0 - utmi_sleep_n 1075 * 1 - utmi_l1_suspend_n 1076 * @is_fpga: true when we are using the FPGA board 1077 * @pending_events: true when we have pending IRQs to be handled 1078 * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints 1079 * @pullups_connected: true when Run/Stop bit is set 1080 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround 1081 * @three_stage_setup: set if we perform a three phase setup 1082 * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is 1083 * not needed for DWC_usb31 version 1.70a-ea06 and below 1084 * @usb3_lpm_capable: set if hadrware supports Link Power Management 1085 * @usb2_lpm_disable: set to disable usb2 lpm for host 1086 * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget 1087 * @disable_scramble_quirk: set if we enable the disable scramble quirk 1088 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk 1089 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk 1090 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk 1091 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk 1092 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk 1093 * @lfps_filter_quirk: set if we enable LFPS filter quirk 1094 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk 1095 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy 1096 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy 1097 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG, 1098 * disabling the suspend signal to the PHY. 1099 * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled. 1100 * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled. 1101 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3 1102 * @async_callbacks: if set, indicate that async callbacks will be used. 1103 * 1104 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists 1105 * in GUSB2PHYCFG, specify that USB2 PHY doesn't 1106 * provide a free-running PHY clock. 1107 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power 1108 * change quirk. 1109 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate 1110 * check during HS transmit. 1111 * @resume_hs_terminations: Set if we enable quirk for fixing improper crc 1112 * generation after resume from suspend. 1113 * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin 1114 * VBUS with an external supply. 1115 * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed 1116 * instances in park mode. 1117 * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed 1118 * instances in park mode. 1119 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk 1120 * @tx_de_emphasis: Tx de-emphasis value 1121 * 0 - -6dB de-emphasis 1122 * 1 - -3.5dB de-emphasis 1123 * 2 - No de-emphasis 1124 * 3 - Reserved 1125 * @dis_metastability_quirk: set to disable metastability quirk. 1126 * @dis_split_quirk: set to disable split boundary. 1127 * @sys_wakeup: set if the device may do system wakeup. 1128 * @wakeup_configured: set if the device is configured for remote wakeup. 1129 * @suspended: set to track suspend event due to U3/L2. 1130 * @imod_interval: set the interrupt moderation interval in 250ns 1131 * increments or 0 to disable. 1132 * @max_cfg_eps: current max number of IN eps used across all USB configs. 1133 * @last_fifo_depth: last fifo depth used to determine next fifo ram start 1134 * address. 1135 * @num_ep_resized: carries the current number endpoints which have had its tx 1136 * fifo resized. 1137 * @debug_root: root debugfs directory for this device to put its files in. 1138 */ 1139 struct dwc3 { 1140 struct work_struct drd_work; 1141 struct dwc3_trb *ep0_trb; 1142 void *bounce; 1143 u8 *setup_buf; 1144 dma_addr_t ep0_trb_addr; 1145 dma_addr_t bounce_addr; 1146 struct dwc3_request ep0_usb_req; 1147 struct completion ep0_in_setup; 1148 1149 /* device lock */ 1150 spinlock_t lock; 1151 1152 /* mode switching lock */ 1153 struct mutex mutex; 1154 1155 struct device *dev; 1156 struct device *sysdev; 1157 1158 struct platform_device *xhci; 1159 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM]; 1160 1161 struct dwc3_event_buffer *ev_buf; 1162 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; 1163 1164 struct usb_gadget *gadget; 1165 struct usb_gadget_driver *gadget_driver; 1166 1167 struct clk *bus_clk; 1168 struct clk *ref_clk; 1169 struct clk *susp_clk; 1170 1171 struct reset_control *reset; 1172 1173 struct usb_phy *usb2_phy; 1174 struct usb_phy *usb3_phy; 1175 1176 struct phy *usb2_generic_phy; 1177 struct phy *usb3_generic_phy; 1178 1179 bool phys_ready; 1180 1181 struct ulpi *ulpi; 1182 bool ulpi_ready; 1183 1184 void __iomem *regs; 1185 size_t regs_size; 1186 1187 enum usb_dr_mode dr_mode; 1188 u32 current_dr_role; 1189 u32 desired_dr_role; 1190 struct extcon_dev *edev; 1191 struct notifier_block edev_nb; 1192 enum usb_phy_interface hsphy_mode; 1193 struct usb_role_switch *role_sw; 1194 enum usb_dr_mode role_switch_default_mode; 1195 1196 struct power_supply *usb_psy; 1197 1198 u32 fladj; 1199 u32 ref_clk_per; 1200 u32 irq_gadget; 1201 u32 otg_irq; 1202 u32 current_otg_role; 1203 u32 desired_otg_role; 1204 bool otg_restart_host; 1205 u32 u1u2; 1206 u32 maximum_speed; 1207 u32 gadget_max_speed; 1208 enum usb_ssp_rate max_ssp_rate; 1209 enum usb_ssp_rate gadget_ssp_rate; 1210 1211 u32 ip; 1212 1213 #define DWC3_IP 0x5533 1214 #define DWC31_IP 0x3331 1215 #define DWC32_IP 0x3332 1216 1217 u32 revision; 1218 1219 #define DWC3_REVISION_ANY 0x0 1220 #define DWC3_REVISION_173A 0x5533173a 1221 #define DWC3_REVISION_175A 0x5533175a 1222 #define DWC3_REVISION_180A 0x5533180a 1223 #define DWC3_REVISION_183A 0x5533183a 1224 #define DWC3_REVISION_185A 0x5533185a 1225 #define DWC3_REVISION_187A 0x5533187a 1226 #define DWC3_REVISION_188A 0x5533188a 1227 #define DWC3_REVISION_190A 0x5533190a 1228 #define DWC3_REVISION_194A 0x5533194a 1229 #define DWC3_REVISION_200A 0x5533200a 1230 #define DWC3_REVISION_202A 0x5533202a 1231 #define DWC3_REVISION_210A 0x5533210a 1232 #define DWC3_REVISION_220A 0x5533220a 1233 #define DWC3_REVISION_230A 0x5533230a 1234 #define DWC3_REVISION_240A 0x5533240a 1235 #define DWC3_REVISION_250A 0x5533250a 1236 #define DWC3_REVISION_260A 0x5533260a 1237 #define DWC3_REVISION_270A 0x5533270a 1238 #define DWC3_REVISION_280A 0x5533280a 1239 #define DWC3_REVISION_290A 0x5533290a 1240 #define DWC3_REVISION_300A 0x5533300a 1241 #define DWC3_REVISION_310A 0x5533310a 1242 #define DWC3_REVISION_320A 0x5533320a 1243 #define DWC3_REVISION_330A 0x5533330a 1244 1245 #define DWC31_REVISION_ANY 0x0 1246 #define DWC31_REVISION_110A 0x3131302a 1247 #define DWC31_REVISION_120A 0x3132302a 1248 #define DWC31_REVISION_160A 0x3136302a 1249 #define DWC31_REVISION_170A 0x3137302a 1250 #define DWC31_REVISION_180A 0x3138302a 1251 #define DWC31_REVISION_190A 0x3139302a 1252 #define DWC31_REVISION_200A 0x3230302a 1253 1254 #define DWC32_REVISION_ANY 0x0 1255 #define DWC32_REVISION_100A 0x3130302a 1256 1257 u32 version_type; 1258 1259 #define DWC31_VERSIONTYPE_ANY 0x0 1260 #define DWC31_VERSIONTYPE_EA01 0x65613031 1261 #define DWC31_VERSIONTYPE_EA02 0x65613032 1262 #define DWC31_VERSIONTYPE_EA03 0x65613033 1263 #define DWC31_VERSIONTYPE_EA04 0x65613034 1264 #define DWC31_VERSIONTYPE_EA05 0x65613035 1265 #define DWC31_VERSIONTYPE_EA06 0x65613036 1266 1267 enum dwc3_ep0_next ep0_next_event; 1268 enum dwc3_ep0_state ep0state; 1269 enum dwc3_link_state link_state; 1270 1271 u16 u2sel; 1272 u16 u2pel; 1273 u8 u1sel; 1274 u8 u1pel; 1275 1276 u8 speed; 1277 1278 u8 num_eps; 1279 1280 struct dwc3_hwparams hwparams; 1281 struct debugfs_regset32 *regset; 1282 1283 u32 dbg_lsp_select; 1284 1285 u8 test_mode; 1286 u8 test_mode_nr; 1287 u8 lpm_nyet_threshold; 1288 u8 hird_threshold; 1289 u8 rx_thr_num_pkt; 1290 u8 rx_max_burst; 1291 u8 tx_thr_num_pkt; 1292 u8 tx_max_burst; 1293 u8 rx_thr_num_pkt_prd; 1294 u8 rx_max_burst_prd; 1295 u8 tx_thr_num_pkt_prd; 1296 u8 tx_max_burst_prd; 1297 u8 tx_fifo_resize_max_num; 1298 u8 clear_stall_protocol; 1299 1300 const char *hsphy_interface; 1301 1302 unsigned connected:1; 1303 unsigned softconnect:1; 1304 unsigned delayed_status:1; 1305 unsigned ep0_bounced:1; 1306 unsigned ep0_expect_in:1; 1307 unsigned sysdev_is_parent:1; 1308 unsigned has_lpm_erratum:1; 1309 unsigned is_utmi_l1_suspend:1; 1310 unsigned is_fpga:1; 1311 unsigned pending_events:1; 1312 unsigned do_fifo_resize:1; 1313 unsigned pullups_connected:1; 1314 unsigned setup_packet_pending:1; 1315 unsigned three_stage_setup:1; 1316 unsigned dis_start_transfer_quirk:1; 1317 unsigned usb3_lpm_capable:1; 1318 unsigned usb2_lpm_disable:1; 1319 unsigned usb2_gadget_lpm_disable:1; 1320 1321 unsigned disable_scramble_quirk:1; 1322 unsigned u2exit_lfps_quirk:1; 1323 unsigned u2ss_inp3_quirk:1; 1324 unsigned req_p1p2p3_quirk:1; 1325 unsigned del_p1p2p3_quirk:1; 1326 unsigned del_phy_power_chg_quirk:1; 1327 unsigned lfps_filter_quirk:1; 1328 unsigned rx_detect_poll_quirk:1; 1329 unsigned dis_u3_susphy_quirk:1; 1330 unsigned dis_u2_susphy_quirk:1; 1331 unsigned dis_enblslpm_quirk:1; 1332 unsigned dis_u1_entry_quirk:1; 1333 unsigned dis_u2_entry_quirk:1; 1334 unsigned dis_rxdet_inp3_quirk:1; 1335 unsigned dis_u2_freeclk_exists_quirk:1; 1336 unsigned dis_del_phy_power_chg_quirk:1; 1337 unsigned dis_tx_ipgap_linecheck_quirk:1; 1338 unsigned resume_hs_terminations:1; 1339 unsigned ulpi_ext_vbus_drv:1; 1340 unsigned parkmode_disable_ss_quirk:1; 1341 unsigned parkmode_disable_hs_quirk:1; 1342 unsigned gfladj_refclk_lpm_sel:1; 1343 1344 unsigned tx_de_emphasis_quirk:1; 1345 unsigned tx_de_emphasis:2; 1346 1347 unsigned dis_metastability_quirk:1; 1348 1349 unsigned dis_split_quirk:1; 1350 unsigned async_callbacks:1; 1351 unsigned sys_wakeup:1; 1352 unsigned wakeup_configured:1; 1353 unsigned suspended:1; 1354 1355 u16 imod_interval; 1356 1357 int max_cfg_eps; 1358 int last_fifo_depth; 1359 int num_ep_resized; 1360 struct dentry *debug_root; 1361 }; 1362 1363 #define INCRX_BURST_MODE 0 1364 #define INCRX_UNDEF_LENGTH_BURST_MODE 1 1365 1366 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work)) 1367 1368 /* -------------------------------------------------------------------------- */ 1369 1370 struct dwc3_event_type { 1371 u32 is_devspec:1; 1372 u32 type:7; 1373 u32 reserved8_31:24; 1374 } __packed; 1375 1376 #define DWC3_DEPEVT_XFERCOMPLETE 0x01 1377 #define DWC3_DEPEVT_XFERINPROGRESS 0x02 1378 #define DWC3_DEPEVT_XFERNOTREADY 0x03 1379 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 1380 #define DWC3_DEPEVT_STREAMEVT 0x06 1381 #define DWC3_DEPEVT_EPCMDCMPLT 0x07 1382 1383 /** 1384 * struct dwc3_event_depevt - Device Endpoint Events 1385 * @one_bit: indicates this is an endpoint event (not used) 1386 * @endpoint_number: number of the endpoint 1387 * @endpoint_event: The event we have: 1388 * 0x00 - Reserved 1389 * 0x01 - XferComplete 1390 * 0x02 - XferInProgress 1391 * 0x03 - XferNotReady 1392 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) 1393 * 0x05 - Reserved 1394 * 0x06 - StreamEvt 1395 * 0x07 - EPCmdCmplt 1396 * @reserved11_10: Reserved, don't use. 1397 * @status: Indicates the status of the event. Refer to databook for 1398 * more information. 1399 * @parameters: Parameters of the current event. Refer to databook for 1400 * more information. 1401 */ 1402 struct dwc3_event_depevt { 1403 u32 one_bit:1; 1404 u32 endpoint_number:5; 1405 u32 endpoint_event:4; 1406 u32 reserved11_10:2; 1407 u32 status:4; 1408 1409 /* Within XferNotReady */ 1410 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3) 1411 1412 /* Within XferComplete or XferInProgress */ 1413 #define DEPEVT_STATUS_BUSERR BIT(0) 1414 #define DEPEVT_STATUS_SHORT BIT(1) 1415 #define DEPEVT_STATUS_IOC BIT(2) 1416 #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */ 1417 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */ 1418 1419 /* Stream event only */ 1420 #define DEPEVT_STREAMEVT_FOUND 1 1421 #define DEPEVT_STREAMEVT_NOTFOUND 2 1422 1423 /* Stream event parameter */ 1424 #define DEPEVT_STREAM_PRIME 0xfffe 1425 #define DEPEVT_STREAM_NOSTREAM 0x0 1426 1427 /* Control-only Status */ 1428 #define DEPEVT_STATUS_CONTROL_DATA 1 1429 #define DEPEVT_STATUS_CONTROL_STATUS 2 1430 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3) 1431 1432 /* In response to Start Transfer */ 1433 #define DEPEVT_TRANSFER_NO_RESOURCE 1 1434 #define DEPEVT_TRANSFER_BUS_EXPIRY 2 1435 1436 u32 parameters:16; 1437 1438 /* For Command Complete Events */ 1439 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8) 1440 } __packed; 1441 1442 /** 1443 * struct dwc3_event_devt - Device Events 1444 * @one_bit: indicates this is a non-endpoint event (not used) 1445 * @device_event: indicates it's a device event. Should read as 0x00 1446 * @type: indicates the type of device event. 1447 * 0 - DisconnEvt 1448 * 1 - USBRst 1449 * 2 - ConnectDone 1450 * 3 - ULStChng 1451 * 4 - WkUpEvt 1452 * 5 - Reserved 1453 * 6 - Suspend (EOPF on revisions 2.10a and prior) 1454 * 7 - SOF 1455 * 8 - Reserved 1456 * 9 - ErrticErr 1457 * 10 - CmdCmplt 1458 * 11 - EvntOverflow 1459 * 12 - VndrDevTstRcved 1460 * @reserved15_12: Reserved, not used 1461 * @event_info: Information about this event 1462 * @reserved31_25: Reserved, not used 1463 */ 1464 struct dwc3_event_devt { 1465 u32 one_bit:1; 1466 u32 device_event:7; 1467 u32 type:4; 1468 u32 reserved15_12:4; 1469 u32 event_info:9; 1470 u32 reserved31_25:7; 1471 } __packed; 1472 1473 /** 1474 * struct dwc3_event_gevt - Other Core Events 1475 * @one_bit: indicates this is a non-endpoint event (not used) 1476 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. 1477 * @phy_port_number: self-explanatory 1478 * @reserved31_12: Reserved, not used. 1479 */ 1480 struct dwc3_event_gevt { 1481 u32 one_bit:1; 1482 u32 device_event:7; 1483 u32 phy_port_number:4; 1484 u32 reserved31_12:20; 1485 } __packed; 1486 1487 /** 1488 * union dwc3_event - representation of Event Buffer contents 1489 * @raw: raw 32-bit event 1490 * @type: the type of the event 1491 * @depevt: Device Endpoint Event 1492 * @devt: Device Event 1493 * @gevt: Global Event 1494 */ 1495 union dwc3_event { 1496 u32 raw; 1497 struct dwc3_event_type type; 1498 struct dwc3_event_depevt depevt; 1499 struct dwc3_event_devt devt; 1500 struct dwc3_event_gevt gevt; 1501 }; 1502 1503 /** 1504 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command 1505 * parameters 1506 * @param2: third parameter 1507 * @param1: second parameter 1508 * @param0: first parameter 1509 */ 1510 struct dwc3_gadget_ep_cmd_params { 1511 u32 param2; 1512 u32 param1; 1513 u32 param0; 1514 }; 1515 1516 /* 1517 * DWC3 Features to be used as Driver Data 1518 */ 1519 1520 #define DWC3_HAS_PERIPHERAL BIT(0) 1521 #define DWC3_HAS_XHCI BIT(1) 1522 #define DWC3_HAS_OTG BIT(3) 1523 1524 /* prototypes */ 1525 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode); 1526 void dwc3_set_mode(struct dwc3 *dwc, u32 mode); 1527 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type); 1528 1529 #define DWC3_IP_IS(_ip) \ 1530 (dwc->ip == _ip##_IP) 1531 1532 #define DWC3_VER_IS(_ip, _ver) \ 1533 (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver) 1534 1535 #define DWC3_VER_IS_PRIOR(_ip, _ver) \ 1536 (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver) 1537 1538 #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \ 1539 (DWC3_IP_IS(_ip) && \ 1540 dwc->revision >= _ip##_REVISION_##_from && \ 1541 (!(_ip##_REVISION_##_to) || \ 1542 dwc->revision <= _ip##_REVISION_##_to)) 1543 1544 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \ 1545 (DWC3_VER_IS(_ip, _ver) && \ 1546 dwc->version_type >= _ip##_VERSIONTYPE_##_from && \ 1547 (!(_ip##_VERSIONTYPE_##_to) || \ 1548 dwc->version_type <= _ip##_VERSIONTYPE_##_to)) 1549 1550 /** 1551 * dwc3_mdwidth - get MDWIDTH value in bits 1552 * @dwc: pointer to our context structure 1553 * 1554 * Return MDWIDTH configuration value in bits. 1555 */ 1556 static inline u32 dwc3_mdwidth(struct dwc3 *dwc) 1557 { 1558 u32 mdwidth; 1559 1560 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0); 1561 if (DWC3_IP_IS(DWC32)) 1562 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6); 1563 1564 return mdwidth; 1565 } 1566 1567 bool dwc3_has_imod(struct dwc3 *dwc); 1568 1569 int dwc3_event_buffers_setup(struct dwc3 *dwc); 1570 void dwc3_event_buffers_cleanup(struct dwc3 *dwc); 1571 1572 int dwc3_core_soft_reset(struct dwc3 *dwc); 1573 void dwc3_enable_susphy(struct dwc3 *dwc, bool enable); 1574 1575 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) 1576 int dwc3_host_init(struct dwc3 *dwc); 1577 void dwc3_host_exit(struct dwc3 *dwc); 1578 #else 1579 static inline int dwc3_host_init(struct dwc3 *dwc) 1580 { return 0; } 1581 static inline void dwc3_host_exit(struct dwc3 *dwc) 1582 { } 1583 #endif 1584 1585 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) 1586 int dwc3_gadget_init(struct dwc3 *dwc); 1587 void dwc3_gadget_exit(struct dwc3 *dwc); 1588 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode); 1589 int dwc3_gadget_get_link_state(struct dwc3 *dwc); 1590 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state); 1591 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd, 1592 struct dwc3_gadget_ep_cmd_params *params); 1593 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd, 1594 u32 param); 1595 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc); 1596 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status); 1597 #else 1598 static inline int dwc3_gadget_init(struct dwc3 *dwc) 1599 { return 0; } 1600 static inline void dwc3_gadget_exit(struct dwc3 *dwc) 1601 { } 1602 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) 1603 { return 0; } 1604 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc) 1605 { return 0; } 1606 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc, 1607 enum dwc3_link_state state) 1608 { return 0; } 1609 1610 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd, 1611 struct dwc3_gadget_ep_cmd_params *params) 1612 { return 0; } 1613 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc, 1614 int cmd, u32 param) 1615 { return 0; } 1616 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc) 1617 { } 1618 #endif 1619 1620 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) 1621 int dwc3_drd_init(struct dwc3 *dwc); 1622 void dwc3_drd_exit(struct dwc3 *dwc); 1623 void dwc3_otg_init(struct dwc3 *dwc); 1624 void dwc3_otg_exit(struct dwc3 *dwc); 1625 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus); 1626 void dwc3_otg_host_init(struct dwc3 *dwc); 1627 #else 1628 static inline int dwc3_drd_init(struct dwc3 *dwc) 1629 { return 0; } 1630 static inline void dwc3_drd_exit(struct dwc3 *dwc) 1631 { } 1632 static inline void dwc3_otg_init(struct dwc3 *dwc) 1633 { } 1634 static inline void dwc3_otg_exit(struct dwc3 *dwc) 1635 { } 1636 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus) 1637 { } 1638 static inline void dwc3_otg_host_init(struct dwc3 *dwc) 1639 { } 1640 #endif 1641 1642 /* power management interface */ 1643 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST) 1644 int dwc3_gadget_suspend(struct dwc3 *dwc); 1645 int dwc3_gadget_resume(struct dwc3 *dwc); 1646 void dwc3_gadget_process_pending_events(struct dwc3 *dwc); 1647 #else 1648 static inline int dwc3_gadget_suspend(struct dwc3 *dwc) 1649 { 1650 return 0; 1651 } 1652 1653 static inline int dwc3_gadget_resume(struct dwc3 *dwc) 1654 { 1655 return 0; 1656 } 1657 1658 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc) 1659 { 1660 } 1661 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */ 1662 1663 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI) 1664 int dwc3_ulpi_init(struct dwc3 *dwc); 1665 void dwc3_ulpi_exit(struct dwc3 *dwc); 1666 #else 1667 static inline int dwc3_ulpi_init(struct dwc3 *dwc) 1668 { return 0; } 1669 static inline void dwc3_ulpi_exit(struct dwc3 *dwc) 1670 { } 1671 #endif 1672 1673 #endif /* __DRIVERS_USB_DWC3_CORE_H */ 1674