1 /** 2 * core.h - DesignWare USB3 DRD Core Header 3 * 4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com 5 * 6 * Authors: Felipe Balbi <balbi@ti.com>, 7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de> 8 * 9 * This program is free software: you can redistribute it and/or modify 10 * it under the terms of the GNU General Public License version 2 of 11 * the License as published by the Free Software Foundation. 12 * 13 * This program is distributed in the hope that it will be useful, 14 * but WITHOUT ANY WARRANTY; without even the implied warranty of 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 * GNU General Public License for more details. 17 */ 18 19 #ifndef __DRIVERS_USB_DWC3_CORE_H 20 #define __DRIVERS_USB_DWC3_CORE_H 21 22 #include <linux/device.h> 23 #include <linux/spinlock.h> 24 #include <linux/ioport.h> 25 #include <linux/list.h> 26 #include <linux/dma-mapping.h> 27 #include <linux/mm.h> 28 #include <linux/debugfs.h> 29 #include <linux/wait.h> 30 31 #include <linux/usb/ch9.h> 32 #include <linux/usb/gadget.h> 33 #include <linux/usb/otg.h> 34 #include <linux/ulpi/interface.h> 35 36 #include <linux/phy/phy.h> 37 38 #define DWC3_MSG_MAX 500 39 40 /* Global constants */ 41 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */ 42 #define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */ 43 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */ 44 #define DWC3_EP0_BOUNCE_SIZE 512 45 #define DWC3_ENDPOINTS_NUM 32 46 #define DWC3_XHCI_RESOURCES_NUM 2 47 48 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */ 49 #define DWC3_EVENT_BUFFERS_SIZE 4096 50 #define DWC3_EVENT_TYPE_MASK 0xfe 51 52 #define DWC3_EVENT_TYPE_DEV 0 53 #define DWC3_EVENT_TYPE_CARKIT 3 54 #define DWC3_EVENT_TYPE_I2C 4 55 56 #define DWC3_DEVICE_EVENT_DISCONNECT 0 57 #define DWC3_DEVICE_EVENT_RESET 1 58 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 59 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 60 #define DWC3_DEVICE_EVENT_WAKEUP 4 61 #define DWC3_DEVICE_EVENT_HIBER_REQ 5 62 #define DWC3_DEVICE_EVENT_EOPF 6 63 #define DWC3_DEVICE_EVENT_SOF 7 64 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 65 #define DWC3_DEVICE_EVENT_CMD_CMPL 10 66 #define DWC3_DEVICE_EVENT_OVERFLOW 11 67 68 #define DWC3_GEVNTCOUNT_MASK 0xfffc 69 #define DWC3_GEVNTCOUNT_EHB (1 << 31) 70 #define DWC3_GSNPSID_MASK 0xffff0000 71 #define DWC3_GSNPSREV_MASK 0xffff 72 73 /* DWC3 registers memory space boundries */ 74 #define DWC3_XHCI_REGS_START 0x0 75 #define DWC3_XHCI_REGS_END 0x7fff 76 #define DWC3_GLOBALS_REGS_START 0xc100 77 #define DWC3_GLOBALS_REGS_END 0xc6ff 78 #define DWC3_DEVICE_REGS_START 0xc700 79 #define DWC3_DEVICE_REGS_END 0xcbff 80 #define DWC3_OTG_REGS_START 0xcc00 81 #define DWC3_OTG_REGS_END 0xccff 82 83 /* Global Registers */ 84 #define DWC3_GSBUSCFG0 0xc100 85 #define DWC3_GSBUSCFG1 0xc104 86 #define DWC3_GTXTHRCFG 0xc108 87 #define DWC3_GRXTHRCFG 0xc10c 88 #define DWC3_GCTL 0xc110 89 #define DWC3_GEVTEN 0xc114 90 #define DWC3_GSTS 0xc118 91 #define DWC3_GUCTL1 0xc11c 92 #define DWC3_GSNPSID 0xc120 93 #define DWC3_GGPIO 0xc124 94 #define DWC3_GUID 0xc128 95 #define DWC3_GUCTL 0xc12c 96 #define DWC3_GBUSERRADDR0 0xc130 97 #define DWC3_GBUSERRADDR1 0xc134 98 #define DWC3_GPRTBIMAP0 0xc138 99 #define DWC3_GPRTBIMAP1 0xc13c 100 #define DWC3_GHWPARAMS0 0xc140 101 #define DWC3_GHWPARAMS1 0xc144 102 #define DWC3_GHWPARAMS2 0xc148 103 #define DWC3_GHWPARAMS3 0xc14c 104 #define DWC3_GHWPARAMS4 0xc150 105 #define DWC3_GHWPARAMS5 0xc154 106 #define DWC3_GHWPARAMS6 0xc158 107 #define DWC3_GHWPARAMS7 0xc15c 108 #define DWC3_GDBGFIFOSPACE 0xc160 109 #define DWC3_GDBGLTSSM 0xc164 110 #define DWC3_GPRTBIMAP_HS0 0xc180 111 #define DWC3_GPRTBIMAP_HS1 0xc184 112 #define DWC3_GPRTBIMAP_FS0 0xc188 113 #define DWC3_GPRTBIMAP_FS1 0xc18c 114 #define DWC3_GUCTL2 0xc19c 115 116 #define DWC3_VER_NUMBER 0xc1a0 117 #define DWC3_VER_TYPE 0xc1a4 118 119 #define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04)) 120 #define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04)) 121 122 #define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04)) 123 124 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04)) 125 126 #define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04)) 127 #define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04)) 128 129 #define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10)) 130 #define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10)) 131 #define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10)) 132 #define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10)) 133 134 #define DWC3_GHWPARAMS8 0xc600 135 #define DWC3_GFLADJ 0xc630 136 137 /* Device Registers */ 138 #define DWC3_DCFG 0xc700 139 #define DWC3_DCTL 0xc704 140 #define DWC3_DEVTEN 0xc708 141 #define DWC3_DSTS 0xc70c 142 #define DWC3_DGCMDPAR 0xc710 143 #define DWC3_DGCMD 0xc714 144 #define DWC3_DALEPENA 0xc720 145 146 #define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10)) 147 #define DWC3_DEPCMDPAR2 0x00 148 #define DWC3_DEPCMDPAR1 0x04 149 #define DWC3_DEPCMDPAR0 0x08 150 #define DWC3_DEPCMD 0x0c 151 152 #define DWC3_DEV_IMOD(n) (0xca00 + (n * 0x4)) 153 154 /* OTG Registers */ 155 #define DWC3_OCFG 0xcc00 156 #define DWC3_OCTL 0xcc04 157 #define DWC3_OEVT 0xcc08 158 #define DWC3_OEVTEN 0xcc0C 159 #define DWC3_OSTS 0xcc10 160 161 /* Bit fields */ 162 163 /* Global Debug Queue/FIFO Space Available Register */ 164 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f) 165 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0) 166 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff) 167 168 #define DWC3_TXFIFOQ 1 169 #define DWC3_RXFIFOQ 3 170 #define DWC3_TXREQQ 5 171 #define DWC3_RXREQQ 7 172 #define DWC3_RXINFOQ 9 173 #define DWC3_DESCFETCHQ 13 174 #define DWC3_EVENTQ 15 175 176 /* Global RX Threshold Configuration Register */ 177 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19) 178 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24) 179 #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29) 180 181 /* Global Configuration Register */ 182 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19) 183 #define DWC3_GCTL_U2RSTECN (1 << 16) 184 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6) 185 #define DWC3_GCTL_CLK_BUS (0) 186 #define DWC3_GCTL_CLK_PIPE (1) 187 #define DWC3_GCTL_CLK_PIPEHALF (2) 188 #define DWC3_GCTL_CLK_MASK (3) 189 190 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12) 191 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12) 192 #define DWC3_GCTL_PRTCAP_HOST 1 193 #define DWC3_GCTL_PRTCAP_DEVICE 2 194 #define DWC3_GCTL_PRTCAP_OTG 3 195 196 #define DWC3_GCTL_CORESOFTRESET (1 << 11) 197 #define DWC3_GCTL_SOFITPSYNC (1 << 10) 198 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4) 199 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3) 200 #define DWC3_GCTL_DISSCRAMBLE (1 << 3) 201 #define DWC3_GCTL_U2EXIT_LFPS (1 << 2) 202 #define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1) 203 #define DWC3_GCTL_DSBLCLKGTNG (1 << 0) 204 205 /* Global User Control 1 Register */ 206 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW (1 << 24) 207 208 /* Global USB2 PHY Configuration Register */ 209 #define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31) 210 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30) 211 #define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6) 212 #define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4) 213 #define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8) 214 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3) 215 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1) 216 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10) 217 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf) 218 #define USBTRDTIM_UTMI_8_BIT 9 219 #define USBTRDTIM_UTMI_16_BIT 5 220 #define UTMI_PHYIF_16_BIT 1 221 #define UTMI_PHYIF_8_BIT 0 222 223 /* Global USB2 PHY Vendor Control Register */ 224 #define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25) 225 #define DWC3_GUSB2PHYACC_BUSY (1 << 23) 226 #define DWC3_GUSB2PHYACC_WRITE (1 << 22) 227 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16) 228 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8) 229 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff) 230 231 /* Global USB3 PIPE Control Register */ 232 #define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31) 233 #define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29) 234 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28) 235 #define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24) 236 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19) 237 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7) 238 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1) 239 #define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18) 240 #define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17) 241 #define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9) 242 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8) 243 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3) 244 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1) 245 246 /* Global TX Fifo Size Register */ 247 #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff) 248 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000) 249 250 /* Global Event Size Registers */ 251 #define DWC3_GEVNTSIZ_INTMASK (1 << 31) 252 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff) 253 254 /* Global HWPARAMS0 Register */ 255 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3) 256 #define DWC3_GHWPARAMS0_MODE_GADGET 0 257 #define DWC3_GHWPARAMS0_MODE_HOST 1 258 #define DWC3_GHWPARAMS0_MODE_DRD 2 259 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7) 260 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3) 261 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff) 262 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff) 263 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff) 264 265 /* Global HWPARAMS1 Register */ 266 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24) 267 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 268 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 269 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2 270 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24) 271 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3) 272 273 /* Global HWPARAMS3 Register */ 274 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3) 275 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0 276 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1 277 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */ 278 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2) 279 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0 280 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1 281 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2 282 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3 283 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4) 284 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0 285 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1 286 287 /* Global HWPARAMS4 Register */ 288 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13) 289 #define DWC3_MAX_HIBER_SCRATCHBUFS 15 290 291 /* Global HWPARAMS6 Register */ 292 #define DWC3_GHWPARAMS6_EN_FPGA (1 << 7) 293 294 /* Global HWPARAMS7 Register */ 295 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff) 296 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff) 297 298 /* Global Frame Length Adjustment Register */ 299 #define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7) 300 #define DWC3_GFLADJ_30MHZ_MASK 0x3f 301 302 /* Global User Control Register 2 */ 303 #define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14) 304 305 /* Device Configuration Register */ 306 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) 307 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) 308 309 #define DWC3_DCFG_SPEED_MASK (7 << 0) 310 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ 311 #define DWC3_DCFG_SUPERSPEED (4 << 0) 312 #define DWC3_DCFG_HIGHSPEED (0 << 0) 313 #define DWC3_DCFG_FULLSPEED (1 << 0) 314 #define DWC3_DCFG_LOWSPEED (2 << 0) 315 316 #define DWC3_DCFG_NUMP_SHIFT 17 317 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f) 318 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT) 319 #define DWC3_DCFG_LPM_CAP (1 << 22) 320 321 /* Device Control Register */ 322 #define DWC3_DCTL_RUN_STOP (1 << 31) 323 #define DWC3_DCTL_CSFTRST (1 << 30) 324 #define DWC3_DCTL_LSFTRST (1 << 29) 325 326 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) 327 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24) 328 329 #define DWC3_DCTL_APPL1RES (1 << 23) 330 331 /* These apply for core versions 1.87a and earlier */ 332 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17) 333 #define DWC3_DCTL_TRGTULST(n) ((n) << 17) 334 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2)) 335 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3)) 336 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4)) 337 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5)) 338 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6)) 339 340 /* These apply for core versions 1.94a and later */ 341 #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf) 342 #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20) 343 344 #define DWC3_DCTL_KEEP_CONNECT (1 << 19) 345 #define DWC3_DCTL_L1_HIBER_EN (1 << 18) 346 #define DWC3_DCTL_CRS (1 << 17) 347 #define DWC3_DCTL_CSS (1 << 16) 348 349 #define DWC3_DCTL_INITU2ENA (1 << 12) 350 #define DWC3_DCTL_ACCEPTU2ENA (1 << 11) 351 #define DWC3_DCTL_INITU1ENA (1 << 10) 352 #define DWC3_DCTL_ACCEPTU1ENA (1 << 9) 353 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) 354 355 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) 356 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) 357 358 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) 359 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) 360 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) 361 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) 362 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) 363 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) 364 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) 365 366 /* Device Event Enable Register */ 367 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12) 368 #define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11) 369 #define DWC3_DEVTEN_CMDCMPLTEN (1 << 10) 370 #define DWC3_DEVTEN_ERRTICERREN (1 << 9) 371 #define DWC3_DEVTEN_SOFEN (1 << 7) 372 #define DWC3_DEVTEN_EOPFEN (1 << 6) 373 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5) 374 #define DWC3_DEVTEN_WKUPEVTEN (1 << 4) 375 #define DWC3_DEVTEN_ULSTCNGEN (1 << 3) 376 #define DWC3_DEVTEN_CONNECTDONEEN (1 << 2) 377 #define DWC3_DEVTEN_USBRSTEN (1 << 1) 378 #define DWC3_DEVTEN_DISCONNEVTEN (1 << 0) 379 380 /* Device Status Register */ 381 #define DWC3_DSTS_DCNRD (1 << 29) 382 383 /* This applies for core versions 1.87a and earlier */ 384 #define DWC3_DSTS_PWRUPREQ (1 << 24) 385 386 /* These apply for core versions 1.94a and later */ 387 #define DWC3_DSTS_RSS (1 << 25) 388 #define DWC3_DSTS_SSS (1 << 24) 389 390 #define DWC3_DSTS_COREIDLE (1 << 23) 391 #define DWC3_DSTS_DEVCTRLHLT (1 << 22) 392 393 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) 394 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) 395 396 #define DWC3_DSTS_RXFIFOEMPTY (1 << 17) 397 398 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3) 399 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) 400 401 #define DWC3_DSTS_CONNECTSPD (7 << 0) 402 403 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ 404 #define DWC3_DSTS_SUPERSPEED (4 << 0) 405 #define DWC3_DSTS_HIGHSPEED (0 << 0) 406 #define DWC3_DSTS_FULLSPEED (1 << 0) 407 #define DWC3_DSTS_LOWSPEED (2 << 0) 408 409 /* Device Generic Command Register */ 410 #define DWC3_DGCMD_SET_LMP 0x01 411 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 412 #define DWC3_DGCMD_XMIT_FUNCTION 0x03 413 414 /* These apply for core versions 1.94a and later */ 415 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04 416 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05 417 418 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 419 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a 420 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c 421 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 422 423 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F) 424 #define DWC3_DGCMD_CMDACT (1 << 10) 425 #define DWC3_DGCMD_CMDIOC (1 << 8) 426 427 /* Device Generic Command Parameter Register */ 428 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0) 429 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0) 430 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5) 431 #define DWC3_DGCMDPAR_TX_FIFO (1 << 5) 432 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0) 433 #define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0) 434 435 /* Device Endpoint Command Register */ 436 #define DWC3_DEPCMD_PARAM_SHIFT 16 437 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT) 438 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) 439 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F) 440 #define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11) 441 #define DWC3_DEPCMD_CLEARPENDIN (1 << 11) 442 #define DWC3_DEPCMD_CMDACT (1 << 10) 443 #define DWC3_DEPCMD_CMDIOC (1 << 8) 444 445 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) 446 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) 447 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) 448 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) 449 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) 450 #define DWC3_DEPCMD_SETSTALL (0x04 << 0) 451 /* This applies for core versions 1.90a and earlier */ 452 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) 453 /* This applies for core versions 1.94a and later */ 454 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0) 455 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) 456 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) 457 458 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf) 459 460 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ 461 #define DWC3_DALEPENA_EP(n) (1 << n) 462 463 #define DWC3_DEPCMD_TYPE_CONTROL 0 464 #define DWC3_DEPCMD_TYPE_ISOC 1 465 #define DWC3_DEPCMD_TYPE_BULK 2 466 #define DWC3_DEPCMD_TYPE_INTR 3 467 468 #define DWC3_DEV_IMOD_COUNT_SHIFT 16 469 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16) 470 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0 471 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0) 472 473 /* Structures */ 474 475 struct dwc3_trb; 476 477 /** 478 * struct dwc3_event_buffer - Software event buffer representation 479 * @buf: _THE_ buffer 480 * @cache: The buffer cache used in the threaded interrupt 481 * @length: size of this buffer 482 * @lpos: event offset 483 * @count: cache of last read event count register 484 * @flags: flags related to this event buffer 485 * @dma: dma_addr_t 486 * @dwc: pointer to DWC controller 487 */ 488 struct dwc3_event_buffer { 489 void *buf; 490 void *cache; 491 unsigned length; 492 unsigned int lpos; 493 unsigned int count; 494 unsigned int flags; 495 496 #define DWC3_EVENT_PENDING BIT(0) 497 498 dma_addr_t dma; 499 500 struct dwc3 *dwc; 501 }; 502 503 #define DWC3_EP_FLAG_STALLED (1 << 0) 504 #define DWC3_EP_FLAG_WEDGED (1 << 1) 505 506 #define DWC3_EP_DIRECTION_TX true 507 #define DWC3_EP_DIRECTION_RX false 508 509 #define DWC3_TRB_NUM 256 510 511 /** 512 * struct dwc3_ep - device side endpoint representation 513 * @endpoint: usb endpoint 514 * @pending_list: list of pending requests for this endpoint 515 * @started_list: list of started requests on this endpoint 516 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete 517 * @lock: spinlock for endpoint request queue traversal 518 * @regs: pointer to first endpoint register 519 * @trb_pool: array of transaction buffers 520 * @trb_pool_dma: dma address of @trb_pool 521 * @trb_enqueue: enqueue 'pointer' into TRB array 522 * @trb_dequeue: dequeue 'pointer' into TRB array 523 * @desc: usb_endpoint_descriptor pointer 524 * @dwc: pointer to DWC controller 525 * @saved_state: ep state saved during hibernation 526 * @flags: endpoint flags (wedged, stalled, ...) 527 * @number: endpoint number (1 - 15) 528 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK 529 * @resource_index: Resource transfer index 530 * @interval: the interval on which the ISOC transfer is started 531 * @allocated_requests: number of requests allocated 532 * @queued_requests: number of requests queued for transfer 533 * @name: a human readable name e.g. ep1out-bulk 534 * @direction: true for TX, false for RX 535 * @stream_capable: true when streams are enabled 536 */ 537 struct dwc3_ep { 538 struct usb_ep endpoint; 539 struct list_head pending_list; 540 struct list_head started_list; 541 542 wait_queue_head_t wait_end_transfer; 543 544 spinlock_t lock; 545 void __iomem *regs; 546 547 struct dwc3_trb *trb_pool; 548 dma_addr_t trb_pool_dma; 549 struct dwc3 *dwc; 550 551 u32 saved_state; 552 unsigned flags; 553 #define DWC3_EP_ENABLED (1 << 0) 554 #define DWC3_EP_STALL (1 << 1) 555 #define DWC3_EP_WEDGE (1 << 2) 556 #define DWC3_EP_BUSY (1 << 4) 557 #define DWC3_EP_PENDING_REQUEST (1 << 5) 558 #define DWC3_EP_MISSED_ISOC (1 << 6) 559 #define DWC3_EP_END_TRANSFER_PENDING (1 << 7) 560 #define DWC3_EP_TRANSFER_STARTED (1 << 8) 561 562 /* This last one is specific to EP0 */ 563 #define DWC3_EP0_DIR_IN (1 << 31) 564 565 /* 566 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will 567 * use a u8 type here. If anybody decides to increase number of TRBs to 568 * anything larger than 256 - I can't see why people would want to do 569 * this though - then this type needs to be changed. 570 * 571 * By using u8 types we ensure that our % operator when incrementing 572 * enqueue and dequeue get optimized away by the compiler. 573 */ 574 u8 trb_enqueue; 575 u8 trb_dequeue; 576 577 u8 number; 578 u8 type; 579 u8 resource_index; 580 u32 allocated_requests; 581 u32 queued_requests; 582 u32 interval; 583 584 char name[20]; 585 586 unsigned direction:1; 587 unsigned stream_capable:1; 588 }; 589 590 enum dwc3_phy { 591 DWC3_PHY_UNKNOWN = 0, 592 DWC3_PHY_USB3, 593 DWC3_PHY_USB2, 594 }; 595 596 enum dwc3_ep0_next { 597 DWC3_EP0_UNKNOWN = 0, 598 DWC3_EP0_COMPLETE, 599 DWC3_EP0_NRDY_DATA, 600 DWC3_EP0_NRDY_STATUS, 601 }; 602 603 enum dwc3_ep0_state { 604 EP0_UNCONNECTED = 0, 605 EP0_SETUP_PHASE, 606 EP0_DATA_PHASE, 607 EP0_STATUS_PHASE, 608 }; 609 610 enum dwc3_link_state { 611 /* In SuperSpeed */ 612 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ 613 DWC3_LINK_STATE_U1 = 0x01, 614 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ 615 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ 616 DWC3_LINK_STATE_SS_DIS = 0x04, 617 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ 618 DWC3_LINK_STATE_SS_INACT = 0x06, 619 DWC3_LINK_STATE_POLL = 0x07, 620 DWC3_LINK_STATE_RECOV = 0x08, 621 DWC3_LINK_STATE_HRESET = 0x09, 622 DWC3_LINK_STATE_CMPLY = 0x0a, 623 DWC3_LINK_STATE_LPBK = 0x0b, 624 DWC3_LINK_STATE_RESET = 0x0e, 625 DWC3_LINK_STATE_RESUME = 0x0f, 626 DWC3_LINK_STATE_MASK = 0x0f, 627 }; 628 629 /* TRB Length, PCM and Status */ 630 #define DWC3_TRB_SIZE_MASK (0x00ffffff) 631 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK) 632 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24) 633 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28) 634 635 #define DWC3_TRBSTS_OK 0 636 #define DWC3_TRBSTS_MISSED_ISOC 1 637 #define DWC3_TRBSTS_SETUP_PENDING 2 638 #define DWC3_TRB_STS_XFER_IN_PROG 4 639 640 /* TRB Control */ 641 #define DWC3_TRB_CTRL_HWO (1 << 0) 642 #define DWC3_TRB_CTRL_LST (1 << 1) 643 #define DWC3_TRB_CTRL_CHN (1 << 2) 644 #define DWC3_TRB_CTRL_CSP (1 << 3) 645 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4) 646 #define DWC3_TRB_CTRL_ISP_IMI (1 << 10) 647 #define DWC3_TRB_CTRL_IOC (1 << 11) 648 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14) 649 650 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4)) 651 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1) 652 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2) 653 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3) 654 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4) 655 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5) 656 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6) 657 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7) 658 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8) 659 660 /** 661 * struct dwc3_trb - transfer request block (hw format) 662 * @bpl: DW0-3 663 * @bph: DW4-7 664 * @size: DW8-B 665 * @trl: DWC-F 666 */ 667 struct dwc3_trb { 668 u32 bpl; 669 u32 bph; 670 u32 size; 671 u32 ctrl; 672 } __packed; 673 674 /** 675 * dwc3_hwparams - copy of HWPARAMS registers 676 * @hwparams0 - GHWPARAMS0 677 * @hwparams1 - GHWPARAMS1 678 * @hwparams2 - GHWPARAMS2 679 * @hwparams3 - GHWPARAMS3 680 * @hwparams4 - GHWPARAMS4 681 * @hwparams5 - GHWPARAMS5 682 * @hwparams6 - GHWPARAMS6 683 * @hwparams7 - GHWPARAMS7 684 * @hwparams8 - GHWPARAMS8 685 */ 686 struct dwc3_hwparams { 687 u32 hwparams0; 688 u32 hwparams1; 689 u32 hwparams2; 690 u32 hwparams3; 691 u32 hwparams4; 692 u32 hwparams5; 693 u32 hwparams6; 694 u32 hwparams7; 695 u32 hwparams8; 696 }; 697 698 /* HWPARAMS0 */ 699 #define DWC3_MODE(n) ((n) & 0x7) 700 701 #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8) 702 703 /* HWPARAMS1 */ 704 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) 705 706 /* HWPARAMS3 */ 707 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18) 708 #define DWC3_NUM_EPS_MASK (0x3f << 12) 709 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \ 710 (DWC3_NUM_EPS_MASK)) >> 12) 711 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \ 712 (DWC3_NUM_IN_EPS_MASK)) >> 18) 713 714 /* HWPARAMS7 */ 715 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff) 716 717 /** 718 * struct dwc3_request - representation of a transfer request 719 * @request: struct usb_request to be transferred 720 * @list: a list_head used for request queueing 721 * @dep: struct dwc3_ep owning this request 722 * @sg: pointer to first incomplete sg 723 * @num_pending_sgs: counter to pending sgs 724 * @remaining: amount of data remaining 725 * @epnum: endpoint number to which this request refers 726 * @trb: pointer to struct dwc3_trb 727 * @trb_dma: DMA address of @trb 728 * @unaligned: true for OUT endpoints with length not divisible by maxp 729 * @direction: IN or OUT direction flag 730 * @mapped: true when request has been dma-mapped 731 * @queued: true when request has been queued to HW 732 */ 733 struct dwc3_request { 734 struct usb_request request; 735 struct list_head list; 736 struct dwc3_ep *dep; 737 struct scatterlist *sg; 738 739 unsigned num_pending_sgs; 740 unsigned remaining; 741 u8 epnum; 742 struct dwc3_trb *trb; 743 dma_addr_t trb_dma; 744 745 unsigned unaligned:1; 746 unsigned direction:1; 747 unsigned mapped:1; 748 unsigned started:1; 749 }; 750 751 /* 752 * struct dwc3_scratchpad_array - hibernation scratchpad array 753 * (format defined by hw) 754 */ 755 struct dwc3_scratchpad_array { 756 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS]; 757 }; 758 759 /** 760 * struct dwc3 - representation of our controller 761 * @ctrl_req: usb control request which is used for ep0 762 * @ep0_trb: trb which is used for the ctrl_req 763 * @ep0_bounce: bounce buffer for ep0 764 * @zlp_buf: used when request->zero is set 765 * @setup_buf: used while precessing STD USB requests 766 * @ctrl_req_addr: dma address of ctrl_req 767 * @ep0_trb: dma address of ep0_trb 768 * @ep0_usb_req: dummy req used while handling STD USB requests 769 * @ep0_bounce_addr: dma address of ep0_bounce 770 * @scratch_addr: dma address of scratchbuf 771 * @ep0_in_setup: one control transfer is completed and enter setup phase 772 * @lock: for synchronizing 773 * @dev: pointer to our struct device 774 * @xhci: pointer to our xHCI child 775 * @event_buffer_list: a list of event buffers 776 * @gadget: device side representation of the peripheral controller 777 * @gadget_driver: pointer to the gadget driver 778 * @regs: base address for our registers 779 * @regs_size: address space size 780 * @fladj: frame length adjustment 781 * @irq_gadget: peripheral controller's IRQ number 782 * @nr_scratch: number of scratch buffers 783 * @u1u2: only used on revisions <1.83a for workaround 784 * @maximum_speed: maximum speed requested (mainly for testing purposes) 785 * @revision: revision register contents 786 * @dr_mode: requested mode of operation 787 * @hsphy_mode: UTMI phy mode, one of following: 788 * - USBPHY_INTERFACE_MODE_UTMI 789 * - USBPHY_INTERFACE_MODE_UTMIW 790 * @usb2_phy: pointer to USB2 PHY 791 * @usb3_phy: pointer to USB3 PHY 792 * @usb2_generic_phy: pointer to USB2 PHY 793 * @usb3_generic_phy: pointer to USB3 PHY 794 * @ulpi: pointer to ulpi interface 795 * @dcfg: saved contents of DCFG register 796 * @gctl: saved contents of GCTL register 797 * @isoch_delay: wValue from Set Isochronous Delay request; 798 * @u2sel: parameter from Set SEL request. 799 * @u2pel: parameter from Set SEL request. 800 * @u1sel: parameter from Set SEL request. 801 * @u1pel: parameter from Set SEL request. 802 * @num_out_eps: number of out endpoints 803 * @num_in_eps: number of in endpoints 804 * @ep0_next_event: hold the next expected event 805 * @ep0state: state of endpoint zero 806 * @link_state: link state 807 * @speed: device speed (super, high, full, low) 808 * @hwparams: copy of hwparams registers 809 * @root: debugfs root folder pointer 810 * @regset: debugfs pointer to regdump file 811 * @test_mode: true when we're entering a USB test mode 812 * @test_mode_nr: test feature selector 813 * @lpm_nyet_threshold: LPM NYET response threshold 814 * @hird_threshold: HIRD threshold 815 * @hsphy_interface: "utmi" or "ulpi" 816 * @connected: true when we're connected to a host, false otherwise 817 * @delayed_status: true when gadget driver asks for delayed status 818 * @ep0_bounced: true when we used bounce buffer 819 * @ep0_expect_in: true when we expect a DATA IN transfer 820 * @has_hibernation: true when dwc3 was configured with Hibernation 821 * @sysdev_is_parent: true when dwc3 device has a parent driver 822 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that 823 * there's now way for software to detect this in runtime. 824 * @is_utmi_l1_suspend: the core asserts output signal 825 * 0 - utmi_sleep_n 826 * 1 - utmi_l1_suspend_n 827 * @is_fpga: true when we are using the FPGA board 828 * @pending_events: true when we have pending IRQs to be handled 829 * @pullups_connected: true when Run/Stop bit is set 830 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround 831 * @start_config_issued: true when StartConfig command has been issued 832 * @three_stage_setup: set if we perform a three phase setup 833 * @usb3_lpm_capable: set if hadrware supports Link Power Management 834 * @disable_scramble_quirk: set if we enable the disable scramble quirk 835 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk 836 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk 837 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk 838 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk 839 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk 840 * @lfps_filter_quirk: set if we enable LFPS filter quirk 841 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk 842 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy 843 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy 844 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG, 845 * disabling the suspend signal to the PHY. 846 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists 847 * in GUSB2PHYCFG, specify that USB2 PHY doesn't 848 * provide a free-running PHY clock. 849 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power 850 * change quirk. 851 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk 852 * @tx_de_emphasis: Tx de-emphasis value 853 * 0 - -6dB de-emphasis 854 * 1 - -3.5dB de-emphasis 855 * 2 - No de-emphasis 856 * 3 - Reserved 857 * @imod_interval: set the interrupt moderation interval in 250ns 858 * increments or 0 to disable. 859 */ 860 struct dwc3 { 861 struct usb_ctrlrequest *ctrl_req; 862 struct dwc3_trb *ep0_trb; 863 void *bounce; 864 void *ep0_bounce; 865 void *zlp_buf; 866 void *scratchbuf; 867 u8 *setup_buf; 868 dma_addr_t ctrl_req_addr; 869 dma_addr_t ep0_trb_addr; 870 dma_addr_t bounce_addr; 871 dma_addr_t ep0_bounce_addr; 872 dma_addr_t scratch_addr; 873 struct dwc3_request ep0_usb_req; 874 struct completion ep0_in_setup; 875 876 /* device lock */ 877 spinlock_t lock; 878 879 struct device *dev; 880 struct device *sysdev; 881 882 struct platform_device *xhci; 883 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM]; 884 885 struct dwc3_event_buffer *ev_buf; 886 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; 887 888 struct usb_gadget gadget; 889 struct usb_gadget_driver *gadget_driver; 890 891 struct usb_phy *usb2_phy; 892 struct usb_phy *usb3_phy; 893 894 struct phy *usb2_generic_phy; 895 struct phy *usb3_generic_phy; 896 897 struct ulpi *ulpi; 898 899 void __iomem *regs; 900 size_t regs_size; 901 902 enum usb_dr_mode dr_mode; 903 enum usb_phy_interface hsphy_mode; 904 905 u32 fladj; 906 u32 irq_gadget; 907 u32 nr_scratch; 908 u32 u1u2; 909 u32 maximum_speed; 910 911 /* 912 * All 3.1 IP version constants are greater than the 3.0 IP 913 * version constants. This works for most version checks in 914 * dwc3. However, in the future, this may not apply as 915 * features may be developed on newer versions of the 3.0 IP 916 * that are not in the 3.1 IP. 917 */ 918 u32 revision; 919 920 #define DWC3_REVISION_173A 0x5533173a 921 #define DWC3_REVISION_175A 0x5533175a 922 #define DWC3_REVISION_180A 0x5533180a 923 #define DWC3_REVISION_183A 0x5533183a 924 #define DWC3_REVISION_185A 0x5533185a 925 #define DWC3_REVISION_187A 0x5533187a 926 #define DWC3_REVISION_188A 0x5533188a 927 #define DWC3_REVISION_190A 0x5533190a 928 #define DWC3_REVISION_194A 0x5533194a 929 #define DWC3_REVISION_200A 0x5533200a 930 #define DWC3_REVISION_202A 0x5533202a 931 #define DWC3_REVISION_210A 0x5533210a 932 #define DWC3_REVISION_220A 0x5533220a 933 #define DWC3_REVISION_230A 0x5533230a 934 #define DWC3_REVISION_240A 0x5533240a 935 #define DWC3_REVISION_250A 0x5533250a 936 #define DWC3_REVISION_260A 0x5533260a 937 #define DWC3_REVISION_270A 0x5533270a 938 #define DWC3_REVISION_280A 0x5533280a 939 #define DWC3_REVISION_290A 0x5533290a 940 #define DWC3_REVISION_300A 0x5533300a 941 #define DWC3_REVISION_310A 0x5533310a 942 943 /* 944 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really 945 * just so dwc31 revisions are always larger than dwc3. 946 */ 947 #define DWC3_REVISION_IS_DWC31 0x80000000 948 #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31) 949 #define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31) 950 951 enum dwc3_ep0_next ep0_next_event; 952 enum dwc3_ep0_state ep0state; 953 enum dwc3_link_state link_state; 954 955 u16 isoch_delay; 956 u16 u2sel; 957 u16 u2pel; 958 u8 u1sel; 959 u8 u1pel; 960 961 u8 speed; 962 963 u8 num_out_eps; 964 u8 num_in_eps; 965 966 struct dwc3_hwparams hwparams; 967 struct dentry *root; 968 struct debugfs_regset32 *regset; 969 970 u8 test_mode; 971 u8 test_mode_nr; 972 u8 lpm_nyet_threshold; 973 u8 hird_threshold; 974 975 const char *hsphy_interface; 976 977 unsigned connected:1; 978 unsigned delayed_status:1; 979 unsigned ep0_bounced:1; 980 unsigned ep0_expect_in:1; 981 unsigned has_hibernation:1; 982 unsigned sysdev_is_parent:1; 983 unsigned has_lpm_erratum:1; 984 unsigned is_utmi_l1_suspend:1; 985 unsigned is_fpga:1; 986 unsigned pending_events:1; 987 unsigned pullups_connected:1; 988 unsigned setup_packet_pending:1; 989 unsigned three_stage_setup:1; 990 unsigned usb3_lpm_capable:1; 991 992 unsigned disable_scramble_quirk:1; 993 unsigned u2exit_lfps_quirk:1; 994 unsigned u2ss_inp3_quirk:1; 995 unsigned req_p1p2p3_quirk:1; 996 unsigned del_p1p2p3_quirk:1; 997 unsigned del_phy_power_chg_quirk:1; 998 unsigned lfps_filter_quirk:1; 999 unsigned rx_detect_poll_quirk:1; 1000 unsigned dis_u3_susphy_quirk:1; 1001 unsigned dis_u2_susphy_quirk:1; 1002 unsigned dis_enblslpm_quirk:1; 1003 unsigned dis_rxdet_inp3_quirk:1; 1004 unsigned dis_u2_freeclk_exists_quirk:1; 1005 unsigned dis_del_phy_power_chg_quirk:1; 1006 1007 unsigned tx_de_emphasis_quirk:1; 1008 unsigned tx_de_emphasis:2; 1009 1010 u16 imod_interval; 1011 }; 1012 1013 /* -------------------------------------------------------------------------- */ 1014 1015 /* -------------------------------------------------------------------------- */ 1016 1017 struct dwc3_event_type { 1018 u32 is_devspec:1; 1019 u32 type:7; 1020 u32 reserved8_31:24; 1021 } __packed; 1022 1023 #define DWC3_DEPEVT_XFERCOMPLETE 0x01 1024 #define DWC3_DEPEVT_XFERINPROGRESS 0x02 1025 #define DWC3_DEPEVT_XFERNOTREADY 0x03 1026 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 1027 #define DWC3_DEPEVT_STREAMEVT 0x06 1028 #define DWC3_DEPEVT_EPCMDCMPLT 0x07 1029 1030 /** 1031 * struct dwc3_event_depvt - Device Endpoint Events 1032 * @one_bit: indicates this is an endpoint event (not used) 1033 * @endpoint_number: number of the endpoint 1034 * @endpoint_event: The event we have: 1035 * 0x00 - Reserved 1036 * 0x01 - XferComplete 1037 * 0x02 - XferInProgress 1038 * 0x03 - XferNotReady 1039 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) 1040 * 0x05 - Reserved 1041 * 0x06 - StreamEvt 1042 * 0x07 - EPCmdCmplt 1043 * @reserved11_10: Reserved, don't use. 1044 * @status: Indicates the status of the event. Refer to databook for 1045 * more information. 1046 * @parameters: Parameters of the current event. Refer to databook for 1047 * more information. 1048 */ 1049 struct dwc3_event_depevt { 1050 u32 one_bit:1; 1051 u32 endpoint_number:5; 1052 u32 endpoint_event:4; 1053 u32 reserved11_10:2; 1054 u32 status:4; 1055 1056 /* Within XferNotReady */ 1057 #define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3) 1058 1059 /* Within XferComplete */ 1060 #define DEPEVT_STATUS_BUSERR (1 << 0) 1061 #define DEPEVT_STATUS_SHORT (1 << 1) 1062 #define DEPEVT_STATUS_IOC (1 << 2) 1063 #define DEPEVT_STATUS_LST (1 << 3) 1064 1065 /* Stream event only */ 1066 #define DEPEVT_STREAMEVT_FOUND 1 1067 #define DEPEVT_STREAMEVT_NOTFOUND 2 1068 1069 /* Control-only Status */ 1070 #define DEPEVT_STATUS_CONTROL_DATA 1 1071 #define DEPEVT_STATUS_CONTROL_STATUS 2 1072 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3) 1073 1074 /* In response to Start Transfer */ 1075 #define DEPEVT_TRANSFER_NO_RESOURCE 1 1076 #define DEPEVT_TRANSFER_BUS_EXPIRY 2 1077 1078 u32 parameters:16; 1079 1080 /* For Command Complete Events */ 1081 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8) 1082 } __packed; 1083 1084 /** 1085 * struct dwc3_event_devt - Device Events 1086 * @one_bit: indicates this is a non-endpoint event (not used) 1087 * @device_event: indicates it's a device event. Should read as 0x00 1088 * @type: indicates the type of device event. 1089 * 0 - DisconnEvt 1090 * 1 - USBRst 1091 * 2 - ConnectDone 1092 * 3 - ULStChng 1093 * 4 - WkUpEvt 1094 * 5 - Reserved 1095 * 6 - EOPF 1096 * 7 - SOF 1097 * 8 - Reserved 1098 * 9 - ErrticErr 1099 * 10 - CmdCmplt 1100 * 11 - EvntOverflow 1101 * 12 - VndrDevTstRcved 1102 * @reserved15_12: Reserved, not used 1103 * @event_info: Information about this event 1104 * @reserved31_25: Reserved, not used 1105 */ 1106 struct dwc3_event_devt { 1107 u32 one_bit:1; 1108 u32 device_event:7; 1109 u32 type:4; 1110 u32 reserved15_12:4; 1111 u32 event_info:9; 1112 u32 reserved31_25:7; 1113 } __packed; 1114 1115 /** 1116 * struct dwc3_event_gevt - Other Core Events 1117 * @one_bit: indicates this is a non-endpoint event (not used) 1118 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. 1119 * @phy_port_number: self-explanatory 1120 * @reserved31_12: Reserved, not used. 1121 */ 1122 struct dwc3_event_gevt { 1123 u32 one_bit:1; 1124 u32 device_event:7; 1125 u32 phy_port_number:4; 1126 u32 reserved31_12:20; 1127 } __packed; 1128 1129 /** 1130 * union dwc3_event - representation of Event Buffer contents 1131 * @raw: raw 32-bit event 1132 * @type: the type of the event 1133 * @depevt: Device Endpoint Event 1134 * @devt: Device Event 1135 * @gevt: Global Event 1136 */ 1137 union dwc3_event { 1138 u32 raw; 1139 struct dwc3_event_type type; 1140 struct dwc3_event_depevt depevt; 1141 struct dwc3_event_devt devt; 1142 struct dwc3_event_gevt gevt; 1143 }; 1144 1145 /** 1146 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command 1147 * parameters 1148 * @param2: third parameter 1149 * @param1: second parameter 1150 * @param0: first parameter 1151 */ 1152 struct dwc3_gadget_ep_cmd_params { 1153 u32 param2; 1154 u32 param1; 1155 u32 param0; 1156 }; 1157 1158 /* 1159 * DWC3 Features to be used as Driver Data 1160 */ 1161 1162 #define DWC3_HAS_PERIPHERAL BIT(0) 1163 #define DWC3_HAS_XHCI BIT(1) 1164 #define DWC3_HAS_OTG BIT(3) 1165 1166 /* prototypes */ 1167 void dwc3_set_mode(struct dwc3 *dwc, u32 mode); 1168 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type); 1169 1170 /* check whether we are on the DWC_usb3 core */ 1171 static inline bool dwc3_is_usb3(struct dwc3 *dwc) 1172 { 1173 return !(dwc->revision & DWC3_REVISION_IS_DWC31); 1174 } 1175 1176 /* check whether we are on the DWC_usb31 core */ 1177 static inline bool dwc3_is_usb31(struct dwc3 *dwc) 1178 { 1179 return !!(dwc->revision & DWC3_REVISION_IS_DWC31); 1180 } 1181 1182 bool dwc3_has_imod(struct dwc3 *dwc); 1183 1184 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) 1185 int dwc3_host_init(struct dwc3 *dwc); 1186 void dwc3_host_exit(struct dwc3 *dwc); 1187 #else 1188 static inline int dwc3_host_init(struct dwc3 *dwc) 1189 { return 0; } 1190 static inline void dwc3_host_exit(struct dwc3 *dwc) 1191 { } 1192 #endif 1193 1194 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) 1195 int dwc3_gadget_init(struct dwc3 *dwc); 1196 void dwc3_gadget_exit(struct dwc3 *dwc); 1197 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode); 1198 int dwc3_gadget_get_link_state(struct dwc3 *dwc); 1199 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state); 1200 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd, 1201 struct dwc3_gadget_ep_cmd_params *params); 1202 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param); 1203 #else 1204 static inline int dwc3_gadget_init(struct dwc3 *dwc) 1205 { return 0; } 1206 static inline void dwc3_gadget_exit(struct dwc3 *dwc) 1207 { } 1208 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) 1209 { return 0; } 1210 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc) 1211 { return 0; } 1212 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc, 1213 enum dwc3_link_state state) 1214 { return 0; } 1215 1216 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd, 1217 struct dwc3_gadget_ep_cmd_params *params) 1218 { return 0; } 1219 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc, 1220 int cmd, u32 param) 1221 { return 0; } 1222 #endif 1223 1224 /* power management interface */ 1225 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST) 1226 int dwc3_gadget_suspend(struct dwc3 *dwc); 1227 int dwc3_gadget_resume(struct dwc3 *dwc); 1228 void dwc3_gadget_process_pending_events(struct dwc3 *dwc); 1229 #else 1230 static inline int dwc3_gadget_suspend(struct dwc3 *dwc) 1231 { 1232 return 0; 1233 } 1234 1235 static inline int dwc3_gadget_resume(struct dwc3 *dwc) 1236 { 1237 return 0; 1238 } 1239 1240 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc) 1241 { 1242 } 1243 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */ 1244 1245 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI) 1246 int dwc3_ulpi_init(struct dwc3 *dwc); 1247 void dwc3_ulpi_exit(struct dwc3 *dwc); 1248 #else 1249 static inline int dwc3_ulpi_init(struct dwc3 *dwc) 1250 { return 0; } 1251 static inline void dwc3_ulpi_exit(struct dwc3 *dwc) 1252 { } 1253 #endif 1254 1255 #endif /* __DRIVERS_USB_DWC3_CORE_H */ 1256