xref: /openbmc/linux/drivers/usb/dwc3/core.h (revision 3b23dc52)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/ioport.h>
17 #include <linux/list.h>
18 #include <linux/bitops.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/mm.h>
21 #include <linux/debugfs.h>
22 #include <linux/wait.h>
23 #include <linux/workqueue.h>
24 
25 #include <linux/usb/ch9.h>
26 #include <linux/usb/gadget.h>
27 #include <linux/usb/otg.h>
28 #include <linux/ulpi/interface.h>
29 
30 #include <linux/phy/phy.h>
31 
32 #define DWC3_MSG_MAX	500
33 
34 /* Global constants */
35 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
36 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
37 #define DWC3_EP0_SETUP_SIZE	512
38 #define DWC3_ENDPOINTS_NUM	32
39 #define DWC3_XHCI_RESOURCES_NUM	2
40 
41 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
42 #define DWC3_EVENT_BUFFERS_SIZE	4096
43 #define DWC3_EVENT_TYPE_MASK	0xfe
44 
45 #define DWC3_EVENT_TYPE_DEV	0
46 #define DWC3_EVENT_TYPE_CARKIT	3
47 #define DWC3_EVENT_TYPE_I2C	4
48 
49 #define DWC3_DEVICE_EVENT_DISCONNECT		0
50 #define DWC3_DEVICE_EVENT_RESET			1
51 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
52 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
53 #define DWC3_DEVICE_EVENT_WAKEUP		4
54 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
55 #define DWC3_DEVICE_EVENT_EOPF			6
56 #define DWC3_DEVICE_EVENT_SOF			7
57 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
58 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
59 #define DWC3_DEVICE_EVENT_OVERFLOW		11
60 
61 /* Controller's role while using the OTG block */
62 #define DWC3_OTG_ROLE_IDLE	0
63 #define DWC3_OTG_ROLE_HOST	1
64 #define DWC3_OTG_ROLE_DEVICE	2
65 
66 #define DWC3_GEVNTCOUNT_MASK	0xfffc
67 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
68 #define DWC3_GSNPSID_MASK	0xffff0000
69 #define DWC3_GSNPSREV_MASK	0xffff
70 
71 /* DWC3 registers memory space boundries */
72 #define DWC3_XHCI_REGS_START		0x0
73 #define DWC3_XHCI_REGS_END		0x7fff
74 #define DWC3_GLOBALS_REGS_START		0xc100
75 #define DWC3_GLOBALS_REGS_END		0xc6ff
76 #define DWC3_DEVICE_REGS_START		0xc700
77 #define DWC3_DEVICE_REGS_END		0xcbff
78 #define DWC3_OTG_REGS_START		0xcc00
79 #define DWC3_OTG_REGS_END		0xccff
80 
81 /* Global Registers */
82 #define DWC3_GSBUSCFG0		0xc100
83 #define DWC3_GSBUSCFG1		0xc104
84 #define DWC3_GTXTHRCFG		0xc108
85 #define DWC3_GRXTHRCFG		0xc10c
86 #define DWC3_GCTL		0xc110
87 #define DWC3_GEVTEN		0xc114
88 #define DWC3_GSTS		0xc118
89 #define DWC3_GUCTL1		0xc11c
90 #define DWC3_GSNPSID		0xc120
91 #define DWC3_GGPIO		0xc124
92 #define DWC3_GUID		0xc128
93 #define DWC3_GUCTL		0xc12c
94 #define DWC3_GBUSERRADDR0	0xc130
95 #define DWC3_GBUSERRADDR1	0xc134
96 #define DWC3_GPRTBIMAP0		0xc138
97 #define DWC3_GPRTBIMAP1		0xc13c
98 #define DWC3_GHWPARAMS0		0xc140
99 #define DWC3_GHWPARAMS1		0xc144
100 #define DWC3_GHWPARAMS2		0xc148
101 #define DWC3_GHWPARAMS3		0xc14c
102 #define DWC3_GHWPARAMS4		0xc150
103 #define DWC3_GHWPARAMS5		0xc154
104 #define DWC3_GHWPARAMS6		0xc158
105 #define DWC3_GHWPARAMS7		0xc15c
106 #define DWC3_GDBGFIFOSPACE	0xc160
107 #define DWC3_GDBGLTSSM		0xc164
108 #define DWC3_GDBGBMU		0xc16c
109 #define DWC3_GDBGLSPMUX		0xc170
110 #define DWC3_GDBGLSP		0xc174
111 #define DWC3_GDBGEPINFO0	0xc178
112 #define DWC3_GDBGEPINFO1	0xc17c
113 #define DWC3_GPRTBIMAP_HS0	0xc180
114 #define DWC3_GPRTBIMAP_HS1	0xc184
115 #define DWC3_GPRTBIMAP_FS0	0xc188
116 #define DWC3_GPRTBIMAP_FS1	0xc18c
117 #define DWC3_GUCTL2		0xc19c
118 
119 #define DWC3_VER_NUMBER		0xc1a0
120 #define DWC3_VER_TYPE		0xc1a4
121 
122 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
123 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
124 
125 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
126 
127 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
128 
129 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
130 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
131 
132 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
133 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
134 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
135 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
136 
137 #define DWC3_GHWPARAMS8		0xc600
138 #define DWC3_GFLADJ		0xc630
139 
140 /* Device Registers */
141 #define DWC3_DCFG		0xc700
142 #define DWC3_DCTL		0xc704
143 #define DWC3_DEVTEN		0xc708
144 #define DWC3_DSTS		0xc70c
145 #define DWC3_DGCMDPAR		0xc710
146 #define DWC3_DGCMD		0xc714
147 #define DWC3_DALEPENA		0xc720
148 
149 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
150 #define DWC3_DEPCMDPAR2		0x00
151 #define DWC3_DEPCMDPAR1		0x04
152 #define DWC3_DEPCMDPAR0		0x08
153 #define DWC3_DEPCMD		0x0c
154 
155 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
156 
157 /* OTG Registers */
158 #define DWC3_OCFG		0xcc00
159 #define DWC3_OCTL		0xcc04
160 #define DWC3_OEVT		0xcc08
161 #define DWC3_OEVTEN		0xcc0C
162 #define DWC3_OSTS		0xcc10
163 
164 /* Bit fields */
165 
166 /* Global Debug Queue/FIFO Space Available Register */
167 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
168 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
169 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
170 
171 #define DWC3_TXFIFOQ		0
172 #define DWC3_RXFIFOQ		1
173 #define DWC3_TXREQQ		2
174 #define DWC3_RXREQQ		3
175 #define DWC3_RXINFOQ		4
176 #define DWC3_PSTATQ		5
177 #define DWC3_DESCFETCHQ		6
178 #define DWC3_EVENTQ		7
179 #define DWC3_AUXEVENTQ		8
180 
181 /* Global RX Threshold Configuration Register */
182 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
183 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
184 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
185 
186 /* Global RX Threshold Configuration Register for DWC_usb31 only */
187 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n)	(((n) & 0x1f) << 16)
188 #define DWC31_GRXTHRCFG_RXPKTCNT(n)		(((n) & 0x1f) << 21)
189 #define DWC31_GRXTHRCFG_PKTCNTSEL		BIT(26)
190 #define DWC31_RXTHRNUMPKTSEL_HS_PRD		BIT(15)
191 #define DWC31_RXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
192 #define DWC31_RXTHRNUMPKTSEL_PRD		BIT(10)
193 #define DWC31_RXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
194 #define DWC31_MAXRXBURSTSIZE_PRD(n)		((n) & 0x1f)
195 
196 /* Global TX Threshold Configuration Register for DWC_usb31 only */
197 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n)	(((n) & 0x1f) << 16)
198 #define DWC31_GTXTHRCFG_TXPKTCNT(n)		(((n) & 0x1f) << 21)
199 #define DWC31_GTXTHRCFG_PKTCNTSEL		BIT(26)
200 #define DWC31_TXTHRNUMPKTSEL_HS_PRD		BIT(15)
201 #define DWC31_TXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
202 #define DWC31_TXTHRNUMPKTSEL_PRD		BIT(10)
203 #define DWC31_TXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
204 #define DWC31_MAXTXBURSTSIZE_PRD(n)		((n) & 0x1f)
205 
206 /* Global Configuration Register */
207 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
208 #define DWC3_GCTL_U2RSTECN	BIT(16)
209 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
210 #define DWC3_GCTL_CLK_BUS	(0)
211 #define DWC3_GCTL_CLK_PIPE	(1)
212 #define DWC3_GCTL_CLK_PIPEHALF	(2)
213 #define DWC3_GCTL_CLK_MASK	(3)
214 
215 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
216 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
217 #define DWC3_GCTL_PRTCAP_HOST	1
218 #define DWC3_GCTL_PRTCAP_DEVICE	2
219 #define DWC3_GCTL_PRTCAP_OTG	3
220 
221 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
222 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
223 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
224 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
225 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
226 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
227 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
228 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
229 
230 /* Global User Control 1 Register */
231 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
232 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	BIT(24)
233 
234 /* Global Status Register */
235 #define DWC3_GSTS_OTG_IP	BIT(10)
236 #define DWC3_GSTS_BC_IP		BIT(9)
237 #define DWC3_GSTS_ADP_IP	BIT(8)
238 #define DWC3_GSTS_HOST_IP	BIT(7)
239 #define DWC3_GSTS_DEVICE_IP	BIT(6)
240 #define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
241 #define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)
242 
243 /* Global USB2 PHY Configuration Register */
244 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
245 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
246 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
247 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
248 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
249 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
250 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
251 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
252 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
253 #define USBTRDTIM_UTMI_8_BIT		9
254 #define USBTRDTIM_UTMI_16_BIT		5
255 #define UTMI_PHYIF_16_BIT		1
256 #define UTMI_PHYIF_8_BIT		0
257 
258 /* Global USB2 PHY Vendor Control Register */
259 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
260 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
261 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
262 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
263 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
264 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
265 
266 /* Global USB3 PIPE Control Register */
267 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
268 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
269 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
270 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
271 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
272 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
273 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
274 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
275 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
276 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
277 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
278 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
279 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
280 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
281 
282 /* Global TX Fifo Size Register */
283 #define DWC31_GTXFIFOSIZ_TXFRAMNUM	BIT(15)		/* DWC_usb31 only */
284 #define DWC31_GTXFIFOSIZ_TXFDEF(n)	((n) & 0x7fff)	/* DWC_usb31 only */
285 #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
286 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
287 
288 /* Global Event Size Registers */
289 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
290 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
291 
292 /* Global HWPARAMS0 Register */
293 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
294 #define DWC3_GHWPARAMS0_MODE_GADGET	0
295 #define DWC3_GHWPARAMS0_MODE_HOST	1
296 #define DWC3_GHWPARAMS0_MODE_DRD	2
297 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
298 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
299 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
300 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
301 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
302 
303 /* Global HWPARAMS1 Register */
304 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
305 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
306 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
307 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
308 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
309 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
310 
311 /* Global HWPARAMS3 Register */
312 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
313 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
314 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
315 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
316 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
317 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
318 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
319 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
320 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
321 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
322 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
323 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
324 
325 /* Global HWPARAMS4 Register */
326 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
327 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
328 
329 /* Global HWPARAMS6 Register */
330 #define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
331 #define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
332 #define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
333 #define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
334 #define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
335 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
336 
337 /* Global HWPARAMS7 Register */
338 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
339 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
340 
341 /* Global Frame Length Adjustment Register */
342 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
343 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
344 
345 /* Global User Control Register 2 */
346 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
347 
348 /* Device Configuration Register */
349 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
350 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
351 
352 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
353 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
354 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
355 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
356 #define DWC3_DCFG_FULLSPEED	BIT(0)
357 #define DWC3_DCFG_LOWSPEED	(2 << 0)
358 
359 #define DWC3_DCFG_NUMP_SHIFT	17
360 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
361 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
362 #define DWC3_DCFG_LPM_CAP	BIT(22)
363 
364 /* Device Control Register */
365 #define DWC3_DCTL_RUN_STOP	BIT(31)
366 #define DWC3_DCTL_CSFTRST	BIT(30)
367 #define DWC3_DCTL_LSFTRST	BIT(29)
368 
369 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
370 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
371 
372 #define DWC3_DCTL_APPL1RES	BIT(23)
373 
374 /* These apply for core versions 1.87a and earlier */
375 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
376 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
377 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
378 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
379 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
380 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
381 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
382 
383 /* These apply for core versions 1.94a and later */
384 #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
385 #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
386 
387 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
388 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
389 #define DWC3_DCTL_CRS			BIT(17)
390 #define DWC3_DCTL_CSS			BIT(16)
391 
392 #define DWC3_DCTL_INITU2ENA		BIT(12)
393 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
394 #define DWC3_DCTL_INITU1ENA		BIT(10)
395 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
396 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
397 
398 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
399 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
400 
401 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
402 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
403 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
404 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
405 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
406 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
407 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
408 
409 /* Device Event Enable Register */
410 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
411 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
412 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
413 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
414 #define DWC3_DEVTEN_SOFEN		BIT(7)
415 #define DWC3_DEVTEN_EOPFEN		BIT(6)
416 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
417 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
418 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
419 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
420 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
421 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
422 
423 /* Device Status Register */
424 #define DWC3_DSTS_DCNRD			BIT(29)
425 
426 /* This applies for core versions 1.87a and earlier */
427 #define DWC3_DSTS_PWRUPREQ		BIT(24)
428 
429 /* These apply for core versions 1.94a and later */
430 #define DWC3_DSTS_RSS			BIT(25)
431 #define DWC3_DSTS_SSS			BIT(24)
432 
433 #define DWC3_DSTS_COREIDLE		BIT(23)
434 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
435 
436 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
437 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
438 
439 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
440 
441 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
442 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
443 
444 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
445 
446 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
447 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
448 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
449 #define DWC3_DSTS_FULLSPEED		BIT(0)
450 #define DWC3_DSTS_LOWSPEED		(2 << 0)
451 
452 /* Device Generic Command Register */
453 #define DWC3_DGCMD_SET_LMP		0x01
454 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
455 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
456 
457 /* These apply for core versions 1.94a and later */
458 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
459 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
460 
461 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
462 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
463 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
464 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
465 
466 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
467 #define DWC3_DGCMD_CMDACT		BIT(10)
468 #define DWC3_DGCMD_CMDIOC		BIT(8)
469 
470 /* Device Generic Command Parameter Register */
471 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
472 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
473 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
474 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
475 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
476 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
477 
478 /* Device Endpoint Command Register */
479 #define DWC3_DEPCMD_PARAM_SHIFT		16
480 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
481 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
482 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
483 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
484 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
485 #define DWC3_DEPCMD_CMDACT		BIT(10)
486 #define DWC3_DEPCMD_CMDIOC		BIT(8)
487 
488 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
489 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
490 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
491 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
492 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
493 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
494 /* This applies for core versions 1.90a and earlier */
495 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
496 /* This applies for core versions 1.94a and later */
497 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
498 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
499 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
500 
501 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
502 
503 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
504 #define DWC3_DALEPENA_EP(n)		BIT(n)
505 
506 #define DWC3_DEPCMD_TYPE_CONTROL	0
507 #define DWC3_DEPCMD_TYPE_ISOC		1
508 #define DWC3_DEPCMD_TYPE_BULK		2
509 #define DWC3_DEPCMD_TYPE_INTR		3
510 
511 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
512 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
513 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
514 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
515 
516 /* OTG Configuration Register */
517 #define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
518 #define DWC3_OCFG_HIBDISMASK		BIT(4)
519 #define DWC3_OCFG_SFTRSTMASK		BIT(3)
520 #define DWC3_OCFG_OTGVERSION		BIT(2)
521 #define DWC3_OCFG_HNPCAP		BIT(1)
522 #define DWC3_OCFG_SRPCAP		BIT(0)
523 
524 /* OTG CTL Register */
525 #define DWC3_OCTL_OTG3GOERR		BIT(7)
526 #define DWC3_OCTL_PERIMODE		BIT(6)
527 #define DWC3_OCTL_PRTPWRCTL		BIT(5)
528 #define DWC3_OCTL_HNPREQ		BIT(4)
529 #define DWC3_OCTL_SESREQ		BIT(3)
530 #define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
531 #define DWC3_OCTL_DEVSETHNPEN		BIT(1)
532 #define DWC3_OCTL_HSTSETHNPEN		BIT(0)
533 
534 /* OTG Event Register */
535 #define DWC3_OEVT_DEVICEMODE		BIT(31)
536 #define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
537 #define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
538 #define DWC3_OEVT_HIBENTRY		BIT(25)
539 #define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
540 #define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
541 #define DWC3_OEVT_HRRINITNOTIF		BIT(22)
542 #define DWC3_OEVT_ADEVIDLE		BIT(21)
543 #define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
544 #define DWC3_OEVT_ADEVHOST		BIT(19)
545 #define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
546 #define DWC3_OEVT_ADEVSRPDET		BIT(17)
547 #define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
548 #define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
549 #define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
550 #define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
551 #define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
552 #define DWC3_OEVT_BSESSVLD		BIT(3)
553 #define DWC3_OEVT_HSTNEGSTS		BIT(2)
554 #define DWC3_OEVT_SESREQSTS		BIT(1)
555 #define DWC3_OEVT_ERROR			BIT(0)
556 
557 /* OTG Event Enable Register */
558 #define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
559 #define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
560 #define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
561 #define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
562 #define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
563 #define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
564 #define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
565 #define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
566 #define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
567 #define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
568 #define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
569 #define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
570 #define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
571 #define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
572 #define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
573 #define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)
574 
575 /* OTG Status Register */
576 #define DWC3_OSTS_DEVRUNSTP		BIT(13)
577 #define DWC3_OSTS_XHCIRUNSTP		BIT(12)
578 #define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
579 #define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
580 #define DWC3_OSTS_BSESVLD		BIT(2)
581 #define DWC3_OSTS_VBUSVLD		BIT(1)
582 #define DWC3_OSTS_CONIDSTS		BIT(0)
583 
584 /* Structures */
585 
586 struct dwc3_trb;
587 
588 /**
589  * struct dwc3_event_buffer - Software event buffer representation
590  * @buf: _THE_ buffer
591  * @cache: The buffer cache used in the threaded interrupt
592  * @length: size of this buffer
593  * @lpos: event offset
594  * @count: cache of last read event count register
595  * @flags: flags related to this event buffer
596  * @dma: dma_addr_t
597  * @dwc: pointer to DWC controller
598  */
599 struct dwc3_event_buffer {
600 	void			*buf;
601 	void			*cache;
602 	unsigned		length;
603 	unsigned int		lpos;
604 	unsigned int		count;
605 	unsigned int		flags;
606 
607 #define DWC3_EVENT_PENDING	BIT(0)
608 
609 	dma_addr_t		dma;
610 
611 	struct dwc3		*dwc;
612 };
613 
614 #define DWC3_EP_FLAG_STALLED	BIT(0)
615 #define DWC3_EP_FLAG_WEDGED	BIT(1)
616 
617 #define DWC3_EP_DIRECTION_TX	true
618 #define DWC3_EP_DIRECTION_RX	false
619 
620 #define DWC3_TRB_NUM		256
621 
622 /**
623  * struct dwc3_ep - device side endpoint representation
624  * @endpoint: usb endpoint
625  * @pending_list: list of pending requests for this endpoint
626  * @started_list: list of started requests on this endpoint
627  * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
628  * @lock: spinlock for endpoint request queue traversal
629  * @regs: pointer to first endpoint register
630  * @trb_pool: array of transaction buffers
631  * @trb_pool_dma: dma address of @trb_pool
632  * @trb_enqueue: enqueue 'pointer' into TRB array
633  * @trb_dequeue: dequeue 'pointer' into TRB array
634  * @dwc: pointer to DWC controller
635  * @saved_state: ep state saved during hibernation
636  * @flags: endpoint flags (wedged, stalled, ...)
637  * @number: endpoint number (1 - 15)
638  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
639  * @resource_index: Resource transfer index
640  * @frame_number: set to the frame number we want this transfer to start (ISOC)
641  * @interval: the interval on which the ISOC transfer is started
642  * @name: a human readable name e.g. ep1out-bulk
643  * @direction: true for TX, false for RX
644  * @stream_capable: true when streams are enabled
645  */
646 struct dwc3_ep {
647 	struct usb_ep		endpoint;
648 	struct list_head	pending_list;
649 	struct list_head	started_list;
650 
651 	wait_queue_head_t	wait_end_transfer;
652 
653 	spinlock_t		lock;
654 	void __iomem		*regs;
655 
656 	struct dwc3_trb		*trb_pool;
657 	dma_addr_t		trb_pool_dma;
658 	struct dwc3		*dwc;
659 
660 	u32			saved_state;
661 	unsigned		flags;
662 #define DWC3_EP_ENABLED		BIT(0)
663 #define DWC3_EP_STALL		BIT(1)
664 #define DWC3_EP_WEDGE		BIT(2)
665 #define DWC3_EP_TRANSFER_STARTED BIT(3)
666 #define DWC3_EP_PENDING_REQUEST	BIT(5)
667 #define DWC3_EP_END_TRANSFER_PENDING	BIT(7)
668 
669 	/* This last one is specific to EP0 */
670 #define DWC3_EP0_DIR_IN		BIT(31)
671 
672 	/*
673 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
674 	 * use a u8 type here. If anybody decides to increase number of TRBs to
675 	 * anything larger than 256 - I can't see why people would want to do
676 	 * this though - then this type needs to be changed.
677 	 *
678 	 * By using u8 types we ensure that our % operator when incrementing
679 	 * enqueue and dequeue get optimized away by the compiler.
680 	 */
681 	u8			trb_enqueue;
682 	u8			trb_dequeue;
683 
684 	u8			number;
685 	u8			type;
686 	u8			resource_index;
687 	u32			frame_number;
688 	u32			interval;
689 
690 	char			name[20];
691 
692 	unsigned		direction:1;
693 	unsigned		stream_capable:1;
694 };
695 
696 enum dwc3_phy {
697 	DWC3_PHY_UNKNOWN = 0,
698 	DWC3_PHY_USB3,
699 	DWC3_PHY_USB2,
700 };
701 
702 enum dwc3_ep0_next {
703 	DWC3_EP0_UNKNOWN = 0,
704 	DWC3_EP0_COMPLETE,
705 	DWC3_EP0_NRDY_DATA,
706 	DWC3_EP0_NRDY_STATUS,
707 };
708 
709 enum dwc3_ep0_state {
710 	EP0_UNCONNECTED		= 0,
711 	EP0_SETUP_PHASE,
712 	EP0_DATA_PHASE,
713 	EP0_STATUS_PHASE,
714 };
715 
716 enum dwc3_link_state {
717 	/* In SuperSpeed */
718 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
719 	DWC3_LINK_STATE_U1		= 0x01,
720 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
721 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
722 	DWC3_LINK_STATE_SS_DIS		= 0x04,
723 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
724 	DWC3_LINK_STATE_SS_INACT	= 0x06,
725 	DWC3_LINK_STATE_POLL		= 0x07,
726 	DWC3_LINK_STATE_RECOV		= 0x08,
727 	DWC3_LINK_STATE_HRESET		= 0x09,
728 	DWC3_LINK_STATE_CMPLY		= 0x0a,
729 	DWC3_LINK_STATE_LPBK		= 0x0b,
730 	DWC3_LINK_STATE_RESET		= 0x0e,
731 	DWC3_LINK_STATE_RESUME		= 0x0f,
732 	DWC3_LINK_STATE_MASK		= 0x0f,
733 };
734 
735 /* TRB Length, PCM and Status */
736 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
737 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
738 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
739 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
740 
741 #define DWC3_TRBSTS_OK			0
742 #define DWC3_TRBSTS_MISSED_ISOC		1
743 #define DWC3_TRBSTS_SETUP_PENDING	2
744 #define DWC3_TRB_STS_XFER_IN_PROG	4
745 
746 /* TRB Control */
747 #define DWC3_TRB_CTRL_HWO		BIT(0)
748 #define DWC3_TRB_CTRL_LST		BIT(1)
749 #define DWC3_TRB_CTRL_CHN		BIT(2)
750 #define DWC3_TRB_CTRL_CSP		BIT(3)
751 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
752 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
753 #define DWC3_TRB_CTRL_IOC		BIT(11)
754 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
755 
756 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
757 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
758 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
759 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
760 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
761 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
762 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
763 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
764 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
765 
766 /**
767  * struct dwc3_trb - transfer request block (hw format)
768  * @bpl: DW0-3
769  * @bph: DW4-7
770  * @size: DW8-B
771  * @ctrl: DWC-F
772  */
773 struct dwc3_trb {
774 	u32		bpl;
775 	u32		bph;
776 	u32		size;
777 	u32		ctrl;
778 } __packed;
779 
780 /**
781  * struct dwc3_hwparams - copy of HWPARAMS registers
782  * @hwparams0: GHWPARAMS0
783  * @hwparams1: GHWPARAMS1
784  * @hwparams2: GHWPARAMS2
785  * @hwparams3: GHWPARAMS3
786  * @hwparams4: GHWPARAMS4
787  * @hwparams5: GHWPARAMS5
788  * @hwparams6: GHWPARAMS6
789  * @hwparams7: GHWPARAMS7
790  * @hwparams8: GHWPARAMS8
791  */
792 struct dwc3_hwparams {
793 	u32	hwparams0;
794 	u32	hwparams1;
795 	u32	hwparams2;
796 	u32	hwparams3;
797 	u32	hwparams4;
798 	u32	hwparams5;
799 	u32	hwparams6;
800 	u32	hwparams7;
801 	u32	hwparams8;
802 };
803 
804 /* HWPARAMS0 */
805 #define DWC3_MODE(n)		((n) & 0x7)
806 
807 #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
808 
809 /* HWPARAMS1 */
810 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
811 
812 /* HWPARAMS3 */
813 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
814 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
815 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
816 			(DWC3_NUM_EPS_MASK)) >> 12)
817 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
818 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
819 
820 /* HWPARAMS7 */
821 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
822 
823 /**
824  * struct dwc3_request - representation of a transfer request
825  * @request: struct usb_request to be transferred
826  * @list: a list_head used for request queueing
827  * @dep: struct dwc3_ep owning this request
828  * @sg: pointer to first incomplete sg
829  * @start_sg: pointer to the sg which should be queued next
830  * @num_pending_sgs: counter to pending sgs
831  * @num_queued_sgs: counter to the number of sgs which already got queued
832  * @remaining: amount of data remaining
833  * @epnum: endpoint number to which this request refers
834  * @trb: pointer to struct dwc3_trb
835  * @trb_dma: DMA address of @trb
836  * @unaligned: true for OUT endpoints with length not divisible by maxp
837  * @direction: IN or OUT direction flag
838  * @mapped: true when request has been dma-mapped
839  * @started: request is started
840  * @zero: wants a ZLP
841  */
842 struct dwc3_request {
843 	struct usb_request	request;
844 	struct list_head	list;
845 	struct dwc3_ep		*dep;
846 	struct scatterlist	*sg;
847 	struct scatterlist	*start_sg;
848 
849 	unsigned		num_pending_sgs;
850 	unsigned int		num_queued_sgs;
851 	unsigned		remaining;
852 	u8			epnum;
853 	struct dwc3_trb		*trb;
854 	dma_addr_t		trb_dma;
855 
856 	unsigned		unaligned:1;
857 	unsigned		direction:1;
858 	unsigned		mapped:1;
859 	unsigned		started:1;
860 	unsigned		zero:1;
861 };
862 
863 /*
864  * struct dwc3_scratchpad_array - hibernation scratchpad array
865  * (format defined by hw)
866  */
867 struct dwc3_scratchpad_array {
868 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
869 };
870 
871 /**
872  * struct dwc3 - representation of our controller
873  * @drd_work: workqueue used for role swapping
874  * @ep0_trb: trb which is used for the ctrl_req
875  * @bounce: address of bounce buffer
876  * @scratchbuf: address of scratch buffer
877  * @setup_buf: used while precessing STD USB requests
878  * @ep0_trb_addr: dma address of @ep0_trb
879  * @bounce_addr: dma address of @bounce
880  * @ep0_usb_req: dummy req used while handling STD USB requests
881  * @scratch_addr: dma address of scratchbuf
882  * @ep0_in_setup: one control transfer is completed and enter setup phase
883  * @lock: for synchronizing
884  * @dev: pointer to our struct device
885  * @sysdev: pointer to the DMA-capable device
886  * @xhci: pointer to our xHCI child
887  * @xhci_resources: struct resources for our @xhci child
888  * @ev_buf: struct dwc3_event_buffer pointer
889  * @eps: endpoint array
890  * @gadget: device side representation of the peripheral controller
891  * @gadget_driver: pointer to the gadget driver
892  * @clks: array of clocks
893  * @num_clks: number of clocks
894  * @reset: reset control
895  * @regs: base address for our registers
896  * @regs_size: address space size
897  * @fladj: frame length adjustment
898  * @irq_gadget: peripheral controller's IRQ number
899  * @otg_irq: IRQ number for OTG IRQs
900  * @current_otg_role: current role of operation while using the OTG block
901  * @desired_otg_role: desired role of operation while using the OTG block
902  * @otg_restart_host: flag that OTG controller needs to restart host
903  * @nr_scratch: number of scratch buffers
904  * @u1u2: only used on revisions <1.83a for workaround
905  * @maximum_speed: maximum speed requested (mainly for testing purposes)
906  * @revision: revision register contents
907  * @dr_mode: requested mode of operation
908  * @current_dr_role: current role of operation when in dual-role mode
909  * @desired_dr_role: desired role of operation when in dual-role mode
910  * @edev: extcon handle
911  * @edev_nb: extcon notifier
912  * @hsphy_mode: UTMI phy mode, one of following:
913  *		- USBPHY_INTERFACE_MODE_UTMI
914  *		- USBPHY_INTERFACE_MODE_UTMIW
915  * @usb2_phy: pointer to USB2 PHY
916  * @usb3_phy: pointer to USB3 PHY
917  * @usb2_generic_phy: pointer to USB2 PHY
918  * @usb3_generic_phy: pointer to USB3 PHY
919  * @phys_ready: flag to indicate that PHYs are ready
920  * @ulpi: pointer to ulpi interface
921  * @ulpi_ready: flag to indicate that ULPI is initialized
922  * @u2sel: parameter from Set SEL request.
923  * @u2pel: parameter from Set SEL request.
924  * @u1sel: parameter from Set SEL request.
925  * @u1pel: parameter from Set SEL request.
926  * @num_eps: number of endpoints
927  * @ep0_next_event: hold the next expected event
928  * @ep0state: state of endpoint zero
929  * @link_state: link state
930  * @speed: device speed (super, high, full, low)
931  * @hwparams: copy of hwparams registers
932  * @root: debugfs root folder pointer
933  * @regset: debugfs pointer to regdump file
934  * @test_mode: true when we're entering a USB test mode
935  * @test_mode_nr: test feature selector
936  * @lpm_nyet_threshold: LPM NYET response threshold
937  * @hird_threshold: HIRD threshold
938  * @rx_thr_num_pkt_prd: periodic ESS receive packet count
939  * @rx_max_burst_prd: max periodic ESS receive burst size
940  * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
941  * @tx_max_burst_prd: max periodic ESS transmit burst size
942  * @hsphy_interface: "utmi" or "ulpi"
943  * @connected: true when we're connected to a host, false otherwise
944  * @delayed_status: true when gadget driver asks for delayed status
945  * @ep0_bounced: true when we used bounce buffer
946  * @ep0_expect_in: true when we expect a DATA IN transfer
947  * @has_hibernation: true when dwc3 was configured with Hibernation
948  * @sysdev_is_parent: true when dwc3 device has a parent driver
949  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
950  *			there's now way for software to detect this in runtime.
951  * @is_utmi_l1_suspend: the core asserts output signal
952  * 	0	- utmi_sleep_n
953  * 	1	- utmi_l1_suspend_n
954  * @is_fpga: true when we are using the FPGA board
955  * @pending_events: true when we have pending IRQs to be handled
956  * @pullups_connected: true when Run/Stop bit is set
957  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
958  * @three_stage_setup: set if we perform a three phase setup
959  * @usb3_lpm_capable: set if hadrware supports Link Power Management
960  * @disable_scramble_quirk: set if we enable the disable scramble quirk
961  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
962  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
963  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
964  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
965  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
966  * @lfps_filter_quirk: set if we enable LFPS filter quirk
967  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
968  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
969  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
970  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
971  *                      disabling the suspend signal to the PHY.
972  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
973  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
974  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
975  *			provide a free-running PHY clock.
976  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
977  *			change quirk.
978  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
979  *			check during HS transmit.
980  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
981  * @tx_de_emphasis: Tx de-emphasis value
982  * 	0	- -6dB de-emphasis
983  * 	1	- -3.5dB de-emphasis
984  * 	2	- No de-emphasis
985  * 	3	- Reserved
986  * @dis_metastability_quirk: set to disable metastability quirk.
987  * @imod_interval: set the interrupt moderation interval in 250ns
988  *                 increments or 0 to disable.
989  */
990 struct dwc3 {
991 	struct work_struct	drd_work;
992 	struct dwc3_trb		*ep0_trb;
993 	void			*bounce;
994 	void			*scratchbuf;
995 	u8			*setup_buf;
996 	dma_addr_t		ep0_trb_addr;
997 	dma_addr_t		bounce_addr;
998 	dma_addr_t		scratch_addr;
999 	struct dwc3_request	ep0_usb_req;
1000 	struct completion	ep0_in_setup;
1001 
1002 	/* device lock */
1003 	spinlock_t		lock;
1004 
1005 	struct device		*dev;
1006 	struct device		*sysdev;
1007 
1008 	struct platform_device	*xhci;
1009 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1010 
1011 	struct dwc3_event_buffer *ev_buf;
1012 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
1013 
1014 	struct usb_gadget	gadget;
1015 	struct usb_gadget_driver *gadget_driver;
1016 
1017 	struct clk_bulk_data	*clks;
1018 	int			num_clks;
1019 
1020 	struct reset_control	*reset;
1021 
1022 	struct usb_phy		*usb2_phy;
1023 	struct usb_phy		*usb3_phy;
1024 
1025 	struct phy		*usb2_generic_phy;
1026 	struct phy		*usb3_generic_phy;
1027 
1028 	bool			phys_ready;
1029 
1030 	struct ulpi		*ulpi;
1031 	bool			ulpi_ready;
1032 
1033 	void __iomem		*regs;
1034 	size_t			regs_size;
1035 
1036 	enum usb_dr_mode	dr_mode;
1037 	u32			current_dr_role;
1038 	u32			desired_dr_role;
1039 	struct extcon_dev	*edev;
1040 	struct notifier_block	edev_nb;
1041 	enum usb_phy_interface	hsphy_mode;
1042 
1043 	u32			fladj;
1044 	u32			irq_gadget;
1045 	u32			otg_irq;
1046 	u32			current_otg_role;
1047 	u32			desired_otg_role;
1048 	bool			otg_restart_host;
1049 	u32			nr_scratch;
1050 	u32			u1u2;
1051 	u32			maximum_speed;
1052 
1053 	/*
1054 	 * All 3.1 IP version constants are greater than the 3.0 IP
1055 	 * version constants. This works for most version checks in
1056 	 * dwc3. However, in the future, this may not apply as
1057 	 * features may be developed on newer versions of the 3.0 IP
1058 	 * that are not in the 3.1 IP.
1059 	 */
1060 	u32			revision;
1061 
1062 #define DWC3_REVISION_173A	0x5533173a
1063 #define DWC3_REVISION_175A	0x5533175a
1064 #define DWC3_REVISION_180A	0x5533180a
1065 #define DWC3_REVISION_183A	0x5533183a
1066 #define DWC3_REVISION_185A	0x5533185a
1067 #define DWC3_REVISION_187A	0x5533187a
1068 #define DWC3_REVISION_188A	0x5533188a
1069 #define DWC3_REVISION_190A	0x5533190a
1070 #define DWC3_REVISION_194A	0x5533194a
1071 #define DWC3_REVISION_200A	0x5533200a
1072 #define DWC3_REVISION_202A	0x5533202a
1073 #define DWC3_REVISION_210A	0x5533210a
1074 #define DWC3_REVISION_220A	0x5533220a
1075 #define DWC3_REVISION_230A	0x5533230a
1076 #define DWC3_REVISION_240A	0x5533240a
1077 #define DWC3_REVISION_250A	0x5533250a
1078 #define DWC3_REVISION_260A	0x5533260a
1079 #define DWC3_REVISION_270A	0x5533270a
1080 #define DWC3_REVISION_280A	0x5533280a
1081 #define DWC3_REVISION_290A	0x5533290a
1082 #define DWC3_REVISION_300A	0x5533300a
1083 #define DWC3_REVISION_310A	0x5533310a
1084 
1085 /*
1086  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
1087  * just so dwc31 revisions are always larger than dwc3.
1088  */
1089 #define DWC3_REVISION_IS_DWC31		0x80000000
1090 #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
1091 #define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
1092 
1093 	enum dwc3_ep0_next	ep0_next_event;
1094 	enum dwc3_ep0_state	ep0state;
1095 	enum dwc3_link_state	link_state;
1096 
1097 	u16			u2sel;
1098 	u16			u2pel;
1099 	u8			u1sel;
1100 	u8			u1pel;
1101 
1102 	u8			speed;
1103 
1104 	u8			num_eps;
1105 
1106 	struct dwc3_hwparams	hwparams;
1107 	struct dentry		*root;
1108 	struct debugfs_regset32	*regset;
1109 
1110 	u8			test_mode;
1111 	u8			test_mode_nr;
1112 	u8			lpm_nyet_threshold;
1113 	u8			hird_threshold;
1114 	u8			rx_thr_num_pkt_prd;
1115 	u8			rx_max_burst_prd;
1116 	u8			tx_thr_num_pkt_prd;
1117 	u8			tx_max_burst_prd;
1118 
1119 	const char		*hsphy_interface;
1120 
1121 	unsigned		connected:1;
1122 	unsigned		delayed_status:1;
1123 	unsigned		ep0_bounced:1;
1124 	unsigned		ep0_expect_in:1;
1125 	unsigned		has_hibernation:1;
1126 	unsigned		sysdev_is_parent:1;
1127 	unsigned		has_lpm_erratum:1;
1128 	unsigned		is_utmi_l1_suspend:1;
1129 	unsigned		is_fpga:1;
1130 	unsigned		pending_events:1;
1131 	unsigned		pullups_connected:1;
1132 	unsigned		setup_packet_pending:1;
1133 	unsigned		three_stage_setup:1;
1134 	unsigned		usb3_lpm_capable:1;
1135 
1136 	unsigned		disable_scramble_quirk:1;
1137 	unsigned		u2exit_lfps_quirk:1;
1138 	unsigned		u2ss_inp3_quirk:1;
1139 	unsigned		req_p1p2p3_quirk:1;
1140 	unsigned                del_p1p2p3_quirk:1;
1141 	unsigned		del_phy_power_chg_quirk:1;
1142 	unsigned		lfps_filter_quirk:1;
1143 	unsigned		rx_detect_poll_quirk:1;
1144 	unsigned		dis_u3_susphy_quirk:1;
1145 	unsigned		dis_u2_susphy_quirk:1;
1146 	unsigned		dis_enblslpm_quirk:1;
1147 	unsigned		dis_rxdet_inp3_quirk:1;
1148 	unsigned		dis_u2_freeclk_exists_quirk:1;
1149 	unsigned		dis_del_phy_power_chg_quirk:1;
1150 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1151 
1152 	unsigned		tx_de_emphasis_quirk:1;
1153 	unsigned		tx_de_emphasis:2;
1154 
1155 	unsigned		dis_metastability_quirk:1;
1156 
1157 	u16			imod_interval;
1158 };
1159 
1160 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1161 
1162 /* -------------------------------------------------------------------------- */
1163 
1164 struct dwc3_event_type {
1165 	u32	is_devspec:1;
1166 	u32	type:7;
1167 	u32	reserved8_31:24;
1168 } __packed;
1169 
1170 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1171 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1172 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1173 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1174 #define DWC3_DEPEVT_STREAMEVT		0x06
1175 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1176 
1177 /**
1178  * struct dwc3_event_depvt - Device Endpoint Events
1179  * @one_bit: indicates this is an endpoint event (not used)
1180  * @endpoint_number: number of the endpoint
1181  * @endpoint_event: The event we have:
1182  *	0x00	- Reserved
1183  *	0x01	- XferComplete
1184  *	0x02	- XferInProgress
1185  *	0x03	- XferNotReady
1186  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1187  *	0x05	- Reserved
1188  *	0x06	- StreamEvt
1189  *	0x07	- EPCmdCmplt
1190  * @reserved11_10: Reserved, don't use.
1191  * @status: Indicates the status of the event. Refer to databook for
1192  *	more information.
1193  * @parameters: Parameters of the current event. Refer to databook for
1194  *	more information.
1195  */
1196 struct dwc3_event_depevt {
1197 	u32	one_bit:1;
1198 	u32	endpoint_number:5;
1199 	u32	endpoint_event:4;
1200 	u32	reserved11_10:2;
1201 	u32	status:4;
1202 
1203 /* Within XferNotReady */
1204 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1205 
1206 /* Within XferComplete or XferInProgress */
1207 #define DEPEVT_STATUS_BUSERR	BIT(0)
1208 #define DEPEVT_STATUS_SHORT	BIT(1)
1209 #define DEPEVT_STATUS_IOC	BIT(2)
1210 #define DEPEVT_STATUS_LST	BIT(3) /* XferComplete */
1211 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1212 
1213 /* Stream event only */
1214 #define DEPEVT_STREAMEVT_FOUND		1
1215 #define DEPEVT_STREAMEVT_NOTFOUND	2
1216 
1217 /* Control-only Status */
1218 #define DEPEVT_STATUS_CONTROL_DATA	1
1219 #define DEPEVT_STATUS_CONTROL_STATUS	2
1220 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1221 
1222 /* In response to Start Transfer */
1223 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1224 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1225 
1226 	u32	parameters:16;
1227 
1228 /* For Command Complete Events */
1229 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1230 } __packed;
1231 
1232 /**
1233  * struct dwc3_event_devt - Device Events
1234  * @one_bit: indicates this is a non-endpoint event (not used)
1235  * @device_event: indicates it's a device event. Should read as 0x00
1236  * @type: indicates the type of device event.
1237  *	0	- DisconnEvt
1238  *	1	- USBRst
1239  *	2	- ConnectDone
1240  *	3	- ULStChng
1241  *	4	- WkUpEvt
1242  *	5	- Reserved
1243  *	6	- EOPF
1244  *	7	- SOF
1245  *	8	- Reserved
1246  *	9	- ErrticErr
1247  *	10	- CmdCmplt
1248  *	11	- EvntOverflow
1249  *	12	- VndrDevTstRcved
1250  * @reserved15_12: Reserved, not used
1251  * @event_info: Information about this event
1252  * @reserved31_25: Reserved, not used
1253  */
1254 struct dwc3_event_devt {
1255 	u32	one_bit:1;
1256 	u32	device_event:7;
1257 	u32	type:4;
1258 	u32	reserved15_12:4;
1259 	u32	event_info:9;
1260 	u32	reserved31_25:7;
1261 } __packed;
1262 
1263 /**
1264  * struct dwc3_event_gevt - Other Core Events
1265  * @one_bit: indicates this is a non-endpoint event (not used)
1266  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1267  * @phy_port_number: self-explanatory
1268  * @reserved31_12: Reserved, not used.
1269  */
1270 struct dwc3_event_gevt {
1271 	u32	one_bit:1;
1272 	u32	device_event:7;
1273 	u32	phy_port_number:4;
1274 	u32	reserved31_12:20;
1275 } __packed;
1276 
1277 /**
1278  * union dwc3_event - representation of Event Buffer contents
1279  * @raw: raw 32-bit event
1280  * @type: the type of the event
1281  * @depevt: Device Endpoint Event
1282  * @devt: Device Event
1283  * @gevt: Global Event
1284  */
1285 union dwc3_event {
1286 	u32				raw;
1287 	struct dwc3_event_type		type;
1288 	struct dwc3_event_depevt	depevt;
1289 	struct dwc3_event_devt		devt;
1290 	struct dwc3_event_gevt		gevt;
1291 };
1292 
1293 /**
1294  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1295  * parameters
1296  * @param2: third parameter
1297  * @param1: second parameter
1298  * @param0: first parameter
1299  */
1300 struct dwc3_gadget_ep_cmd_params {
1301 	u32	param2;
1302 	u32	param1;
1303 	u32	param0;
1304 };
1305 
1306 /*
1307  * DWC3 Features to be used as Driver Data
1308  */
1309 
1310 #define DWC3_HAS_PERIPHERAL		BIT(0)
1311 #define DWC3_HAS_XHCI			BIT(1)
1312 #define DWC3_HAS_OTG			BIT(3)
1313 
1314 /* prototypes */
1315 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1316 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1317 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1318 
1319 /* check whether we are on the DWC_usb3 core */
1320 static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1321 {
1322 	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1323 }
1324 
1325 /* check whether we are on the DWC_usb31 core */
1326 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1327 {
1328 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1329 }
1330 
1331 bool dwc3_has_imod(struct dwc3 *dwc);
1332 
1333 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1334 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1335 
1336 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1337 int dwc3_host_init(struct dwc3 *dwc);
1338 void dwc3_host_exit(struct dwc3 *dwc);
1339 #else
1340 static inline int dwc3_host_init(struct dwc3 *dwc)
1341 { return 0; }
1342 static inline void dwc3_host_exit(struct dwc3 *dwc)
1343 { }
1344 #endif
1345 
1346 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1347 int dwc3_gadget_init(struct dwc3 *dwc);
1348 void dwc3_gadget_exit(struct dwc3 *dwc);
1349 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1350 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1351 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1352 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1353 		struct dwc3_gadget_ep_cmd_params *params);
1354 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1355 #else
1356 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1357 { return 0; }
1358 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1359 { }
1360 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1361 { return 0; }
1362 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1363 { return 0; }
1364 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1365 		enum dwc3_link_state state)
1366 { return 0; }
1367 
1368 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1369 		struct dwc3_gadget_ep_cmd_params *params)
1370 { return 0; }
1371 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1372 		int cmd, u32 param)
1373 { return 0; }
1374 #endif
1375 
1376 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1377 int dwc3_drd_init(struct dwc3 *dwc);
1378 void dwc3_drd_exit(struct dwc3 *dwc);
1379 void dwc3_otg_init(struct dwc3 *dwc);
1380 void dwc3_otg_exit(struct dwc3 *dwc);
1381 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1382 void dwc3_otg_host_init(struct dwc3 *dwc);
1383 #else
1384 static inline int dwc3_drd_init(struct dwc3 *dwc)
1385 { return 0; }
1386 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1387 { }
1388 static inline void dwc3_otg_init(struct dwc3 *dwc)
1389 { }
1390 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1391 { }
1392 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1393 { }
1394 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1395 { }
1396 #endif
1397 
1398 /* power management interface */
1399 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1400 int dwc3_gadget_suspend(struct dwc3 *dwc);
1401 int dwc3_gadget_resume(struct dwc3 *dwc);
1402 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1403 #else
1404 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1405 {
1406 	return 0;
1407 }
1408 
1409 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1410 {
1411 	return 0;
1412 }
1413 
1414 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1415 {
1416 }
1417 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1418 
1419 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1420 int dwc3_ulpi_init(struct dwc3 *dwc);
1421 void dwc3_ulpi_exit(struct dwc3 *dwc);
1422 #else
1423 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1424 { return 0; }
1425 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1426 { }
1427 #endif
1428 
1429 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1430