xref: /openbmc/linux/drivers/usb/dwc3/core.h (revision 0a73d21e)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/ioport.h>
17 #include <linux/list.h>
18 #include <linux/bitops.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/mm.h>
21 #include <linux/debugfs.h>
22 #include <linux/wait.h>
23 #include <linux/workqueue.h>
24 
25 #include <linux/usb/ch9.h>
26 #include <linux/usb/gadget.h>
27 #include <linux/usb/otg.h>
28 #include <linux/ulpi/interface.h>
29 
30 #include <linux/phy/phy.h>
31 
32 #define DWC3_MSG_MAX	500
33 
34 /* Global constants */
35 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
36 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
37 #define DWC3_EP0_SETUP_SIZE	512
38 #define DWC3_ENDPOINTS_NUM	32
39 #define DWC3_XHCI_RESOURCES_NUM	2
40 
41 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
42 #define DWC3_EVENT_BUFFERS_SIZE	4096
43 #define DWC3_EVENT_TYPE_MASK	0xfe
44 
45 #define DWC3_EVENT_TYPE_DEV	0
46 #define DWC3_EVENT_TYPE_CARKIT	3
47 #define DWC3_EVENT_TYPE_I2C	4
48 
49 #define DWC3_DEVICE_EVENT_DISCONNECT		0
50 #define DWC3_DEVICE_EVENT_RESET			1
51 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
52 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
53 #define DWC3_DEVICE_EVENT_WAKEUP		4
54 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
55 #define DWC3_DEVICE_EVENT_EOPF			6
56 #define DWC3_DEVICE_EVENT_SOF			7
57 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
58 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
59 #define DWC3_DEVICE_EVENT_OVERFLOW		11
60 
61 #define DWC3_GEVNTCOUNT_MASK	0xfffc
62 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
63 #define DWC3_GSNPSID_MASK	0xffff0000
64 #define DWC3_GSNPSREV_MASK	0xffff
65 
66 /* DWC3 registers memory space boundries */
67 #define DWC3_XHCI_REGS_START		0x0
68 #define DWC3_XHCI_REGS_END		0x7fff
69 #define DWC3_GLOBALS_REGS_START		0xc100
70 #define DWC3_GLOBALS_REGS_END		0xc6ff
71 #define DWC3_DEVICE_REGS_START		0xc700
72 #define DWC3_DEVICE_REGS_END		0xcbff
73 #define DWC3_OTG_REGS_START		0xcc00
74 #define DWC3_OTG_REGS_END		0xccff
75 
76 /* Global Registers */
77 #define DWC3_GSBUSCFG0		0xc100
78 #define DWC3_GSBUSCFG1		0xc104
79 #define DWC3_GTXTHRCFG		0xc108
80 #define DWC3_GRXTHRCFG		0xc10c
81 #define DWC3_GCTL		0xc110
82 #define DWC3_GEVTEN		0xc114
83 #define DWC3_GSTS		0xc118
84 #define DWC3_GUCTL1		0xc11c
85 #define DWC3_GSNPSID		0xc120
86 #define DWC3_GGPIO		0xc124
87 #define DWC3_GUID		0xc128
88 #define DWC3_GUCTL		0xc12c
89 #define DWC3_GBUSERRADDR0	0xc130
90 #define DWC3_GBUSERRADDR1	0xc134
91 #define DWC3_GPRTBIMAP0		0xc138
92 #define DWC3_GPRTBIMAP1		0xc13c
93 #define DWC3_GHWPARAMS0		0xc140
94 #define DWC3_GHWPARAMS1		0xc144
95 #define DWC3_GHWPARAMS2		0xc148
96 #define DWC3_GHWPARAMS3		0xc14c
97 #define DWC3_GHWPARAMS4		0xc150
98 #define DWC3_GHWPARAMS5		0xc154
99 #define DWC3_GHWPARAMS6		0xc158
100 #define DWC3_GHWPARAMS7		0xc15c
101 #define DWC3_GDBGFIFOSPACE	0xc160
102 #define DWC3_GDBGLTSSM		0xc164
103 #define DWC3_GPRTBIMAP_HS0	0xc180
104 #define DWC3_GPRTBIMAP_HS1	0xc184
105 #define DWC3_GPRTBIMAP_FS0	0xc188
106 #define DWC3_GPRTBIMAP_FS1	0xc18c
107 #define DWC3_GUCTL2		0xc19c
108 
109 #define DWC3_VER_NUMBER		0xc1a0
110 #define DWC3_VER_TYPE		0xc1a4
111 
112 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
113 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
114 
115 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
116 
117 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
118 
119 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
120 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
121 
122 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
123 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
124 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
125 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
126 
127 #define DWC3_GHWPARAMS8		0xc600
128 #define DWC3_GFLADJ		0xc630
129 
130 /* Device Registers */
131 #define DWC3_DCFG		0xc700
132 #define DWC3_DCTL		0xc704
133 #define DWC3_DEVTEN		0xc708
134 #define DWC3_DSTS		0xc70c
135 #define DWC3_DGCMDPAR		0xc710
136 #define DWC3_DGCMD		0xc714
137 #define DWC3_DALEPENA		0xc720
138 
139 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
140 #define DWC3_DEPCMDPAR2		0x00
141 #define DWC3_DEPCMDPAR1		0x04
142 #define DWC3_DEPCMDPAR0		0x08
143 #define DWC3_DEPCMD		0x0c
144 
145 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
146 
147 /* OTG Registers */
148 #define DWC3_OCFG		0xcc00
149 #define DWC3_OCTL		0xcc04
150 #define DWC3_OEVT		0xcc08
151 #define DWC3_OEVTEN		0xcc0C
152 #define DWC3_OSTS		0xcc10
153 
154 /* Bit fields */
155 
156 /* Global Debug Queue/FIFO Space Available Register */
157 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
158 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
159 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
160 
161 #define DWC3_TXFIFOQ		0
162 #define DWC3_RXFIFOQ		1
163 #define DWC3_TXREQQ		2
164 #define DWC3_RXREQQ		3
165 #define DWC3_RXINFOQ		4
166 #define DWC3_PSTATQ		5
167 #define DWC3_DESCFETCHQ		6
168 #define DWC3_EVENTQ		7
169 #define DWC3_AUXEVENTQ		8
170 
171 /* Global RX Threshold Configuration Register */
172 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
173 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
174 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
175 
176 /* Global Configuration Register */
177 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
178 #define DWC3_GCTL_U2RSTECN	BIT(16)
179 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
180 #define DWC3_GCTL_CLK_BUS	(0)
181 #define DWC3_GCTL_CLK_PIPE	(1)
182 #define DWC3_GCTL_CLK_PIPEHALF	(2)
183 #define DWC3_GCTL_CLK_MASK	(3)
184 
185 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
186 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
187 #define DWC3_GCTL_PRTCAP_HOST	1
188 #define DWC3_GCTL_PRTCAP_DEVICE	2
189 #define DWC3_GCTL_PRTCAP_OTG	3
190 
191 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
192 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
193 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
194 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
195 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
196 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
197 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
198 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
199 
200 /* Global User Control 1 Register */
201 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
202 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	BIT(24)
203 
204 /* Global USB2 PHY Configuration Register */
205 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
206 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
207 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
208 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
209 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
210 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
211 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
212 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
213 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
214 #define USBTRDTIM_UTMI_8_BIT		9
215 #define USBTRDTIM_UTMI_16_BIT		5
216 #define UTMI_PHYIF_16_BIT		1
217 #define UTMI_PHYIF_8_BIT		0
218 
219 /* Global USB2 PHY Vendor Control Register */
220 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
221 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
222 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
223 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
224 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
225 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
226 
227 /* Global USB3 PIPE Control Register */
228 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
229 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
230 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
231 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
232 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
233 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
234 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
235 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
236 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
237 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
238 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
239 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
240 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
241 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
242 
243 /* Global TX Fifo Size Register */
244 #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
245 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
246 
247 /* Global Event Size Registers */
248 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
249 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
250 
251 /* Global HWPARAMS0 Register */
252 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
253 #define DWC3_GHWPARAMS0_MODE_GADGET	0
254 #define DWC3_GHWPARAMS0_MODE_HOST	1
255 #define DWC3_GHWPARAMS0_MODE_DRD	2
256 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
257 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
258 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
259 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
260 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
261 
262 /* Global HWPARAMS1 Register */
263 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
264 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
265 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
266 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
267 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
268 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
269 
270 /* Global HWPARAMS3 Register */
271 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
272 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
273 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
274 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
275 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
276 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
277 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
278 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
279 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
280 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
281 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
282 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
283 
284 /* Global HWPARAMS4 Register */
285 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
286 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
287 
288 /* Global HWPARAMS6 Register */
289 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
290 
291 /* Global HWPARAMS7 Register */
292 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
293 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
294 
295 /* Global Frame Length Adjustment Register */
296 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
297 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
298 
299 /* Global User Control Register 2 */
300 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
301 
302 /* Device Configuration Register */
303 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
304 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
305 
306 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
307 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
308 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
309 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
310 #define DWC3_DCFG_FULLSPEED	BIT(0)
311 #define DWC3_DCFG_LOWSPEED	(2 << 0)
312 
313 #define DWC3_DCFG_NUMP_SHIFT	17
314 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
315 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
316 #define DWC3_DCFG_LPM_CAP	BIT(22)
317 
318 /* Device Control Register */
319 #define DWC3_DCTL_RUN_STOP	BIT(31)
320 #define DWC3_DCTL_CSFTRST	BIT(30)
321 #define DWC3_DCTL_LSFTRST	BIT(29)
322 
323 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
324 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
325 
326 #define DWC3_DCTL_APPL1RES	BIT(23)
327 
328 /* These apply for core versions 1.87a and earlier */
329 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
330 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
331 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
332 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
333 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
334 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
335 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
336 
337 /* These apply for core versions 1.94a and later */
338 #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
339 #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
340 
341 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
342 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
343 #define DWC3_DCTL_CRS			BIT(17)
344 #define DWC3_DCTL_CSS			BIT(16)
345 
346 #define DWC3_DCTL_INITU2ENA		BIT(12)
347 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
348 #define DWC3_DCTL_INITU1ENA		BIT(10)
349 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
350 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
351 
352 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
353 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
354 
355 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
356 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
357 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
358 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
359 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
360 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
361 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
362 
363 /* Device Event Enable Register */
364 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
365 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
366 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
367 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
368 #define DWC3_DEVTEN_SOFEN		BIT(7)
369 #define DWC3_DEVTEN_EOPFEN		BIT(6)
370 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
371 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
372 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
373 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
374 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
375 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
376 
377 /* Device Status Register */
378 #define DWC3_DSTS_DCNRD			BIT(29)
379 
380 /* This applies for core versions 1.87a and earlier */
381 #define DWC3_DSTS_PWRUPREQ		BIT(24)
382 
383 /* These apply for core versions 1.94a and later */
384 #define DWC3_DSTS_RSS			BIT(25)
385 #define DWC3_DSTS_SSS			BIT(24)
386 
387 #define DWC3_DSTS_COREIDLE		BIT(23)
388 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
389 
390 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
391 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
392 
393 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
394 
395 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
396 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
397 
398 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
399 
400 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
401 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
402 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
403 #define DWC3_DSTS_FULLSPEED		BIT(0)
404 #define DWC3_DSTS_LOWSPEED		(2 << 0)
405 
406 /* Device Generic Command Register */
407 #define DWC3_DGCMD_SET_LMP		0x01
408 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
409 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
410 
411 /* These apply for core versions 1.94a and later */
412 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
413 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
414 
415 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
416 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
417 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
418 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
419 
420 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
421 #define DWC3_DGCMD_CMDACT		BIT(10)
422 #define DWC3_DGCMD_CMDIOC		BIT(8)
423 
424 /* Device Generic Command Parameter Register */
425 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
426 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
427 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
428 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
429 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
430 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
431 
432 /* Device Endpoint Command Register */
433 #define DWC3_DEPCMD_PARAM_SHIFT		16
434 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
435 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
436 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
437 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
438 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
439 #define DWC3_DEPCMD_CMDACT		BIT(10)
440 #define DWC3_DEPCMD_CMDIOC		BIT(8)
441 
442 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
443 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
444 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
445 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
446 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
447 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
448 /* This applies for core versions 1.90a and earlier */
449 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
450 /* This applies for core versions 1.94a and later */
451 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
452 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
453 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
454 
455 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
456 
457 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
458 #define DWC3_DALEPENA_EP(n)		BIT(n)
459 
460 #define DWC3_DEPCMD_TYPE_CONTROL	0
461 #define DWC3_DEPCMD_TYPE_ISOC		1
462 #define DWC3_DEPCMD_TYPE_BULK		2
463 #define DWC3_DEPCMD_TYPE_INTR		3
464 
465 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
466 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
467 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
468 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
469 
470 /* Structures */
471 
472 struct dwc3_trb;
473 
474 /**
475  * struct dwc3_event_buffer - Software event buffer representation
476  * @buf: _THE_ buffer
477  * @cache: The buffer cache used in the threaded interrupt
478  * @length: size of this buffer
479  * @lpos: event offset
480  * @count: cache of last read event count register
481  * @flags: flags related to this event buffer
482  * @dma: dma_addr_t
483  * @dwc: pointer to DWC controller
484  */
485 struct dwc3_event_buffer {
486 	void			*buf;
487 	void			*cache;
488 	unsigned		length;
489 	unsigned int		lpos;
490 	unsigned int		count;
491 	unsigned int		flags;
492 
493 #define DWC3_EVENT_PENDING	BIT(0)
494 
495 	dma_addr_t		dma;
496 
497 	struct dwc3		*dwc;
498 };
499 
500 #define DWC3_EP_FLAG_STALLED	BIT(0)
501 #define DWC3_EP_FLAG_WEDGED	BIT(1)
502 
503 #define DWC3_EP_DIRECTION_TX	true
504 #define DWC3_EP_DIRECTION_RX	false
505 
506 #define DWC3_TRB_NUM		256
507 
508 /**
509  * struct dwc3_ep - device side endpoint representation
510  * @endpoint: usb endpoint
511  * @pending_list: list of pending requests for this endpoint
512  * @started_list: list of started requests on this endpoint
513  * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
514  * @lock: spinlock for endpoint request queue traversal
515  * @regs: pointer to first endpoint register
516  * @trb_pool: array of transaction buffers
517  * @trb_pool_dma: dma address of @trb_pool
518  * @trb_enqueue: enqueue 'pointer' into TRB array
519  * @trb_dequeue: dequeue 'pointer' into TRB array
520  * @dwc: pointer to DWC controller
521  * @saved_state: ep state saved during hibernation
522  * @flags: endpoint flags (wedged, stalled, ...)
523  * @number: endpoint number (1 - 15)
524  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
525  * @resource_index: Resource transfer index
526  * @frame_number: set to the frame number we want this transfer to start (ISOC)
527  * @interval: the interval on which the ISOC transfer is started
528  * @allocated_requests: number of requests allocated
529  * @queued_requests: number of requests queued for transfer
530  * @name: a human readable name e.g. ep1out-bulk
531  * @direction: true for TX, false for RX
532  * @stream_capable: true when streams are enabled
533  */
534 struct dwc3_ep {
535 	struct usb_ep		endpoint;
536 	struct list_head	pending_list;
537 	struct list_head	started_list;
538 
539 	wait_queue_head_t	wait_end_transfer;
540 
541 	spinlock_t		lock;
542 	void __iomem		*regs;
543 
544 	struct dwc3_trb		*trb_pool;
545 	dma_addr_t		trb_pool_dma;
546 	struct dwc3		*dwc;
547 
548 	u32			saved_state;
549 	unsigned		flags;
550 #define DWC3_EP_ENABLED		BIT(0)
551 #define DWC3_EP_STALL		BIT(1)
552 #define DWC3_EP_WEDGE		BIT(2)
553 #define DWC3_EP_BUSY		BIT(4)
554 #define DWC3_EP_PENDING_REQUEST	BIT(5)
555 #define DWC3_EP_MISSED_ISOC	BIT(6)
556 #define DWC3_EP_END_TRANSFER_PENDING	BIT(7)
557 #define DWC3_EP_TRANSFER_STARTED BIT(8)
558 
559 	/* This last one is specific to EP0 */
560 #define DWC3_EP0_DIR_IN		BIT(31)
561 
562 	/*
563 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
564 	 * use a u8 type here. If anybody decides to increase number of TRBs to
565 	 * anything larger than 256 - I can't see why people would want to do
566 	 * this though - then this type needs to be changed.
567 	 *
568 	 * By using u8 types we ensure that our % operator when incrementing
569 	 * enqueue and dequeue get optimized away by the compiler.
570 	 */
571 	u8			trb_enqueue;
572 	u8			trb_dequeue;
573 
574 	u8			number;
575 	u8			type;
576 	u8			resource_index;
577 	u32			allocated_requests;
578 	u32			queued_requests;
579 	u32			frame_number;
580 	u32			interval;
581 
582 	char			name[20];
583 
584 	unsigned		direction:1;
585 	unsigned		stream_capable:1;
586 };
587 
588 enum dwc3_phy {
589 	DWC3_PHY_UNKNOWN = 0,
590 	DWC3_PHY_USB3,
591 	DWC3_PHY_USB2,
592 };
593 
594 enum dwc3_ep0_next {
595 	DWC3_EP0_UNKNOWN = 0,
596 	DWC3_EP0_COMPLETE,
597 	DWC3_EP0_NRDY_DATA,
598 	DWC3_EP0_NRDY_STATUS,
599 };
600 
601 enum dwc3_ep0_state {
602 	EP0_UNCONNECTED		= 0,
603 	EP0_SETUP_PHASE,
604 	EP0_DATA_PHASE,
605 	EP0_STATUS_PHASE,
606 };
607 
608 enum dwc3_link_state {
609 	/* In SuperSpeed */
610 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
611 	DWC3_LINK_STATE_U1		= 0x01,
612 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
613 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
614 	DWC3_LINK_STATE_SS_DIS		= 0x04,
615 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
616 	DWC3_LINK_STATE_SS_INACT	= 0x06,
617 	DWC3_LINK_STATE_POLL		= 0x07,
618 	DWC3_LINK_STATE_RECOV		= 0x08,
619 	DWC3_LINK_STATE_HRESET		= 0x09,
620 	DWC3_LINK_STATE_CMPLY		= 0x0a,
621 	DWC3_LINK_STATE_LPBK		= 0x0b,
622 	DWC3_LINK_STATE_RESET		= 0x0e,
623 	DWC3_LINK_STATE_RESUME		= 0x0f,
624 	DWC3_LINK_STATE_MASK		= 0x0f,
625 };
626 
627 /* TRB Length, PCM and Status */
628 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
629 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
630 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
631 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
632 
633 #define DWC3_TRBSTS_OK			0
634 #define DWC3_TRBSTS_MISSED_ISOC		1
635 #define DWC3_TRBSTS_SETUP_PENDING	2
636 #define DWC3_TRB_STS_XFER_IN_PROG	4
637 
638 /* TRB Control */
639 #define DWC3_TRB_CTRL_HWO		BIT(0)
640 #define DWC3_TRB_CTRL_LST		BIT(1)
641 #define DWC3_TRB_CTRL_CHN		BIT(2)
642 #define DWC3_TRB_CTRL_CSP		BIT(3)
643 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
644 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
645 #define DWC3_TRB_CTRL_IOC		BIT(11)
646 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
647 
648 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
649 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
650 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
651 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
652 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
653 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
654 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
655 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
656 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
657 
658 /**
659  * struct dwc3_trb - transfer request block (hw format)
660  * @bpl: DW0-3
661  * @bph: DW4-7
662  * @size: DW8-B
663  * @ctrl: DWC-F
664  */
665 struct dwc3_trb {
666 	u32		bpl;
667 	u32		bph;
668 	u32		size;
669 	u32		ctrl;
670 } __packed;
671 
672 /**
673  * struct dwc3_hwparams - copy of HWPARAMS registers
674  * @hwparams0: GHWPARAMS0
675  * @hwparams1: GHWPARAMS1
676  * @hwparams2: GHWPARAMS2
677  * @hwparams3: GHWPARAMS3
678  * @hwparams4: GHWPARAMS4
679  * @hwparams5: GHWPARAMS5
680  * @hwparams6: GHWPARAMS6
681  * @hwparams7: GHWPARAMS7
682  * @hwparams8: GHWPARAMS8
683  */
684 struct dwc3_hwparams {
685 	u32	hwparams0;
686 	u32	hwparams1;
687 	u32	hwparams2;
688 	u32	hwparams3;
689 	u32	hwparams4;
690 	u32	hwparams5;
691 	u32	hwparams6;
692 	u32	hwparams7;
693 	u32	hwparams8;
694 };
695 
696 /* HWPARAMS0 */
697 #define DWC3_MODE(n)		((n) & 0x7)
698 
699 #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
700 
701 /* HWPARAMS1 */
702 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
703 
704 /* HWPARAMS3 */
705 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
706 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
707 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
708 			(DWC3_NUM_EPS_MASK)) >> 12)
709 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
710 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
711 
712 /* HWPARAMS7 */
713 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
714 
715 /**
716  * struct dwc3_request - representation of a transfer request
717  * @request: struct usb_request to be transferred
718  * @list: a list_head used for request queueing
719  * @dep: struct dwc3_ep owning this request
720  * @sg: pointer to first incomplete sg
721  * @num_pending_sgs: counter to pending sgs
722  * @remaining: amount of data remaining
723  * @epnum: endpoint number to which this request refers
724  * @trb: pointer to struct dwc3_trb
725  * @trb_dma: DMA address of @trb
726  * @unaligned: true for OUT endpoints with length not divisible by maxp
727  * @direction: IN or OUT direction flag
728  * @mapped: true when request has been dma-mapped
729  * @started: request is started
730  * @zero: wants a ZLP
731  */
732 struct dwc3_request {
733 	struct usb_request	request;
734 	struct list_head	list;
735 	struct dwc3_ep		*dep;
736 	struct scatterlist	*sg;
737 
738 	unsigned		num_pending_sgs;
739 	unsigned		remaining;
740 	u8			epnum;
741 	struct dwc3_trb		*trb;
742 	dma_addr_t		trb_dma;
743 
744 	unsigned		unaligned:1;
745 	unsigned		direction:1;
746 	unsigned		mapped:1;
747 	unsigned		started:1;
748 	unsigned		zero:1;
749 };
750 
751 /*
752  * struct dwc3_scratchpad_array - hibernation scratchpad array
753  * (format defined by hw)
754  */
755 struct dwc3_scratchpad_array {
756 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
757 };
758 
759 /**
760  * struct dwc3 - representation of our controller
761  * @drd_work: workqueue used for role swapping
762  * @ep0_trb: trb which is used for the ctrl_req
763  * @bounce: address of bounce buffer
764  * @scratchbuf: address of scratch buffer
765  * @setup_buf: used while precessing STD USB requests
766  * @ep0_trb_addr: dma address of @ep0_trb
767  * @bounce_addr: dma address of @bounce
768  * @ep0_usb_req: dummy req used while handling STD USB requests
769  * @scratch_addr: dma address of scratchbuf
770  * @ep0_in_setup: one control transfer is completed and enter setup phase
771  * @lock: for synchronizing
772  * @dev: pointer to our struct device
773  * @sysdev: pointer to the DMA-capable device
774  * @xhci: pointer to our xHCI child
775  * @xhci_resources: struct resources for our @xhci child
776  * @ev_buf: struct dwc3_event_buffer pointer
777  * @eps: endpoint array
778  * @gadget: device side representation of the peripheral controller
779  * @gadget_driver: pointer to the gadget driver
780  * @regs: base address for our registers
781  * @regs_size: address space size
782  * @fladj: frame length adjustment
783  * @irq_gadget: peripheral controller's IRQ number
784  * @nr_scratch: number of scratch buffers
785  * @u1u2: only used on revisions <1.83a for workaround
786  * @maximum_speed: maximum speed requested (mainly for testing purposes)
787  * @revision: revision register contents
788  * @dr_mode: requested mode of operation
789  * @current_dr_role: current role of operation when in dual-role mode
790  * @desired_dr_role: desired role of operation when in dual-role mode
791  * @edev: extcon handle
792  * @edev_nb: extcon notifier
793  * @hsphy_mode: UTMI phy mode, one of following:
794  *		- USBPHY_INTERFACE_MODE_UTMI
795  *		- USBPHY_INTERFACE_MODE_UTMIW
796  * @usb2_phy: pointer to USB2 PHY
797  * @usb3_phy: pointer to USB3 PHY
798  * @usb2_generic_phy: pointer to USB2 PHY
799  * @usb3_generic_phy: pointer to USB3 PHY
800  * @phys_ready: flag to indicate that PHYs are ready
801  * @ulpi: pointer to ulpi interface
802  * @ulpi_ready: flag to indicate that ULPI is initialized
803  * @u2sel: parameter from Set SEL request.
804  * @u2pel: parameter from Set SEL request.
805  * @u1sel: parameter from Set SEL request.
806  * @u1pel: parameter from Set SEL request.
807  * @num_eps: number of endpoints
808  * @ep0_next_event: hold the next expected event
809  * @ep0state: state of endpoint zero
810  * @link_state: link state
811  * @speed: device speed (super, high, full, low)
812  * @hwparams: copy of hwparams registers
813  * @root: debugfs root folder pointer
814  * @regset: debugfs pointer to regdump file
815  * @test_mode: true when we're entering a USB test mode
816  * @test_mode_nr: test feature selector
817  * @lpm_nyet_threshold: LPM NYET response threshold
818  * @hird_threshold: HIRD threshold
819  * @hsphy_interface: "utmi" or "ulpi"
820  * @connected: true when we're connected to a host, false otherwise
821  * @delayed_status: true when gadget driver asks for delayed status
822  * @ep0_bounced: true when we used bounce buffer
823  * @ep0_expect_in: true when we expect a DATA IN transfer
824  * @has_hibernation: true when dwc3 was configured with Hibernation
825  * @sysdev_is_parent: true when dwc3 device has a parent driver
826  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
827  *			there's now way for software to detect this in runtime.
828  * @is_utmi_l1_suspend: the core asserts output signal
829  * 	0	- utmi_sleep_n
830  * 	1	- utmi_l1_suspend_n
831  * @is_fpga: true when we are using the FPGA board
832  * @pending_events: true when we have pending IRQs to be handled
833  * @pullups_connected: true when Run/Stop bit is set
834  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
835  * @three_stage_setup: set if we perform a three phase setup
836  * @usb3_lpm_capable: set if hadrware supports Link Power Management
837  * @disable_scramble_quirk: set if we enable the disable scramble quirk
838  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
839  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
840  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
841  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
842  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
843  * @lfps_filter_quirk: set if we enable LFPS filter quirk
844  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
845  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
846  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
847  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
848  *                      disabling the suspend signal to the PHY.
849  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
850  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
851  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
852  *			provide a free-running PHY clock.
853  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
854  *			change quirk.
855  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
856  *			check during HS transmit.
857  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
858  * @tx_de_emphasis: Tx de-emphasis value
859  * 	0	- -6dB de-emphasis
860  * 	1	- -3.5dB de-emphasis
861  * 	2	- No de-emphasis
862  * 	3	- Reserved
863  * @dis_metastability_quirk: set to disable metastability quirk.
864  * @imod_interval: set the interrupt moderation interval in 250ns
865  *                 increments or 0 to disable.
866  */
867 struct dwc3 {
868 	struct work_struct	drd_work;
869 	struct dwc3_trb		*ep0_trb;
870 	void			*bounce;
871 	void			*scratchbuf;
872 	u8			*setup_buf;
873 	dma_addr_t		ep0_trb_addr;
874 	dma_addr_t		bounce_addr;
875 	dma_addr_t		scratch_addr;
876 	struct dwc3_request	ep0_usb_req;
877 	struct completion	ep0_in_setup;
878 
879 	/* device lock */
880 	spinlock_t		lock;
881 
882 	struct device		*dev;
883 	struct device		*sysdev;
884 
885 	struct platform_device	*xhci;
886 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
887 
888 	struct dwc3_event_buffer *ev_buf;
889 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
890 
891 	struct usb_gadget	gadget;
892 	struct usb_gadget_driver *gadget_driver;
893 
894 	struct usb_phy		*usb2_phy;
895 	struct usb_phy		*usb3_phy;
896 
897 	struct phy		*usb2_generic_phy;
898 	struct phy		*usb3_generic_phy;
899 
900 	bool			phys_ready;
901 
902 	struct ulpi		*ulpi;
903 	bool			ulpi_ready;
904 
905 	void __iomem		*regs;
906 	size_t			regs_size;
907 
908 	enum usb_dr_mode	dr_mode;
909 	u32			current_dr_role;
910 	u32			desired_dr_role;
911 	struct extcon_dev	*edev;
912 	struct notifier_block	edev_nb;
913 	enum usb_phy_interface	hsphy_mode;
914 
915 	u32			fladj;
916 	u32			irq_gadget;
917 	u32			nr_scratch;
918 	u32			u1u2;
919 	u32			maximum_speed;
920 
921 	/*
922 	 * All 3.1 IP version constants are greater than the 3.0 IP
923 	 * version constants. This works for most version checks in
924 	 * dwc3. However, in the future, this may not apply as
925 	 * features may be developed on newer versions of the 3.0 IP
926 	 * that are not in the 3.1 IP.
927 	 */
928 	u32			revision;
929 
930 #define DWC3_REVISION_173A	0x5533173a
931 #define DWC3_REVISION_175A	0x5533175a
932 #define DWC3_REVISION_180A	0x5533180a
933 #define DWC3_REVISION_183A	0x5533183a
934 #define DWC3_REVISION_185A	0x5533185a
935 #define DWC3_REVISION_187A	0x5533187a
936 #define DWC3_REVISION_188A	0x5533188a
937 #define DWC3_REVISION_190A	0x5533190a
938 #define DWC3_REVISION_194A	0x5533194a
939 #define DWC3_REVISION_200A	0x5533200a
940 #define DWC3_REVISION_202A	0x5533202a
941 #define DWC3_REVISION_210A	0x5533210a
942 #define DWC3_REVISION_220A	0x5533220a
943 #define DWC3_REVISION_230A	0x5533230a
944 #define DWC3_REVISION_240A	0x5533240a
945 #define DWC3_REVISION_250A	0x5533250a
946 #define DWC3_REVISION_260A	0x5533260a
947 #define DWC3_REVISION_270A	0x5533270a
948 #define DWC3_REVISION_280A	0x5533280a
949 #define DWC3_REVISION_290A	0x5533290a
950 #define DWC3_REVISION_300A	0x5533300a
951 #define DWC3_REVISION_310A	0x5533310a
952 
953 /*
954  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
955  * just so dwc31 revisions are always larger than dwc3.
956  */
957 #define DWC3_REVISION_IS_DWC31		0x80000000
958 #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
959 #define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
960 
961 	enum dwc3_ep0_next	ep0_next_event;
962 	enum dwc3_ep0_state	ep0state;
963 	enum dwc3_link_state	link_state;
964 
965 	u16			u2sel;
966 	u16			u2pel;
967 	u8			u1sel;
968 	u8			u1pel;
969 
970 	u8			speed;
971 
972 	u8			num_eps;
973 
974 	struct dwc3_hwparams	hwparams;
975 	struct dentry		*root;
976 	struct debugfs_regset32	*regset;
977 
978 	u8			test_mode;
979 	u8			test_mode_nr;
980 	u8			lpm_nyet_threshold;
981 	u8			hird_threshold;
982 
983 	const char		*hsphy_interface;
984 
985 	unsigned		connected:1;
986 	unsigned		delayed_status:1;
987 	unsigned		ep0_bounced:1;
988 	unsigned		ep0_expect_in:1;
989 	unsigned		has_hibernation:1;
990 	unsigned		sysdev_is_parent:1;
991 	unsigned		has_lpm_erratum:1;
992 	unsigned		is_utmi_l1_suspend:1;
993 	unsigned		is_fpga:1;
994 	unsigned		pending_events:1;
995 	unsigned		pullups_connected:1;
996 	unsigned		setup_packet_pending:1;
997 	unsigned		three_stage_setup:1;
998 	unsigned		usb3_lpm_capable:1;
999 
1000 	unsigned		disable_scramble_quirk:1;
1001 	unsigned		u2exit_lfps_quirk:1;
1002 	unsigned		u2ss_inp3_quirk:1;
1003 	unsigned		req_p1p2p3_quirk:1;
1004 	unsigned                del_p1p2p3_quirk:1;
1005 	unsigned		del_phy_power_chg_quirk:1;
1006 	unsigned		lfps_filter_quirk:1;
1007 	unsigned		rx_detect_poll_quirk:1;
1008 	unsigned		dis_u3_susphy_quirk:1;
1009 	unsigned		dis_u2_susphy_quirk:1;
1010 	unsigned		dis_enblslpm_quirk:1;
1011 	unsigned		dis_rxdet_inp3_quirk:1;
1012 	unsigned		dis_u2_freeclk_exists_quirk:1;
1013 	unsigned		dis_del_phy_power_chg_quirk:1;
1014 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1015 
1016 	unsigned		tx_de_emphasis_quirk:1;
1017 	unsigned		tx_de_emphasis:2;
1018 
1019 	unsigned		dis_metastability_quirk:1;
1020 
1021 	u16			imod_interval;
1022 };
1023 
1024 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1025 
1026 /* -------------------------------------------------------------------------- */
1027 
1028 struct dwc3_event_type {
1029 	u32	is_devspec:1;
1030 	u32	type:7;
1031 	u32	reserved8_31:24;
1032 } __packed;
1033 
1034 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1035 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1036 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1037 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1038 #define DWC3_DEPEVT_STREAMEVT		0x06
1039 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1040 
1041 /**
1042  * struct dwc3_event_depvt - Device Endpoint Events
1043  * @one_bit: indicates this is an endpoint event (not used)
1044  * @endpoint_number: number of the endpoint
1045  * @endpoint_event: The event we have:
1046  *	0x00	- Reserved
1047  *	0x01	- XferComplete
1048  *	0x02	- XferInProgress
1049  *	0x03	- XferNotReady
1050  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1051  *	0x05	- Reserved
1052  *	0x06	- StreamEvt
1053  *	0x07	- EPCmdCmplt
1054  * @reserved11_10: Reserved, don't use.
1055  * @status: Indicates the status of the event. Refer to databook for
1056  *	more information.
1057  * @parameters: Parameters of the current event. Refer to databook for
1058  *	more information.
1059  */
1060 struct dwc3_event_depevt {
1061 	u32	one_bit:1;
1062 	u32	endpoint_number:5;
1063 	u32	endpoint_event:4;
1064 	u32	reserved11_10:2;
1065 	u32	status:4;
1066 
1067 /* Within XferNotReady */
1068 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1069 
1070 /* Within XferComplete */
1071 #define DEPEVT_STATUS_BUSERR	BIT(0)
1072 #define DEPEVT_STATUS_SHORT	BIT(1)
1073 #define DEPEVT_STATUS_IOC	BIT(2)
1074 #define DEPEVT_STATUS_LST	BIT(3)
1075 
1076 /* Stream event only */
1077 #define DEPEVT_STREAMEVT_FOUND		1
1078 #define DEPEVT_STREAMEVT_NOTFOUND	2
1079 
1080 /* Control-only Status */
1081 #define DEPEVT_STATUS_CONTROL_DATA	1
1082 #define DEPEVT_STATUS_CONTROL_STATUS	2
1083 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1084 
1085 /* In response to Start Transfer */
1086 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1087 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1088 
1089 	u32	parameters:16;
1090 
1091 /* For Command Complete Events */
1092 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1093 } __packed;
1094 
1095 /**
1096  * struct dwc3_event_devt - Device Events
1097  * @one_bit: indicates this is a non-endpoint event (not used)
1098  * @device_event: indicates it's a device event. Should read as 0x00
1099  * @type: indicates the type of device event.
1100  *	0	- DisconnEvt
1101  *	1	- USBRst
1102  *	2	- ConnectDone
1103  *	3	- ULStChng
1104  *	4	- WkUpEvt
1105  *	5	- Reserved
1106  *	6	- EOPF
1107  *	7	- SOF
1108  *	8	- Reserved
1109  *	9	- ErrticErr
1110  *	10	- CmdCmplt
1111  *	11	- EvntOverflow
1112  *	12	- VndrDevTstRcved
1113  * @reserved15_12: Reserved, not used
1114  * @event_info: Information about this event
1115  * @reserved31_25: Reserved, not used
1116  */
1117 struct dwc3_event_devt {
1118 	u32	one_bit:1;
1119 	u32	device_event:7;
1120 	u32	type:4;
1121 	u32	reserved15_12:4;
1122 	u32	event_info:9;
1123 	u32	reserved31_25:7;
1124 } __packed;
1125 
1126 /**
1127  * struct dwc3_event_gevt - Other Core Events
1128  * @one_bit: indicates this is a non-endpoint event (not used)
1129  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1130  * @phy_port_number: self-explanatory
1131  * @reserved31_12: Reserved, not used.
1132  */
1133 struct dwc3_event_gevt {
1134 	u32	one_bit:1;
1135 	u32	device_event:7;
1136 	u32	phy_port_number:4;
1137 	u32	reserved31_12:20;
1138 } __packed;
1139 
1140 /**
1141  * union dwc3_event - representation of Event Buffer contents
1142  * @raw: raw 32-bit event
1143  * @type: the type of the event
1144  * @depevt: Device Endpoint Event
1145  * @devt: Device Event
1146  * @gevt: Global Event
1147  */
1148 union dwc3_event {
1149 	u32				raw;
1150 	struct dwc3_event_type		type;
1151 	struct dwc3_event_depevt	depevt;
1152 	struct dwc3_event_devt		devt;
1153 	struct dwc3_event_gevt		gevt;
1154 };
1155 
1156 /**
1157  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1158  * parameters
1159  * @param2: third parameter
1160  * @param1: second parameter
1161  * @param0: first parameter
1162  */
1163 struct dwc3_gadget_ep_cmd_params {
1164 	u32	param2;
1165 	u32	param1;
1166 	u32	param0;
1167 };
1168 
1169 /*
1170  * DWC3 Features to be used as Driver Data
1171  */
1172 
1173 #define DWC3_HAS_PERIPHERAL		BIT(0)
1174 #define DWC3_HAS_XHCI			BIT(1)
1175 #define DWC3_HAS_OTG			BIT(3)
1176 
1177 /* prototypes */
1178 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1179 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1180 
1181 /* check whether we are on the DWC_usb3 core */
1182 static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1183 {
1184 	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1185 }
1186 
1187 /* check whether we are on the DWC_usb31 core */
1188 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1189 {
1190 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1191 }
1192 
1193 bool dwc3_has_imod(struct dwc3 *dwc);
1194 
1195 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1196 int dwc3_host_init(struct dwc3 *dwc);
1197 void dwc3_host_exit(struct dwc3 *dwc);
1198 #else
1199 static inline int dwc3_host_init(struct dwc3 *dwc)
1200 { return 0; }
1201 static inline void dwc3_host_exit(struct dwc3 *dwc)
1202 { }
1203 #endif
1204 
1205 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1206 int dwc3_gadget_init(struct dwc3 *dwc);
1207 void dwc3_gadget_exit(struct dwc3 *dwc);
1208 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1209 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1210 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1211 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1212 		struct dwc3_gadget_ep_cmd_params *params);
1213 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1214 #else
1215 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1216 { return 0; }
1217 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1218 { }
1219 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1220 { return 0; }
1221 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1222 { return 0; }
1223 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1224 		enum dwc3_link_state state)
1225 { return 0; }
1226 
1227 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1228 		struct dwc3_gadget_ep_cmd_params *params)
1229 { return 0; }
1230 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1231 		int cmd, u32 param)
1232 { return 0; }
1233 #endif
1234 
1235 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1236 int dwc3_drd_init(struct dwc3 *dwc);
1237 void dwc3_drd_exit(struct dwc3 *dwc);
1238 #else
1239 static inline int dwc3_drd_init(struct dwc3 *dwc)
1240 { return 0; }
1241 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1242 { }
1243 #endif
1244 
1245 /* power management interface */
1246 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1247 int dwc3_gadget_suspend(struct dwc3 *dwc);
1248 int dwc3_gadget_resume(struct dwc3 *dwc);
1249 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1250 #else
1251 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1252 {
1253 	return 0;
1254 }
1255 
1256 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1257 {
1258 	return 0;
1259 }
1260 
1261 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1262 {
1263 }
1264 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1265 
1266 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1267 int dwc3_ulpi_init(struct dwc3 *dwc);
1268 void dwc3_ulpi_exit(struct dwc3 *dwc);
1269 #else
1270 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1271 { return 0; }
1272 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1273 { }
1274 #endif
1275 
1276 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1277