xref: /openbmc/linux/drivers/usb/dwc3/core.h (revision 41ce1456)
172246da4SFelipe Balbi /**
272246da4SFelipe Balbi  * core.h - DesignWare USB3 DRD Core Header
372246da4SFelipe Balbi  *
472246da4SFelipe Balbi  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
572246da4SFelipe Balbi  *
672246da4SFelipe Balbi  * Authors: Felipe Balbi <balbi@ti.com>,
772246da4SFelipe Balbi  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
872246da4SFelipe Balbi  *
95945f789SFelipe Balbi  * This program is free software: you can redistribute it and/or modify
105945f789SFelipe Balbi  * it under the terms of the GNU General Public License version 2  of
115945f789SFelipe Balbi  * the License as published by the Free Software Foundation.
1272246da4SFelipe Balbi  *
135945f789SFelipe Balbi  * This program is distributed in the hope that it will be useful,
145945f789SFelipe Balbi  * but WITHOUT ANY WARRANTY; without even the implied warranty of
155945f789SFelipe Balbi  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
165945f789SFelipe Balbi  * GNU General Public License for more details.
1772246da4SFelipe Balbi  */
1872246da4SFelipe Balbi 
1972246da4SFelipe Balbi #ifndef __DRIVERS_USB_DWC3_CORE_H
2072246da4SFelipe Balbi #define __DRIVERS_USB_DWC3_CORE_H
2172246da4SFelipe Balbi 
2272246da4SFelipe Balbi #include <linux/device.h>
2372246da4SFelipe Balbi #include <linux/spinlock.h>
24d07e8819SFelipe Balbi #include <linux/ioport.h>
2572246da4SFelipe Balbi #include <linux/list.h>
26ff3f0789SRoger Quadros #include <linux/bitops.h>
2772246da4SFelipe Balbi #include <linux/dma-mapping.h>
2872246da4SFelipe Balbi #include <linux/mm.h>
2972246da4SFelipe Balbi #include <linux/debugfs.h>
3076a638f8SBaolin Wang #include <linux/wait.h>
3141ce1456SRoger Quadros #include <linux/workqueue.h>
3272246da4SFelipe Balbi 
3372246da4SFelipe Balbi #include <linux/usb/ch9.h>
3472246da4SFelipe Balbi #include <linux/usb/gadget.h>
35a45c82b8SRuchika Kharwar #include <linux/usb/otg.h>
3688bc9d19SHeikki Krogerus #include <linux/ulpi/interface.h>
3772246da4SFelipe Balbi 
3857303488SKishon Vijay Abraham I #include <linux/phy/phy.h>
3957303488SKishon Vijay Abraham I 
402c4cbe6eSFelipe Balbi #define DWC3_MSG_MAX	500
412c4cbe6eSFelipe Balbi 
4272246da4SFelipe Balbi /* Global constants */
43bb014736SBaolin Wang #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
44905dc04eSFelipe Balbi #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
454199c5f8SFelipe Balbi #define DWC3_EP0_SETUP_SIZE	512
4672246da4SFelipe Balbi #define DWC3_ENDPOINTS_NUM	32
4751249dcaSIdo Shayevitz #define DWC3_XHCI_RESOURCES_NUM	2
4872246da4SFelipe Balbi 
490ffcaf37SFelipe Balbi #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
50e71d363dSFelipe Balbi #define DWC3_EVENT_BUFFERS_SIZE	4096
5172246da4SFelipe Balbi #define DWC3_EVENT_TYPE_MASK	0xfe
5272246da4SFelipe Balbi 
5372246da4SFelipe Balbi #define DWC3_EVENT_TYPE_DEV	0
5472246da4SFelipe Balbi #define DWC3_EVENT_TYPE_CARKIT	3
5572246da4SFelipe Balbi #define DWC3_EVENT_TYPE_I2C	4
5672246da4SFelipe Balbi 
5772246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_DISCONNECT		0
5872246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_RESET			1
5972246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
6072246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
6172246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_WAKEUP		4
622c61a8efSPaul Zimmerman #define DWC3_DEVICE_EVENT_HIBER_REQ		5
6372246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_EOPF			6
6472246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_SOF			7
6572246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
6672246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CMD_CMPL		10
6772246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_OVERFLOW		11
6872246da4SFelipe Balbi 
6972246da4SFelipe Balbi #define DWC3_GEVNTCOUNT_MASK	0xfffc
70ff3f0789SRoger Quadros #define DWC3_GEVNTCOUNT_EHB	BIT(31)
7172246da4SFelipe Balbi #define DWC3_GSNPSID_MASK	0xffff0000
7272246da4SFelipe Balbi #define DWC3_GSNPSREV_MASK	0xffff
7372246da4SFelipe Balbi 
7451249dcaSIdo Shayevitz /* DWC3 registers memory space boundries */
7551249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_START		0x0
7651249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_END		0x7fff
7751249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_START		0xc100
7851249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_END		0xc6ff
7951249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_START		0xc700
8051249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_END		0xcbff
8151249dcaSIdo Shayevitz #define DWC3_OTG_REGS_START		0xcc00
8251249dcaSIdo Shayevitz #define DWC3_OTG_REGS_END		0xccff
8351249dcaSIdo Shayevitz 
8472246da4SFelipe Balbi /* Global Registers */
8572246da4SFelipe Balbi #define DWC3_GSBUSCFG0		0xc100
8672246da4SFelipe Balbi #define DWC3_GSBUSCFG1		0xc104
8772246da4SFelipe Balbi #define DWC3_GTXTHRCFG		0xc108
8872246da4SFelipe Balbi #define DWC3_GRXTHRCFG		0xc10c
8972246da4SFelipe Balbi #define DWC3_GCTL		0xc110
9072246da4SFelipe Balbi #define DWC3_GEVTEN		0xc114
9172246da4SFelipe Balbi #define DWC3_GSTS		0xc118
92475c8bebSWilliam Wu #define DWC3_GUCTL1		0xc11c
9372246da4SFelipe Balbi #define DWC3_GSNPSID		0xc120
9472246da4SFelipe Balbi #define DWC3_GGPIO		0xc124
9572246da4SFelipe Balbi #define DWC3_GUID		0xc128
9672246da4SFelipe Balbi #define DWC3_GUCTL		0xc12c
9772246da4SFelipe Balbi #define DWC3_GBUSERRADDR0	0xc130
9872246da4SFelipe Balbi #define DWC3_GBUSERRADDR1	0xc134
9972246da4SFelipe Balbi #define DWC3_GPRTBIMAP0		0xc138
10072246da4SFelipe Balbi #define DWC3_GPRTBIMAP1		0xc13c
10172246da4SFelipe Balbi #define DWC3_GHWPARAMS0		0xc140
10272246da4SFelipe Balbi #define DWC3_GHWPARAMS1		0xc144
10372246da4SFelipe Balbi #define DWC3_GHWPARAMS2		0xc148
10472246da4SFelipe Balbi #define DWC3_GHWPARAMS3		0xc14c
10572246da4SFelipe Balbi #define DWC3_GHWPARAMS4		0xc150
10672246da4SFelipe Balbi #define DWC3_GHWPARAMS5		0xc154
10772246da4SFelipe Balbi #define DWC3_GHWPARAMS6		0xc158
10872246da4SFelipe Balbi #define DWC3_GHWPARAMS7		0xc15c
10972246da4SFelipe Balbi #define DWC3_GDBGFIFOSPACE	0xc160
11072246da4SFelipe Balbi #define DWC3_GDBGLTSSM		0xc164
11172246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS0	0xc180
11272246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS1	0xc184
11372246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS0	0xc188
11472246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS1	0xc18c
11506281d46SJohn Youn #define DWC3_GUCTL2		0xc19c
11672246da4SFelipe Balbi 
117690fb371SJohn Youn #define DWC3_VER_NUMBER		0xc1a0
118690fb371SJohn Youn #define DWC3_VER_TYPE		0xc1a4
119690fb371SJohn Youn 
1208261bd4eSRoger Quadros #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
1218261bd4eSRoger Quadros #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
12272246da4SFelipe Balbi 
1238261bd4eSRoger Quadros #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
12472246da4SFelipe Balbi 
1258261bd4eSRoger Quadros #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
12672246da4SFelipe Balbi 
1278261bd4eSRoger Quadros #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
1288261bd4eSRoger Quadros #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
12972246da4SFelipe Balbi 
1308261bd4eSRoger Quadros #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
1318261bd4eSRoger Quadros #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
1328261bd4eSRoger Quadros #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
1338261bd4eSRoger Quadros #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
13472246da4SFelipe Balbi 
13572246da4SFelipe Balbi #define DWC3_GHWPARAMS8		0xc600
136db2be4e9SNikhil Badola #define DWC3_GFLADJ		0xc630
13772246da4SFelipe Balbi 
13872246da4SFelipe Balbi /* Device Registers */
13972246da4SFelipe Balbi #define DWC3_DCFG		0xc700
14072246da4SFelipe Balbi #define DWC3_DCTL		0xc704
14172246da4SFelipe Balbi #define DWC3_DEVTEN		0xc708
14272246da4SFelipe Balbi #define DWC3_DSTS		0xc70c
14372246da4SFelipe Balbi #define DWC3_DGCMDPAR		0xc710
14472246da4SFelipe Balbi #define DWC3_DGCMD		0xc714
14572246da4SFelipe Balbi #define DWC3_DALEPENA		0xc720
1462eb88016SFelipe Balbi 
1478261bd4eSRoger Quadros #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
1482eb88016SFelipe Balbi #define DWC3_DEPCMDPAR2		0x00
1492eb88016SFelipe Balbi #define DWC3_DEPCMDPAR1		0x04
1502eb88016SFelipe Balbi #define DWC3_DEPCMDPAR0		0x08
1512eb88016SFelipe Balbi #define DWC3_DEPCMD		0x0c
15272246da4SFelipe Balbi 
1538261bd4eSRoger Quadros #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
154cf40b86bSJohn Youn 
15572246da4SFelipe Balbi /* OTG Registers */
15672246da4SFelipe Balbi #define DWC3_OCFG		0xcc00
15772246da4SFelipe Balbi #define DWC3_OCTL		0xcc04
158d4436c3aSGeorge Cherian #define DWC3_OEVT		0xcc08
159d4436c3aSGeorge Cherian #define DWC3_OEVTEN		0xcc0C
160d4436c3aSGeorge Cherian #define DWC3_OSTS		0xcc10
16172246da4SFelipe Balbi 
16272246da4SFelipe Balbi /* Bit fields */
16372246da4SFelipe Balbi 
164cf6d867dSFelipe Balbi /* Global Debug Queue/FIFO Space Available Register */
165cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
166cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
167cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
168cf6d867dSFelipe Balbi 
169cf6d867dSFelipe Balbi #define DWC3_TXFIFOQ		1
170cf6d867dSFelipe Balbi #define DWC3_RXFIFOQ		3
171cf6d867dSFelipe Balbi #define DWC3_TXREQQ		5
172cf6d867dSFelipe Balbi #define DWC3_RXREQQ		7
173cf6d867dSFelipe Balbi #define DWC3_RXINFOQ		9
174cf6d867dSFelipe Balbi #define DWC3_DESCFETCHQ		13
175cf6d867dSFelipe Balbi #define DWC3_EVENTQ		15
176cf6d867dSFelipe Balbi 
1772a58f9c1SFelipe Balbi /* Global RX Threshold Configuration Register */
1782a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
1792a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
180ff3f0789SRoger Quadros #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
1812a58f9c1SFelipe Balbi 
18272246da4SFelipe Balbi /* Global Configuration Register */
1831d046793SPaul Zimmerman #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
184ff3f0789SRoger Quadros #define DWC3_GCTL_U2RSTECN	BIT(16)
1851d046793SPaul Zimmerman #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
18672246da4SFelipe Balbi #define DWC3_GCTL_CLK_BUS	(0)
18772246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPE	(1)
18872246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPEHALF	(2)
18972246da4SFelipe Balbi #define DWC3_GCTL_CLK_MASK	(3)
19072246da4SFelipe Balbi 
1910b9fe32dSFelipe Balbi #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
1921d046793SPaul Zimmerman #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
19372246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_HOST	1
19472246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_DEVICE	2
19572246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_OTG	3
19672246da4SFelipe Balbi 
197ff3f0789SRoger Quadros #define DWC3_GCTL_CORESOFTRESET		BIT(11)
198ff3f0789SRoger Quadros #define DWC3_GCTL_SOFITPSYNC		BIT(10)
1991d046793SPaul Zimmerman #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
2003e87c42aSPaul Zimmerman #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
201ff3f0789SRoger Quadros #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
202ff3f0789SRoger Quadros #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
203ff3f0789SRoger Quadros #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
204ff3f0789SRoger Quadros #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
20572246da4SFelipe Balbi 
2060bb39ca1SJohn Youn /* Global User Control 1 Register */
207ff3f0789SRoger Quadros #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	BIT(24)
2080bb39ca1SJohn Youn 
20972246da4SFelipe Balbi /* Global USB2 PHY Configuration Register */
210ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
211ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
212ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
213ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
214ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
21532f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
21632f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
21732f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
21832f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
21932f2ed86SWilliam Wu #define USBTRDTIM_UTMI_8_BIT		9
22032f2ed86SWilliam Wu #define USBTRDTIM_UTMI_16_BIT		5
22132f2ed86SWilliam Wu #define UTMI_PHYIF_16_BIT		1
22232f2ed86SWilliam Wu #define UTMI_PHYIF_8_BIT		0
22372246da4SFelipe Balbi 
224b5699eeeSHeikki Krogerus /* Global USB2 PHY Vendor Control Register */
225ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
226ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
227ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
228b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
229b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
230b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
231b5699eeeSHeikki Krogerus 
23272246da4SFelipe Balbi /* Global USB3 PIPE Control Register */
233ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
234ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
235ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
236ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
237ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
238a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
239a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
240a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
241ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
242ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
243ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
244ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
2456b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
2466b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
24772246da4SFelipe Balbi 
248457e84b6SFelipe Balbi /* Global TX Fifo Size Register */
249457e84b6SFelipe Balbi #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
250457e84b6SFelipe Balbi #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
251457e84b6SFelipe Balbi 
25268d6a01bSFelipe Balbi /* Global Event Size Registers */
253ff3f0789SRoger Quadros #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
25468d6a01bSFelipe Balbi #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
25568d6a01bSFelipe Balbi 
2564e99472bSFelipe Balbi /* Global HWPARAMS0 Register */
2579d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
2589d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_GADGET	0
2599d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_HOST	1
2609d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_DRD	2
2614e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
2624e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
2634e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
2644e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
2654e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
2664e99472bSFelipe Balbi 
267aabb7075SFelipe Balbi /* Global HWPARAMS1 Register */
2681d046793SPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
269aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
270aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
2712c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
2722c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
2732c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
2742c61a8efSPaul Zimmerman 
2750e1e5c47SPaul Zimmerman /* Global HWPARAMS3 Register */
2760e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
2770e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
2781f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
2791f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
2800e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
2810e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
2820e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
2830e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
2840e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
2850e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
2860e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
2870e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
2880e1e5c47SPaul Zimmerman 
2892c61a8efSPaul Zimmerman /* Global HWPARAMS4 Register */
2902c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
2912c61a8efSPaul Zimmerman #define DWC3_MAX_HIBER_SCRATCHBUFS		15
292aabb7075SFelipe Balbi 
293946bd579SHuang Rui /* Global HWPARAMS6 Register */
294ff3f0789SRoger Quadros #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
295946bd579SHuang Rui 
2964e99472bSFelipe Balbi /* Global HWPARAMS7 Register */
2974e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
2984e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
2994e99472bSFelipe Balbi 
300db2be4e9SNikhil Badola /* Global Frame Length Adjustment Register */
301ff3f0789SRoger Quadros #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
302db2be4e9SNikhil Badola #define DWC3_GFLADJ_30MHZ_MASK			0x3f
303db2be4e9SNikhil Badola 
30406281d46SJohn Youn /* Global User Control Register 2 */
305ff3f0789SRoger Quadros #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
30606281d46SJohn Youn 
30772246da4SFelipe Balbi /* Device Configuration Register */
30872246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
30972246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
31072246da4SFelipe Balbi 
31172246da4SFelipe Balbi #define DWC3_DCFG_SPEED_MASK	(7 << 0)
3121f38f88aSJohn Youn #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
31372246da4SFelipe Balbi #define DWC3_DCFG_SUPERSPEED	(4 << 0)
31472246da4SFelipe Balbi #define DWC3_DCFG_HIGHSPEED	(0 << 0)
315ff3f0789SRoger Quadros #define DWC3_DCFG_FULLSPEED	BIT(0)
31672246da4SFelipe Balbi #define DWC3_DCFG_LOWSPEED	(2 << 0)
31772246da4SFelipe Balbi 
318676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_SHIFT	17
31997398612SDan Carpenter #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
320676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
321ff3f0789SRoger Quadros #define DWC3_DCFG_LPM_CAP	BIT(22)
3222c61a8efSPaul Zimmerman 
32372246da4SFelipe Balbi /* Device Control Register */
324ff3f0789SRoger Quadros #define DWC3_DCTL_RUN_STOP	BIT(31)
325ff3f0789SRoger Quadros #define DWC3_DCTL_CSFTRST	BIT(30)
326ff3f0789SRoger Quadros #define DWC3_DCTL_LSFTRST	BIT(29)
32772246da4SFelipe Balbi 
32872246da4SFelipe Balbi #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
3297e39b817SPratyush Anand #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
33072246da4SFelipe Balbi 
331ff3f0789SRoger Quadros #define DWC3_DCTL_APPL1RES	BIT(23)
33272246da4SFelipe Balbi 
3332c61a8efSPaul Zimmerman /* These apply for core versions 1.87a and earlier */
3348db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
3358db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
3368db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
3378db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
3388db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
3398db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
3408db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
3418db7ed15SFelipe Balbi 
3422c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
34380caf7d2SHuang Rui #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
34480caf7d2SHuang Rui #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
34580caf7d2SHuang Rui 
346ff3f0789SRoger Quadros #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
347ff3f0789SRoger Quadros #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
348ff3f0789SRoger Quadros #define DWC3_DCTL_CRS			BIT(17)
349ff3f0789SRoger Quadros #define DWC3_DCTL_CSS			BIT(16)
3502c61a8efSPaul Zimmerman 
351ff3f0789SRoger Quadros #define DWC3_DCTL_INITU2ENA		BIT(12)
352ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
353ff3f0789SRoger Quadros #define DWC3_DCTL_INITU1ENA		BIT(10)
354ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
35572246da4SFelipe Balbi #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
35672246da4SFelipe Balbi 
35772246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
35872246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
35972246da4SFelipe Balbi 
36072246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
36172246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
36272246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
36372246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
36472246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
36572246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
36672246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
36772246da4SFelipe Balbi 
36872246da4SFelipe Balbi /* Device Event Enable Register */
369ff3f0789SRoger Quadros #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
370ff3f0789SRoger Quadros #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
371ff3f0789SRoger Quadros #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
372ff3f0789SRoger Quadros #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
373ff3f0789SRoger Quadros #define DWC3_DEVTEN_SOFEN		BIT(7)
374ff3f0789SRoger Quadros #define DWC3_DEVTEN_EOPFEN		BIT(6)
375ff3f0789SRoger Quadros #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
376ff3f0789SRoger Quadros #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
377ff3f0789SRoger Quadros #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
378ff3f0789SRoger Quadros #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
379ff3f0789SRoger Quadros #define DWC3_DEVTEN_USBRSTEN		BIT(1)
380ff3f0789SRoger Quadros #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
38172246da4SFelipe Balbi 
38272246da4SFelipe Balbi /* Device Status Register */
383ff3f0789SRoger Quadros #define DWC3_DSTS_DCNRD			BIT(29)
3842c61a8efSPaul Zimmerman 
3852c61a8efSPaul Zimmerman /* This applies for core versions 1.87a and earlier */
386ff3f0789SRoger Quadros #define DWC3_DSTS_PWRUPREQ		BIT(24)
3872c61a8efSPaul Zimmerman 
3882c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
389ff3f0789SRoger Quadros #define DWC3_DSTS_RSS			BIT(25)
390ff3f0789SRoger Quadros #define DWC3_DSTS_SSS			BIT(24)
3912c61a8efSPaul Zimmerman 
392ff3f0789SRoger Quadros #define DWC3_DSTS_COREIDLE		BIT(23)
393ff3f0789SRoger Quadros #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
39472246da4SFelipe Balbi 
39572246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
39672246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
39772246da4SFelipe Balbi 
398ff3f0789SRoger Quadros #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
39972246da4SFelipe Balbi 
400d05b8182SPratyush Anand #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
40172246da4SFelipe Balbi #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
40272246da4SFelipe Balbi 
40372246da4SFelipe Balbi #define DWC3_DSTS_CONNECTSPD		(7 << 0)
40472246da4SFelipe Balbi 
4051f38f88aSJohn Youn #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
40672246da4SFelipe Balbi #define DWC3_DSTS_SUPERSPEED		(4 << 0)
40772246da4SFelipe Balbi #define DWC3_DSTS_HIGHSPEED		(0 << 0)
408ff3f0789SRoger Quadros #define DWC3_DSTS_FULLSPEED		BIT(0)
40972246da4SFelipe Balbi #define DWC3_DSTS_LOWSPEED		(2 << 0)
41072246da4SFelipe Balbi 
41172246da4SFelipe Balbi /* Device Generic Command Register */
41272246da4SFelipe Balbi #define DWC3_DGCMD_SET_LMP		0x01
41372246da4SFelipe Balbi #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
41472246da4SFelipe Balbi #define DWC3_DGCMD_XMIT_FUNCTION	0x03
4152c61a8efSPaul Zimmerman 
4162c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
4172c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
4182c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
4192c61a8efSPaul Zimmerman 
42072246da4SFelipe Balbi #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
42172246da4SFelipe Balbi #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
42272246da4SFelipe Balbi #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
42372246da4SFelipe Balbi #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
42472246da4SFelipe Balbi 
425459e210cSSubbaraya Sundeep Bhatta #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
426ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDACT		BIT(10)
427ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDIOC		BIT(8)
4282c61a8efSPaul Zimmerman 
4292c61a8efSPaul Zimmerman /* Device Generic Command Parameter Register */
430ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
4312c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
4322c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
433ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
4342c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
435ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
436b09bb642SFelipe Balbi 
43772246da4SFelipe Balbi /* Device Endpoint Command Register */
43872246da4SFelipe Balbi #define DWC3_DEPCMD_PARAM_SHIFT		16
4391d046793SPaul Zimmerman #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
4401d046793SPaul Zimmerman #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
441459e210cSSubbaraya Sundeep Bhatta #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
442ff3f0789SRoger Quadros #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
443ff3f0789SRoger Quadros #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
444ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDACT		BIT(10)
445ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDIOC		BIT(8)
44672246da4SFelipe Balbi 
44772246da4SFelipe Balbi #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
44872246da4SFelipe Balbi #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
44972246da4SFelipe Balbi #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
45072246da4SFelipe Balbi #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
45172246da4SFelipe Balbi #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
45272246da4SFelipe Balbi #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
4532c61a8efSPaul Zimmerman /* This applies for core versions 1.90a and earlier */
45472246da4SFelipe Balbi #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
4552c61a8efSPaul Zimmerman /* This applies for core versions 1.94a and later */
4562c61a8efSPaul Zimmerman #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
45772246da4SFelipe Balbi #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
45872246da4SFelipe Balbi #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
45972246da4SFelipe Balbi 
4605999914fSFelipe Balbi #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
4615999914fSFelipe Balbi 
46272246da4SFelipe Balbi /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
463ff3f0789SRoger Quadros #define DWC3_DALEPENA_EP(n)		BIT(n)
46472246da4SFelipe Balbi 
46572246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_CONTROL	0
46672246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_ISOC		1
46772246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_BULK		2
46872246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_INTR		3
46972246da4SFelipe Balbi 
470cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_SHIFT	16
471cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
472cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
473cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
474cf40b86bSJohn Youn 
47572246da4SFelipe Balbi /* Structures */
47672246da4SFelipe Balbi 
477f6bafc6aSFelipe Balbi struct dwc3_trb;
47872246da4SFelipe Balbi 
47972246da4SFelipe Balbi /**
48072246da4SFelipe Balbi  * struct dwc3_event_buffer - Software event buffer representation
48172246da4SFelipe Balbi  * @buf: _THE_ buffer
482d9fa4c63SJohn Youn  * @cache: The buffer cache used in the threaded interrupt
48372246da4SFelipe Balbi  * @length: size of this buffer
484abed4118SFelipe Balbi  * @lpos: event offset
48560d04bbeSFelipe Balbi  * @count: cache of last read event count register
486abed4118SFelipe Balbi  * @flags: flags related to this event buffer
48772246da4SFelipe Balbi  * @dma: dma_addr_t
48872246da4SFelipe Balbi  * @dwc: pointer to DWC controller
48972246da4SFelipe Balbi  */
49072246da4SFelipe Balbi struct dwc3_event_buffer {
49172246da4SFelipe Balbi 	void			*buf;
492d9fa4c63SJohn Youn 	void			*cache;
49372246da4SFelipe Balbi 	unsigned		length;
49472246da4SFelipe Balbi 	unsigned int		lpos;
49560d04bbeSFelipe Balbi 	unsigned int		count;
496abed4118SFelipe Balbi 	unsigned int		flags;
497abed4118SFelipe Balbi 
498abed4118SFelipe Balbi #define DWC3_EVENT_PENDING	BIT(0)
49972246da4SFelipe Balbi 
50072246da4SFelipe Balbi 	dma_addr_t		dma;
50172246da4SFelipe Balbi 
50272246da4SFelipe Balbi 	struct dwc3		*dwc;
50372246da4SFelipe Balbi };
50472246da4SFelipe Balbi 
505ff3f0789SRoger Quadros #define DWC3_EP_FLAG_STALLED	BIT(0)
506ff3f0789SRoger Quadros #define DWC3_EP_FLAG_WEDGED	BIT(1)
50772246da4SFelipe Balbi 
50872246da4SFelipe Balbi #define DWC3_EP_DIRECTION_TX	true
50972246da4SFelipe Balbi #define DWC3_EP_DIRECTION_RX	false
51072246da4SFelipe Balbi 
5118495036eSFelipe Balbi #define DWC3_TRB_NUM		256
51272246da4SFelipe Balbi 
51372246da4SFelipe Balbi /**
51472246da4SFelipe Balbi  * struct dwc3_ep - device side endpoint representation
51572246da4SFelipe Balbi  * @endpoint: usb endpoint
516aa3342c8SFelipe Balbi  * @pending_list: list of pending requests for this endpoint
517aa3342c8SFelipe Balbi  * @started_list: list of started requests on this endpoint
51876a638f8SBaolin Wang  * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
51974674cbfSFelipe Balbi  * @lock: spinlock for endpoint request queue traversal
5202eb88016SFelipe Balbi  * @regs: pointer to first endpoint register
52172246da4SFelipe Balbi  * @trb_pool: array of transaction buffers
52272246da4SFelipe Balbi  * @trb_pool_dma: dma address of @trb_pool
52353fd8818SFelipe Balbi  * @trb_enqueue: enqueue 'pointer' into TRB array
52453fd8818SFelipe Balbi  * @trb_dequeue: dequeue 'pointer' into TRB array
52572246da4SFelipe Balbi  * @desc: usb_endpoint_descriptor pointer
52672246da4SFelipe Balbi  * @dwc: pointer to DWC controller
5274cfcf876SPaul Zimmerman  * @saved_state: ep state saved during hibernation
52872246da4SFelipe Balbi  * @flags: endpoint flags (wedged, stalled, ...)
52972246da4SFelipe Balbi  * @number: endpoint number (1 - 15)
53072246da4SFelipe Balbi  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
531b4996a86SFelipe Balbi  * @resource_index: Resource transfer index
532c75f52fbSHuang Rui  * @interval: the interval on which the ISOC transfer is started
53368d34c8aSFelipe Balbi  * @allocated_requests: number of requests allocated
53468d34c8aSFelipe Balbi  * @queued_requests: number of requests queued for transfer
53572246da4SFelipe Balbi  * @name: a human readable name e.g. ep1out-bulk
53672246da4SFelipe Balbi  * @direction: true for TX, false for RX
537879631aaSFelipe Balbi  * @stream_capable: true when streams are enabled
53872246da4SFelipe Balbi  */
53972246da4SFelipe Balbi struct dwc3_ep {
54072246da4SFelipe Balbi 	struct usb_ep		endpoint;
541aa3342c8SFelipe Balbi 	struct list_head	pending_list;
542aa3342c8SFelipe Balbi 	struct list_head	started_list;
54372246da4SFelipe Balbi 
54476a638f8SBaolin Wang 	wait_queue_head_t	wait_end_transfer;
54576a638f8SBaolin Wang 
54674674cbfSFelipe Balbi 	spinlock_t		lock;
5472eb88016SFelipe Balbi 	void __iomem		*regs;
5482eb88016SFelipe Balbi 
549f6bafc6aSFelipe Balbi 	struct dwc3_trb		*trb_pool;
55072246da4SFelipe Balbi 	dma_addr_t		trb_pool_dma;
55172246da4SFelipe Balbi 	struct dwc3		*dwc;
55272246da4SFelipe Balbi 
5534cfcf876SPaul Zimmerman 	u32			saved_state;
55472246da4SFelipe Balbi 	unsigned		flags;
555ff3f0789SRoger Quadros #define DWC3_EP_ENABLED		BIT(0)
556ff3f0789SRoger Quadros #define DWC3_EP_STALL		BIT(1)
557ff3f0789SRoger Quadros #define DWC3_EP_WEDGE		BIT(2)
558ff3f0789SRoger Quadros #define DWC3_EP_BUSY		BIT(4)
559ff3f0789SRoger Quadros #define DWC3_EP_PENDING_REQUEST	BIT(5)
560ff3f0789SRoger Quadros #define DWC3_EP_MISSED_ISOC	BIT(6)
561ff3f0789SRoger Quadros #define DWC3_EP_END_TRANSFER_PENDING	BIT(7)
562ff3f0789SRoger Quadros #define DWC3_EP_TRANSFER_STARTED BIT(8)
56372246da4SFelipe Balbi 
564984f66a6SFelipe Balbi 	/* This last one is specific to EP0 */
565ff3f0789SRoger Quadros #define DWC3_EP0_DIR_IN		BIT(31)
566984f66a6SFelipe Balbi 
567c28f8259SFelipe Balbi 	/*
568c28f8259SFelipe Balbi 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
569c28f8259SFelipe Balbi 	 * use a u8 type here. If anybody decides to increase number of TRBs to
570c28f8259SFelipe Balbi 	 * anything larger than 256 - I can't see why people would want to do
571c28f8259SFelipe Balbi 	 * this though - then this type needs to be changed.
572c28f8259SFelipe Balbi 	 *
573c28f8259SFelipe Balbi 	 * By using u8 types we ensure that our % operator when incrementing
574c28f8259SFelipe Balbi 	 * enqueue and dequeue get optimized away by the compiler.
575c28f8259SFelipe Balbi 	 */
576c28f8259SFelipe Balbi 	u8			trb_enqueue;
577c28f8259SFelipe Balbi 	u8			trb_dequeue;
578c28f8259SFelipe Balbi 
57972246da4SFelipe Balbi 	u8			number;
58072246da4SFelipe Balbi 	u8			type;
581b4996a86SFelipe Balbi 	u8			resource_index;
58268d34c8aSFelipe Balbi 	u32			allocated_requests;
58368d34c8aSFelipe Balbi 	u32			queued_requests;
58472246da4SFelipe Balbi 	u32			interval;
58572246da4SFelipe Balbi 
58672246da4SFelipe Balbi 	char			name[20];
58772246da4SFelipe Balbi 
58872246da4SFelipe Balbi 	unsigned		direction:1;
589879631aaSFelipe Balbi 	unsigned		stream_capable:1;
59072246da4SFelipe Balbi };
59172246da4SFelipe Balbi 
59272246da4SFelipe Balbi enum dwc3_phy {
59372246da4SFelipe Balbi 	DWC3_PHY_UNKNOWN = 0,
59472246da4SFelipe Balbi 	DWC3_PHY_USB3,
59572246da4SFelipe Balbi 	DWC3_PHY_USB2,
59672246da4SFelipe Balbi };
59772246da4SFelipe Balbi 
598b53c772dSFelipe Balbi enum dwc3_ep0_next {
599b53c772dSFelipe Balbi 	DWC3_EP0_UNKNOWN = 0,
600b53c772dSFelipe Balbi 	DWC3_EP0_COMPLETE,
601b53c772dSFelipe Balbi 	DWC3_EP0_NRDY_DATA,
602b53c772dSFelipe Balbi 	DWC3_EP0_NRDY_STATUS,
603b53c772dSFelipe Balbi };
604b53c772dSFelipe Balbi 
60572246da4SFelipe Balbi enum dwc3_ep0_state {
60672246da4SFelipe Balbi 	EP0_UNCONNECTED		= 0,
607c7fcdeb2SFelipe Balbi 	EP0_SETUP_PHASE,
608c7fcdeb2SFelipe Balbi 	EP0_DATA_PHASE,
609c7fcdeb2SFelipe Balbi 	EP0_STATUS_PHASE,
61072246da4SFelipe Balbi };
61172246da4SFelipe Balbi 
61272246da4SFelipe Balbi enum dwc3_link_state {
61372246da4SFelipe Balbi 	/* In SuperSpeed */
61472246da4SFelipe Balbi 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
61572246da4SFelipe Balbi 	DWC3_LINK_STATE_U1		= 0x01,
61672246da4SFelipe Balbi 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
61772246da4SFelipe Balbi 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
61872246da4SFelipe Balbi 	DWC3_LINK_STATE_SS_DIS		= 0x04,
61972246da4SFelipe Balbi 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
62072246da4SFelipe Balbi 	DWC3_LINK_STATE_SS_INACT	= 0x06,
62172246da4SFelipe Balbi 	DWC3_LINK_STATE_POLL		= 0x07,
62272246da4SFelipe Balbi 	DWC3_LINK_STATE_RECOV		= 0x08,
62372246da4SFelipe Balbi 	DWC3_LINK_STATE_HRESET		= 0x09,
62472246da4SFelipe Balbi 	DWC3_LINK_STATE_CMPLY		= 0x0a,
62572246da4SFelipe Balbi 	DWC3_LINK_STATE_LPBK		= 0x0b,
6262c61a8efSPaul Zimmerman 	DWC3_LINK_STATE_RESET		= 0x0e,
6272c61a8efSPaul Zimmerman 	DWC3_LINK_STATE_RESUME		= 0x0f,
62872246da4SFelipe Balbi 	DWC3_LINK_STATE_MASK		= 0x0f,
62972246da4SFelipe Balbi };
63072246da4SFelipe Balbi 
631f6bafc6aSFelipe Balbi /* TRB Length, PCM and Status */
632f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
633f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
634f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
635389f2828SPratyush Anand #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
63672246da4SFelipe Balbi 
637f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_OK			0
638f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_MISSED_ISOC		1
639f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_SETUP_PENDING	2
6402c61a8efSPaul Zimmerman #define DWC3_TRB_STS_XFER_IN_PROG	4
64172246da4SFelipe Balbi 
642f6bafc6aSFelipe Balbi /* TRB Control */
643ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_HWO		BIT(0)
644ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_LST		BIT(1)
645ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CHN		BIT(2)
646ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CSP		BIT(3)
647f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
648ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
649ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_IOC		BIT(11)
650f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
651f6bafc6aSFelipe Balbi 
652b058f3e8SFelipe Balbi #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
653f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
654f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
655f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
656f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
657f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
658f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
659f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
660f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
66172246da4SFelipe Balbi 
66272246da4SFelipe Balbi /**
663f6bafc6aSFelipe Balbi  * struct dwc3_trb - transfer request block (hw format)
66472246da4SFelipe Balbi  * @bpl: DW0-3
66572246da4SFelipe Balbi  * @bph: DW4-7
66672246da4SFelipe Balbi  * @size: DW8-B
66772246da4SFelipe Balbi  * @trl: DWC-F
66872246da4SFelipe Balbi  */
669f6bafc6aSFelipe Balbi struct dwc3_trb {
670f6bafc6aSFelipe Balbi 	u32		bpl;
671f6bafc6aSFelipe Balbi 	u32		bph;
672f6bafc6aSFelipe Balbi 	u32		size;
673f6bafc6aSFelipe Balbi 	u32		ctrl;
67472246da4SFelipe Balbi } __packed;
67572246da4SFelipe Balbi 
67672246da4SFelipe Balbi /**
677a3299499SFelipe Balbi  * dwc3_hwparams - copy of HWPARAMS registers
678a3299499SFelipe Balbi  * @hwparams0 - GHWPARAMS0
679a3299499SFelipe Balbi  * @hwparams1 - GHWPARAMS1
680a3299499SFelipe Balbi  * @hwparams2 - GHWPARAMS2
681a3299499SFelipe Balbi  * @hwparams3 - GHWPARAMS3
682a3299499SFelipe Balbi  * @hwparams4 - GHWPARAMS4
683a3299499SFelipe Balbi  * @hwparams5 - GHWPARAMS5
684a3299499SFelipe Balbi  * @hwparams6 - GHWPARAMS6
685a3299499SFelipe Balbi  * @hwparams7 - GHWPARAMS7
686a3299499SFelipe Balbi  * @hwparams8 - GHWPARAMS8
687a3299499SFelipe Balbi  */
688a3299499SFelipe Balbi struct dwc3_hwparams {
689a3299499SFelipe Balbi 	u32	hwparams0;
690a3299499SFelipe Balbi 	u32	hwparams1;
691a3299499SFelipe Balbi 	u32	hwparams2;
692a3299499SFelipe Balbi 	u32	hwparams3;
693a3299499SFelipe Balbi 	u32	hwparams4;
694a3299499SFelipe Balbi 	u32	hwparams5;
695a3299499SFelipe Balbi 	u32	hwparams6;
696a3299499SFelipe Balbi 	u32	hwparams7;
697a3299499SFelipe Balbi 	u32	hwparams8;
698a3299499SFelipe Balbi };
699a3299499SFelipe Balbi 
7000949e99bSFelipe Balbi /* HWPARAMS0 */
7010949e99bSFelipe Balbi #define DWC3_MODE(n)		((n) & 0x7)
7020949e99bSFelipe Balbi 
703457e84b6SFelipe Balbi #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
704457e84b6SFelipe Balbi 
7050949e99bSFelipe Balbi /* HWPARAMS1 */
7069f622b2aSFelipe Balbi #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
7079f622b2aSFelipe Balbi 
708789451f6SFelipe Balbi /* HWPARAMS3 */
709789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
710789451f6SFelipe Balbi #define DWC3_NUM_EPS_MASK	(0x3f << 12)
711789451f6SFelipe Balbi #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
712789451f6SFelipe Balbi 			(DWC3_NUM_EPS_MASK)) >> 12)
713789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
714789451f6SFelipe Balbi 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
715789451f6SFelipe Balbi 
716457e84b6SFelipe Balbi /* HWPARAMS7 */
717457e84b6SFelipe Balbi #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
718457e84b6SFelipe Balbi 
7195ef68c56SFelipe Balbi /**
7205ef68c56SFelipe Balbi  * struct dwc3_request - representation of a transfer request
7215ef68c56SFelipe Balbi  * @request: struct usb_request to be transferred
7225ef68c56SFelipe Balbi  * @list: a list_head used for request queueing
7235ef68c56SFelipe Balbi  * @dep: struct dwc3_ep owning this request
7240b3e4af3SFelipe Balbi  * @sg: pointer to first incomplete sg
7250b3e4af3SFelipe Balbi  * @num_pending_sgs: counter to pending sgs
726e62c5bc5SFelipe Balbi  * @remaining: amount of data remaining
7275ef68c56SFelipe Balbi  * @epnum: endpoint number to which this request refers
7285ef68c56SFelipe Balbi  * @trb: pointer to struct dwc3_trb
7295ef68c56SFelipe Balbi  * @trb_dma: DMA address of @trb
730c6267a51SFelipe Balbi  * @unaligned: true for OUT endpoints with length not divisible by maxp
7315ef68c56SFelipe Balbi  * @direction: IN or OUT direction flag
7325ef68c56SFelipe Balbi  * @mapped: true when request has been dma-mapped
7335ef68c56SFelipe Balbi  * @queued: true when request has been queued to HW
7345ef68c56SFelipe Balbi  */
735e0ce0b0aSSebastian Andrzej Siewior struct dwc3_request {
736e0ce0b0aSSebastian Andrzej Siewior 	struct usb_request	request;
737e0ce0b0aSSebastian Andrzej Siewior 	struct list_head	list;
738e0ce0b0aSSebastian Andrzej Siewior 	struct dwc3_ep		*dep;
7390b3e4af3SFelipe Balbi 	struct scatterlist	*sg;
740e0ce0b0aSSebastian Andrzej Siewior 
7410b3e4af3SFelipe Balbi 	unsigned		num_pending_sgs;
742e62c5bc5SFelipe Balbi 	unsigned		remaining;
743e0ce0b0aSSebastian Andrzej Siewior 	u8			epnum;
744f6bafc6aSFelipe Balbi 	struct dwc3_trb		*trb;
745e0ce0b0aSSebastian Andrzej Siewior 	dma_addr_t		trb_dma;
746e0ce0b0aSSebastian Andrzej Siewior 
747c6267a51SFelipe Balbi 	unsigned		unaligned:1;
748e0ce0b0aSSebastian Andrzej Siewior 	unsigned		direction:1;
749e0ce0b0aSSebastian Andrzej Siewior 	unsigned		mapped:1;
750aa3342c8SFelipe Balbi 	unsigned		started:1;
751d6e5a549SFelipe Balbi 	unsigned		zero:1;
752e0ce0b0aSSebastian Andrzej Siewior };
753e0ce0b0aSSebastian Andrzej Siewior 
7542c61a8efSPaul Zimmerman /*
7552c61a8efSPaul Zimmerman  * struct dwc3_scratchpad_array - hibernation scratchpad array
7562c61a8efSPaul Zimmerman  * (format defined by hw)
7572c61a8efSPaul Zimmerman  */
7582c61a8efSPaul Zimmerman struct dwc3_scratchpad_array {
7592c61a8efSPaul Zimmerman 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
7602c61a8efSPaul Zimmerman };
7612c61a8efSPaul Zimmerman 
762a3299499SFelipe Balbi /**
76372246da4SFelipe Balbi  * struct dwc3 - representation of our controller
76441ce1456SRoger Quadros  * @drd_work - workqueue used for role swapping
76591db07dcSFelipe Balbi  * @ep0_trb: trb which is used for the ctrl_req
76691db07dcSFelipe Balbi  * @setup_buf: used while precessing STD USB requests
76791db07dcSFelipe Balbi  * @ep0_trb: dma address of ep0_trb
76891db07dcSFelipe Balbi  * @ep0_usb_req: dummy req used while handling STD USB requests
7690ffcaf37SFelipe Balbi  * @scratch_addr: dma address of scratchbuf
770bb014736SBaolin Wang  * @ep0_in_setup: one control transfer is completed and enter setup phase
77172246da4SFelipe Balbi  * @lock: for synchronizing
77272246da4SFelipe Balbi  * @dev: pointer to our struct device
773d07e8819SFelipe Balbi  * @xhci: pointer to our xHCI child
77472246da4SFelipe Balbi  * @event_buffer_list: a list of event buffers
77572246da4SFelipe Balbi  * @gadget: device side representation of the peripheral controller
77672246da4SFelipe Balbi  * @gadget_driver: pointer to the gadget driver
77772246da4SFelipe Balbi  * @regs: base address for our registers
77872246da4SFelipe Balbi  * @regs_size: address space size
779bcdb3272SFelipe Balbi  * @fladj: frame length adjustment
7803f308d17SFelipe Balbi  * @irq_gadget: peripheral controller's IRQ number
7810ffcaf37SFelipe Balbi  * @nr_scratch: number of scratch buffers
782fae2b904SFelipe Balbi  * @u1u2: only used on revisions <1.83a for workaround
7836c167fc9SFelipe Balbi  * @maximum_speed: maximum speed requested (mainly for testing purposes)
78472246da4SFelipe Balbi  * @revision: revision register contents
785a45c82b8SRuchika Kharwar  * @dr_mode: requested mode of operation
7866b3261a2SRoger Quadros  * @current_dr_role: current role of operation when in dual-role mode
78741ce1456SRoger Quadros  * @desired_dr_role: desired role of operation when in dual-role mode
78832f2ed86SWilliam Wu  * @hsphy_mode: UTMI phy mode, one of following:
78932f2ed86SWilliam Wu  *		- USBPHY_INTERFACE_MODE_UTMI
79032f2ed86SWilliam Wu  *		- USBPHY_INTERFACE_MODE_UTMIW
79151e1e7bcSFelipe Balbi  * @usb2_phy: pointer to USB2 PHY
79251e1e7bcSFelipe Balbi  * @usb3_phy: pointer to USB3 PHY
79357303488SKishon Vijay Abraham I  * @usb2_generic_phy: pointer to USB2 PHY
79457303488SKishon Vijay Abraham I  * @usb3_generic_phy: pointer to USB3 PHY
79588bc9d19SHeikki Krogerus  * @ulpi: pointer to ulpi interface
7967415f17cSFelipe Balbi  * @dcfg: saved contents of DCFG register
7977415f17cSFelipe Balbi  * @gctl: saved contents of GCTL register
798c12a0d86SFelipe Balbi  * @isoch_delay: wValue from Set Isochronous Delay request;
799865e09e7SFelipe Balbi  * @u2sel: parameter from Set SEL request.
800865e09e7SFelipe Balbi  * @u2pel: parameter from Set SEL request.
801865e09e7SFelipe Balbi  * @u1sel: parameter from Set SEL request.
802865e09e7SFelipe Balbi  * @u1pel: parameter from Set SEL request.
80347d3946eSBryan O'Donoghue  * @num_eps: number of endpoints
804b53c772dSFelipe Balbi  * @ep0_next_event: hold the next expected event
80572246da4SFelipe Balbi  * @ep0state: state of endpoint zero
80672246da4SFelipe Balbi  * @link_state: link state
80772246da4SFelipe Balbi  * @speed: device speed (super, high, full, low)
808a3299499SFelipe Balbi  * @hwparams: copy of hwparams registers
80972246da4SFelipe Balbi  * @root: debugfs root folder pointer
810f2b685d5SFelipe Balbi  * @regset: debugfs pointer to regdump file
811f2b685d5SFelipe Balbi  * @test_mode: true when we're entering a USB test mode
812f2b685d5SFelipe Balbi  * @test_mode_nr: test feature selector
81380caf7d2SHuang Rui  * @lpm_nyet_threshold: LPM NYET response threshold
814460d098cSHuang Rui  * @hird_threshold: HIRD threshold
8153e10a2ceSHeikki Krogerus  * @hsphy_interface: "utmi" or "ulpi"
816fc8bb91bSFelipe Balbi  * @connected: true when we're connected to a host, false otherwise
817f2b685d5SFelipe Balbi  * @delayed_status: true when gadget driver asks for delayed status
818f2b685d5SFelipe Balbi  * @ep0_bounced: true when we used bounce buffer
819f2b685d5SFelipe Balbi  * @ep0_expect_in: true when we expect a DATA IN transfer
82081bc5599SFelipe Balbi  * @has_hibernation: true when dwc3 was configured with Hibernation
821d64ff406SArnd Bergmann  * @sysdev_is_parent: true when dwc3 device has a parent driver
82280caf7d2SHuang Rui  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
82380caf7d2SHuang Rui  *			there's now way for software to detect this in runtime.
824460d098cSHuang Rui  * @is_utmi_l1_suspend: the core asserts output signal
825460d098cSHuang Rui  * 	0	- utmi_sleep_n
826460d098cSHuang Rui  * 	1	- utmi_l1_suspend_n
827946bd579SHuang Rui  * @is_fpga: true when we are using the FPGA board
828fc8bb91bSFelipe Balbi  * @pending_events: true when we have pending IRQs to be handled
829f2b685d5SFelipe Balbi  * @pullups_connected: true when Run/Stop bit is set
830f2b685d5SFelipe Balbi  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
831f2b685d5SFelipe Balbi  * @start_config_issued: true when StartConfig command has been issued
832f2b685d5SFelipe Balbi  * @three_stage_setup: set if we perform a three phase setup
833eac68e8fSRobert Baldyga  * @usb3_lpm_capable: set if hadrware supports Link Power Management
8343b81221aSHuang Rui  * @disable_scramble_quirk: set if we enable the disable scramble quirk
8359a5b2f31SHuang Rui  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
836b5a65c40SHuang Rui  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
837df31f5b3SHuang Rui  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
838a2a1d0f5SHuang Rui  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
83941c06ffdSHuang Rui  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
840fb67afcaSHuang Rui  * @lfps_filter_quirk: set if we enable LFPS filter quirk
84114f4ac53SHuang Rui  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
84259acfa20SHuang Rui  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
8430effe0a3SHuang Rui  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
844ec791d14SJohn Youn  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
845ec791d14SJohn Youn  *                      disabling the suspend signal to the PHY.
84616199f33SWilliam Wu  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
84716199f33SWilliam Wu  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
84816199f33SWilliam Wu  *			provide a free-running PHY clock.
84900fe081dSWilliam Wu  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
85000fe081dSWilliam Wu  *			change quirk.
8516b6a0c9aSHuang Rui  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
8526b6a0c9aSHuang Rui  * @tx_de_emphasis: Tx de-emphasis value
8536b6a0c9aSHuang Rui  * 	0	- -6dB de-emphasis
8546b6a0c9aSHuang Rui  * 	1	- -3.5dB de-emphasis
8556b6a0c9aSHuang Rui  * 	2	- No de-emphasis
8566b6a0c9aSHuang Rui  * 	3	- Reserved
857cf40b86bSJohn Youn  * @imod_interval: set the interrupt moderation interval in 250ns
858cf40b86bSJohn Youn  *                 increments or 0 to disable.
85972246da4SFelipe Balbi  */
86072246da4SFelipe Balbi struct dwc3 {
86141ce1456SRoger Quadros 	struct work_struct	drd_work;
862f6bafc6aSFelipe Balbi 	struct dwc3_trb		*ep0_trb;
863905dc04eSFelipe Balbi 	void			*bounce;
8640ffcaf37SFelipe Balbi 	void			*scratchbuf;
86572246da4SFelipe Balbi 	u8			*setup_buf;
86672246da4SFelipe Balbi 	dma_addr_t		ep0_trb_addr;
867905dc04eSFelipe Balbi 	dma_addr_t		bounce_addr;
8680ffcaf37SFelipe Balbi 	dma_addr_t		scratch_addr;
869e0ce0b0aSSebastian Andrzej Siewior 	struct dwc3_request	ep0_usb_req;
870bb014736SBaolin Wang 	struct completion	ep0_in_setup;
871789451f6SFelipe Balbi 
87272246da4SFelipe Balbi 	/* device lock */
87372246da4SFelipe Balbi 	spinlock_t		lock;
874789451f6SFelipe Balbi 
87572246da4SFelipe Balbi 	struct device		*dev;
876d64ff406SArnd Bergmann 	struct device		*sysdev;
87772246da4SFelipe Balbi 
878d07e8819SFelipe Balbi 	struct platform_device	*xhci;
87951249dcaSIdo Shayevitz 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
880d07e8819SFelipe Balbi 
881696c8b12SFelipe Balbi 	struct dwc3_event_buffer *ev_buf;
88272246da4SFelipe Balbi 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
88372246da4SFelipe Balbi 
88472246da4SFelipe Balbi 	struct usb_gadget	gadget;
88572246da4SFelipe Balbi 	struct usb_gadget_driver *gadget_driver;
88672246da4SFelipe Balbi 
88751e1e7bcSFelipe Balbi 	struct usb_phy		*usb2_phy;
88851e1e7bcSFelipe Balbi 	struct usb_phy		*usb3_phy;
88951e1e7bcSFelipe Balbi 
89057303488SKishon Vijay Abraham I 	struct phy		*usb2_generic_phy;
89157303488SKishon Vijay Abraham I 	struct phy		*usb3_generic_phy;
89257303488SKishon Vijay Abraham I 
89388bc9d19SHeikki Krogerus 	struct ulpi		*ulpi;
89488bc9d19SHeikki Krogerus 
89572246da4SFelipe Balbi 	void __iomem		*regs;
89672246da4SFelipe Balbi 	size_t			regs_size;
89772246da4SFelipe Balbi 
898a45c82b8SRuchika Kharwar 	enum usb_dr_mode	dr_mode;
8996b3261a2SRoger Quadros 	u32			current_dr_role;
90041ce1456SRoger Quadros 	u32			desired_dr_role;
90132f2ed86SWilliam Wu 	enum usb_phy_interface	hsphy_mode;
902a45c82b8SRuchika Kharwar 
903bcdb3272SFelipe Balbi 	u32			fladj;
9043f308d17SFelipe Balbi 	u32			irq_gadget;
9050ffcaf37SFelipe Balbi 	u32			nr_scratch;
906fae2b904SFelipe Balbi 	u32			u1u2;
9076c167fc9SFelipe Balbi 	u32			maximum_speed;
908690fb371SJohn Youn 
909690fb371SJohn Youn 	/*
910690fb371SJohn Youn 	 * All 3.1 IP version constants are greater than the 3.0 IP
911690fb371SJohn Youn 	 * version constants. This works for most version checks in
912690fb371SJohn Youn 	 * dwc3. However, in the future, this may not apply as
913690fb371SJohn Youn 	 * features may be developed on newer versions of the 3.0 IP
914690fb371SJohn Youn 	 * that are not in the 3.1 IP.
915690fb371SJohn Youn 	 */
91672246da4SFelipe Balbi 	u32			revision;
91772246da4SFelipe Balbi 
91872246da4SFelipe Balbi #define DWC3_REVISION_173A	0x5533173a
91972246da4SFelipe Balbi #define DWC3_REVISION_175A	0x5533175a
92072246da4SFelipe Balbi #define DWC3_REVISION_180A	0x5533180a
92172246da4SFelipe Balbi #define DWC3_REVISION_183A	0x5533183a
92272246da4SFelipe Balbi #define DWC3_REVISION_185A	0x5533185a
9232c61a8efSPaul Zimmerman #define DWC3_REVISION_187A	0x5533187a
92472246da4SFelipe Balbi #define DWC3_REVISION_188A	0x5533188a
92572246da4SFelipe Balbi #define DWC3_REVISION_190A	0x5533190a
9262c61a8efSPaul Zimmerman #define DWC3_REVISION_194A	0x5533194a
9271522d703SFelipe Balbi #define DWC3_REVISION_200A	0x5533200a
9281522d703SFelipe Balbi #define DWC3_REVISION_202A	0x5533202a
9291522d703SFelipe Balbi #define DWC3_REVISION_210A	0x5533210a
9301522d703SFelipe Balbi #define DWC3_REVISION_220A	0x5533220a
9317ac6a593SFelipe Balbi #define DWC3_REVISION_230A	0x5533230a
9327ac6a593SFelipe Balbi #define DWC3_REVISION_240A	0x5533240a
9337ac6a593SFelipe Balbi #define DWC3_REVISION_250A	0x5533250a
934dbf5aaf7SFelipe Balbi #define DWC3_REVISION_260A	0x5533260a
935dbf5aaf7SFelipe Balbi #define DWC3_REVISION_270A	0x5533270a
936dbf5aaf7SFelipe Balbi #define DWC3_REVISION_280A	0x5533280a
9370bb39ca1SJohn Youn #define DWC3_REVISION_290A	0x5533290a
938512e4757SJohn Youn #define DWC3_REVISION_300A	0x5533300a
939512e4757SJohn Youn #define DWC3_REVISION_310A	0x5533310a
94072246da4SFelipe Balbi 
941690fb371SJohn Youn /*
942690fb371SJohn Youn  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
943690fb371SJohn Youn  * just so dwc31 revisions are always larger than dwc3.
944690fb371SJohn Youn  */
945690fb371SJohn Youn #define DWC3_REVISION_IS_DWC31		0x80000000
946e77c5614SJohn Youn #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
947cf40b86bSJohn Youn #define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
948690fb371SJohn Youn 
949b53c772dSFelipe Balbi 	enum dwc3_ep0_next	ep0_next_event;
95072246da4SFelipe Balbi 	enum dwc3_ep0_state	ep0state;
95172246da4SFelipe Balbi 	enum dwc3_link_state	link_state;
95272246da4SFelipe Balbi 
953c12a0d86SFelipe Balbi 	u16			isoch_delay;
954865e09e7SFelipe Balbi 	u16			u2sel;
955865e09e7SFelipe Balbi 	u16			u2pel;
956865e09e7SFelipe Balbi 	u8			u1sel;
957865e09e7SFelipe Balbi 	u8			u1pel;
958865e09e7SFelipe Balbi 
95972246da4SFelipe Balbi 	u8			speed;
960865e09e7SFelipe Balbi 
96147d3946eSBryan O'Donoghue 	u8			num_eps;
962789451f6SFelipe Balbi 
963a3299499SFelipe Balbi 	struct dwc3_hwparams	hwparams;
96472246da4SFelipe Balbi 	struct dentry		*root;
965d7668024SFelipe Balbi 	struct debugfs_regset32	*regset;
9663b637367SGerard Cauvy 
9673b637367SGerard Cauvy 	u8			test_mode;
9683b637367SGerard Cauvy 	u8			test_mode_nr;
96980caf7d2SHuang Rui 	u8			lpm_nyet_threshold;
970460d098cSHuang Rui 	u8			hird_threshold;
971f2b685d5SFelipe Balbi 
9723e10a2ceSHeikki Krogerus 	const char		*hsphy_interface;
9733e10a2ceSHeikki Krogerus 
974fc8bb91bSFelipe Balbi 	unsigned		connected:1;
975f2b685d5SFelipe Balbi 	unsigned		delayed_status:1;
976f2b685d5SFelipe Balbi 	unsigned		ep0_bounced:1;
977f2b685d5SFelipe Balbi 	unsigned		ep0_expect_in:1;
97881bc5599SFelipe Balbi 	unsigned		has_hibernation:1;
979d64ff406SArnd Bergmann 	unsigned		sysdev_is_parent:1;
98080caf7d2SHuang Rui 	unsigned		has_lpm_erratum:1;
981460d098cSHuang Rui 	unsigned		is_utmi_l1_suspend:1;
982946bd579SHuang Rui 	unsigned		is_fpga:1;
983fc8bb91bSFelipe Balbi 	unsigned		pending_events:1;
984f2b685d5SFelipe Balbi 	unsigned		pullups_connected:1;
985f2b685d5SFelipe Balbi 	unsigned		setup_packet_pending:1;
986f2b685d5SFelipe Balbi 	unsigned		three_stage_setup:1;
987eac68e8fSRobert Baldyga 	unsigned		usb3_lpm_capable:1;
9883b81221aSHuang Rui 
9893b81221aSHuang Rui 	unsigned		disable_scramble_quirk:1;
9909a5b2f31SHuang Rui 	unsigned		u2exit_lfps_quirk:1;
991b5a65c40SHuang Rui 	unsigned		u2ss_inp3_quirk:1;
992df31f5b3SHuang Rui 	unsigned		req_p1p2p3_quirk:1;
993a2a1d0f5SHuang Rui 	unsigned                del_p1p2p3_quirk:1;
99441c06ffdSHuang Rui 	unsigned		del_phy_power_chg_quirk:1;
995fb67afcaSHuang Rui 	unsigned		lfps_filter_quirk:1;
99614f4ac53SHuang Rui 	unsigned		rx_detect_poll_quirk:1;
99759acfa20SHuang Rui 	unsigned		dis_u3_susphy_quirk:1;
9980effe0a3SHuang Rui 	unsigned		dis_u2_susphy_quirk:1;
999ec791d14SJohn Youn 	unsigned		dis_enblslpm_quirk:1;
1000e58dd357SRajesh Bhagat 	unsigned		dis_rxdet_inp3_quirk:1;
100116199f33SWilliam Wu 	unsigned		dis_u2_freeclk_exists_quirk:1;
100200fe081dSWilliam Wu 	unsigned		dis_del_phy_power_chg_quirk:1;
10036b6a0c9aSHuang Rui 
10046b6a0c9aSHuang Rui 	unsigned		tx_de_emphasis_quirk:1;
10056b6a0c9aSHuang Rui 	unsigned		tx_de_emphasis:2;
1006cf40b86bSJohn Youn 
1007cf40b86bSJohn Youn 	u16			imod_interval;
100872246da4SFelipe Balbi };
100972246da4SFelipe Balbi 
101041ce1456SRoger Quadros #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
101172246da4SFelipe Balbi 
101272246da4SFelipe Balbi /* -------------------------------------------------------------------------- */
101372246da4SFelipe Balbi 
101472246da4SFelipe Balbi struct dwc3_event_type {
101572246da4SFelipe Balbi 	u32	is_devspec:1;
10161974d494SHuang Rui 	u32	type:7;
10171974d494SHuang Rui 	u32	reserved8_31:24;
101872246da4SFelipe Balbi } __packed;
101972246da4SFelipe Balbi 
102072246da4SFelipe Balbi #define DWC3_DEPEVT_XFERCOMPLETE	0x01
102172246da4SFelipe Balbi #define DWC3_DEPEVT_XFERINPROGRESS	0x02
102272246da4SFelipe Balbi #define DWC3_DEPEVT_XFERNOTREADY	0x03
102372246da4SFelipe Balbi #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
102472246da4SFelipe Balbi #define DWC3_DEPEVT_STREAMEVT		0x06
102572246da4SFelipe Balbi #define DWC3_DEPEVT_EPCMDCMPLT		0x07
102672246da4SFelipe Balbi 
102772246da4SFelipe Balbi /**
102872246da4SFelipe Balbi  * struct dwc3_event_depvt - Device Endpoint Events
102972246da4SFelipe Balbi  * @one_bit: indicates this is an endpoint event (not used)
103072246da4SFelipe Balbi  * @endpoint_number: number of the endpoint
103172246da4SFelipe Balbi  * @endpoint_event: The event we have:
103272246da4SFelipe Balbi  *	0x00	- Reserved
103372246da4SFelipe Balbi  *	0x01	- XferComplete
103472246da4SFelipe Balbi  *	0x02	- XferInProgress
103572246da4SFelipe Balbi  *	0x03	- XferNotReady
103672246da4SFelipe Balbi  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
103772246da4SFelipe Balbi  *	0x05	- Reserved
103872246da4SFelipe Balbi  *	0x06	- StreamEvt
103972246da4SFelipe Balbi  *	0x07	- EPCmdCmplt
104072246da4SFelipe Balbi  * @reserved11_10: Reserved, don't use.
104172246da4SFelipe Balbi  * @status: Indicates the status of the event. Refer to databook for
104272246da4SFelipe Balbi  *	more information.
104372246da4SFelipe Balbi  * @parameters: Parameters of the current event. Refer to databook for
104472246da4SFelipe Balbi  *	more information.
104572246da4SFelipe Balbi  */
104672246da4SFelipe Balbi struct dwc3_event_depevt {
104772246da4SFelipe Balbi 	u32	one_bit:1;
104872246da4SFelipe Balbi 	u32	endpoint_number:5;
104972246da4SFelipe Balbi 	u32	endpoint_event:4;
105072246da4SFelipe Balbi 	u32	reserved11_10:2;
105172246da4SFelipe Balbi 	u32	status:4;
105240aa41fbSFelipe Balbi 
105340aa41fbSFelipe Balbi /* Within XferNotReady */
1054ff3f0789SRoger Quadros #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
105540aa41fbSFelipe Balbi 
105640aa41fbSFelipe Balbi /* Within XferComplete */
1057ff3f0789SRoger Quadros #define DEPEVT_STATUS_BUSERR	BIT(0)
1058ff3f0789SRoger Quadros #define DEPEVT_STATUS_SHORT	BIT(1)
1059ff3f0789SRoger Quadros #define DEPEVT_STATUS_IOC	BIT(2)
1060ff3f0789SRoger Quadros #define DEPEVT_STATUS_LST	BIT(3)
1061dc137f01SFelipe Balbi 
1062879631aaSFelipe Balbi /* Stream event only */
1063879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_FOUND		1
1064879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_NOTFOUND	2
1065879631aaSFelipe Balbi 
1066dc137f01SFelipe Balbi /* Control-only Status */
1067dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_DATA	1
1068dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_STATUS	2
106945a2af2fSFelipe Balbi #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1070dc137f01SFelipe Balbi 
10717b9cc7a2SKonrad Leszczynski /* In response to Start Transfer */
10727b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_NO_RESOURCE	1
10737b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_BUS_EXPIRY	2
10747b9cc7a2SKonrad Leszczynski 
107572246da4SFelipe Balbi 	u32	parameters:16;
107676a638f8SBaolin Wang 
107776a638f8SBaolin Wang /* For Command Complete Events */
107876a638f8SBaolin Wang #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
107972246da4SFelipe Balbi } __packed;
108072246da4SFelipe Balbi 
108172246da4SFelipe Balbi /**
108272246da4SFelipe Balbi  * struct dwc3_event_devt - Device Events
108372246da4SFelipe Balbi  * @one_bit: indicates this is a non-endpoint event (not used)
108472246da4SFelipe Balbi  * @device_event: indicates it's a device event. Should read as 0x00
108572246da4SFelipe Balbi  * @type: indicates the type of device event.
108672246da4SFelipe Balbi  *	0	- DisconnEvt
108772246da4SFelipe Balbi  *	1	- USBRst
108872246da4SFelipe Balbi  *	2	- ConnectDone
108972246da4SFelipe Balbi  *	3	- ULStChng
109072246da4SFelipe Balbi  *	4	- WkUpEvt
109172246da4SFelipe Balbi  *	5	- Reserved
109272246da4SFelipe Balbi  *	6	- EOPF
109372246da4SFelipe Balbi  *	7	- SOF
109472246da4SFelipe Balbi  *	8	- Reserved
109572246da4SFelipe Balbi  *	9	- ErrticErr
109672246da4SFelipe Balbi  *	10	- CmdCmplt
109772246da4SFelipe Balbi  *	11	- EvntOverflow
109872246da4SFelipe Balbi  *	12	- VndrDevTstRcved
109972246da4SFelipe Balbi  * @reserved15_12: Reserved, not used
110072246da4SFelipe Balbi  * @event_info: Information about this event
110106f9b6e5SHuang Rui  * @reserved31_25: Reserved, not used
110272246da4SFelipe Balbi  */
110372246da4SFelipe Balbi struct dwc3_event_devt {
110472246da4SFelipe Balbi 	u32	one_bit:1;
110572246da4SFelipe Balbi 	u32	device_event:7;
110672246da4SFelipe Balbi 	u32	type:4;
110772246da4SFelipe Balbi 	u32	reserved15_12:4;
110806f9b6e5SHuang Rui 	u32	event_info:9;
110906f9b6e5SHuang Rui 	u32	reserved31_25:7;
111072246da4SFelipe Balbi } __packed;
111172246da4SFelipe Balbi 
111272246da4SFelipe Balbi /**
111372246da4SFelipe Balbi  * struct dwc3_event_gevt - Other Core Events
111472246da4SFelipe Balbi  * @one_bit: indicates this is a non-endpoint event (not used)
111572246da4SFelipe Balbi  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
111672246da4SFelipe Balbi  * @phy_port_number: self-explanatory
111772246da4SFelipe Balbi  * @reserved31_12: Reserved, not used.
111872246da4SFelipe Balbi  */
111972246da4SFelipe Balbi struct dwc3_event_gevt {
112072246da4SFelipe Balbi 	u32	one_bit:1;
112172246da4SFelipe Balbi 	u32	device_event:7;
112272246da4SFelipe Balbi 	u32	phy_port_number:4;
112372246da4SFelipe Balbi 	u32	reserved31_12:20;
112472246da4SFelipe Balbi } __packed;
112572246da4SFelipe Balbi 
112672246da4SFelipe Balbi /**
112772246da4SFelipe Balbi  * union dwc3_event - representation of Event Buffer contents
112872246da4SFelipe Balbi  * @raw: raw 32-bit event
112972246da4SFelipe Balbi  * @type: the type of the event
113072246da4SFelipe Balbi  * @depevt: Device Endpoint Event
113172246da4SFelipe Balbi  * @devt: Device Event
113272246da4SFelipe Balbi  * @gevt: Global Event
113372246da4SFelipe Balbi  */
113472246da4SFelipe Balbi union dwc3_event {
113572246da4SFelipe Balbi 	u32				raw;
113672246da4SFelipe Balbi 	struct dwc3_event_type		type;
113772246da4SFelipe Balbi 	struct dwc3_event_depevt	depevt;
113872246da4SFelipe Balbi 	struct dwc3_event_devt		devt;
113972246da4SFelipe Balbi 	struct dwc3_event_gevt		gevt;
114072246da4SFelipe Balbi };
114172246da4SFelipe Balbi 
114261018305SFelipe Balbi /**
114361018305SFelipe Balbi  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
114461018305SFelipe Balbi  * parameters
114561018305SFelipe Balbi  * @param2: third parameter
114661018305SFelipe Balbi  * @param1: second parameter
114761018305SFelipe Balbi  * @param0: first parameter
114861018305SFelipe Balbi  */
114961018305SFelipe Balbi struct dwc3_gadget_ep_cmd_params {
115061018305SFelipe Balbi 	u32	param2;
115161018305SFelipe Balbi 	u32	param1;
115261018305SFelipe Balbi 	u32	param0;
115361018305SFelipe Balbi };
115461018305SFelipe Balbi 
115572246da4SFelipe Balbi /*
115672246da4SFelipe Balbi  * DWC3 Features to be used as Driver Data
115772246da4SFelipe Balbi  */
115872246da4SFelipe Balbi 
115972246da4SFelipe Balbi #define DWC3_HAS_PERIPHERAL		BIT(0)
116072246da4SFelipe Balbi #define DWC3_HAS_XHCI			BIT(1)
116172246da4SFelipe Balbi #define DWC3_HAS_OTG			BIT(3)
116272246da4SFelipe Balbi 
1163d07e8819SFelipe Balbi /* prototypes */
11643140e8cbSSebastian Andrzej Siewior void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1165cf6d867dSFelipe Balbi u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
11663140e8cbSSebastian Andrzej Siewior 
1167a987a906SJohn Youn /* check whether we are on the DWC_usb3 core */
1168a987a906SJohn Youn static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1169a987a906SJohn Youn {
1170a987a906SJohn Youn 	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1171a987a906SJohn Youn }
1172a987a906SJohn Youn 
1173c4137a9cSJohn Youn /* check whether we are on the DWC_usb31 core */
1174c4137a9cSJohn Youn static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1175c4137a9cSJohn Youn {
1176c4137a9cSJohn Youn 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1177c4137a9cSJohn Youn }
1178c4137a9cSJohn Youn 
1179cf40b86bSJohn Youn bool dwc3_has_imod(struct dwc3 *dwc);
1180cf40b86bSJohn Youn 
1181388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1182d07e8819SFelipe Balbi int dwc3_host_init(struct dwc3 *dwc);
1183d07e8819SFelipe Balbi void dwc3_host_exit(struct dwc3 *dwc);
1184388e5c51SVivek Gautam #else
1185388e5c51SVivek Gautam static inline int dwc3_host_init(struct dwc3 *dwc)
1186388e5c51SVivek Gautam { return 0; }
1187388e5c51SVivek Gautam static inline void dwc3_host_exit(struct dwc3 *dwc)
1188388e5c51SVivek Gautam { }
1189388e5c51SVivek Gautam #endif
1190d07e8819SFelipe Balbi 
1191388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1192f80b45e7SFelipe Balbi int dwc3_gadget_init(struct dwc3 *dwc);
1193f80b45e7SFelipe Balbi void dwc3_gadget_exit(struct dwc3 *dwc);
119461018305SFelipe Balbi int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
119561018305SFelipe Balbi int dwc3_gadget_get_link_state(struct dwc3 *dwc);
119661018305SFelipe Balbi int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
11972cd4718dSFelipe Balbi int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
11982cd4718dSFelipe Balbi 		struct dwc3_gadget_ep_cmd_params *params);
11993ece0ec4SFelipe Balbi int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1200388e5c51SVivek Gautam #else
1201388e5c51SVivek Gautam static inline int dwc3_gadget_init(struct dwc3 *dwc)
1202388e5c51SVivek Gautam { return 0; }
1203388e5c51SVivek Gautam static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1204388e5c51SVivek Gautam { }
120561018305SFelipe Balbi static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
120661018305SFelipe Balbi { return 0; }
120761018305SFelipe Balbi static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
120861018305SFelipe Balbi { return 0; }
120961018305SFelipe Balbi static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
121061018305SFelipe Balbi 		enum dwc3_link_state state)
121161018305SFelipe Balbi { return 0; }
121261018305SFelipe Balbi 
12132cd4718dSFelipe Balbi static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
12142cd4718dSFelipe Balbi 		struct dwc3_gadget_ep_cmd_params *params)
121561018305SFelipe Balbi { return 0; }
121661018305SFelipe Balbi static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
121761018305SFelipe Balbi 		int cmd, u32 param)
121861018305SFelipe Balbi { return 0; }
1219388e5c51SVivek Gautam #endif
1220f80b45e7SFelipe Balbi 
12217415f17cSFelipe Balbi /* power management interface */
12227415f17cSFelipe Balbi #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
12237415f17cSFelipe Balbi int dwc3_gadget_suspend(struct dwc3 *dwc);
12247415f17cSFelipe Balbi int dwc3_gadget_resume(struct dwc3 *dwc);
1225fc8bb91bSFelipe Balbi void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
12267415f17cSFelipe Balbi #else
12277415f17cSFelipe Balbi static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
12287415f17cSFelipe Balbi {
12297415f17cSFelipe Balbi 	return 0;
12307415f17cSFelipe Balbi }
12317415f17cSFelipe Balbi 
12327415f17cSFelipe Balbi static inline int dwc3_gadget_resume(struct dwc3 *dwc)
12337415f17cSFelipe Balbi {
12347415f17cSFelipe Balbi 	return 0;
12357415f17cSFelipe Balbi }
1236fc8bb91bSFelipe Balbi 
1237fc8bb91bSFelipe Balbi static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1238fc8bb91bSFelipe Balbi {
1239fc8bb91bSFelipe Balbi }
12407415f17cSFelipe Balbi #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
12417415f17cSFelipe Balbi 
124288bc9d19SHeikki Krogerus #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
124388bc9d19SHeikki Krogerus int dwc3_ulpi_init(struct dwc3 *dwc);
124488bc9d19SHeikki Krogerus void dwc3_ulpi_exit(struct dwc3 *dwc);
124588bc9d19SHeikki Krogerus #else
124688bc9d19SHeikki Krogerus static inline int dwc3_ulpi_init(struct dwc3 *dwc)
124788bc9d19SHeikki Krogerus { return 0; }
124888bc9d19SHeikki Krogerus static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
124988bc9d19SHeikki Krogerus { }
125088bc9d19SHeikki Krogerus #endif
125188bc9d19SHeikki Krogerus 
125272246da4SFelipe Balbi #endif /* __DRIVERS_USB_DWC3_CORE_H */
1253