1 /* 2 * hw.h - DesignWare HS OTG Controller hardware definitions 3 * 4 * Copyright 2004-2013 Synopsys, Inc. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions, and the following disclaimer, 11 * without modification. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. The names of the above-listed copyright holders may not be used 16 * to endorse or promote products derived from this software without 17 * specific prior written permission. 18 * 19 * ALTERNATIVELY, this software may be distributed under the terms of the 20 * GNU General Public License ("GPL") as published by the Free Software 21 * Foundation; either version 2 of the License, or (at your option) any 22 * later version. 23 * 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 25 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 26 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 27 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 28 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 29 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 30 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 31 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 32 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 33 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 34 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 35 */ 36 37 #ifndef __DWC2_HW_H__ 38 #define __DWC2_HW_H__ 39 40 #define HSOTG_REG(x) (x) 41 42 #define GOTGCTL HSOTG_REG(0x000) 43 #define GOTGCTL_CHIRPEN BIT(27) 44 #define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22) 45 #define GOTGCTL_MULT_VALID_BC_SHIFT 22 46 #define GOTGCTL_OTGVER BIT(20) 47 #define GOTGCTL_BSESVLD BIT(19) 48 #define GOTGCTL_ASESVLD BIT(18) 49 #define GOTGCTL_DBNC_SHORT BIT(17) 50 #define GOTGCTL_CONID_B BIT(16) 51 #define GOTGCTL_DBNCE_FLTR_BYPASS BIT(15) 52 #define GOTGCTL_DEVHNPEN BIT(11) 53 #define GOTGCTL_HSTSETHNPEN BIT(10) 54 #define GOTGCTL_HNPREQ BIT(9) 55 #define GOTGCTL_HSTNEGSCS BIT(8) 56 #define GOTGCTL_SESREQ BIT(1) 57 #define GOTGCTL_SESREQSCS BIT(0) 58 59 #define GOTGINT HSOTG_REG(0x004) 60 #define GOTGINT_DBNCE_DONE BIT(19) 61 #define GOTGINT_A_DEV_TOUT_CHG BIT(18) 62 #define GOTGINT_HST_NEG_DET BIT(17) 63 #define GOTGINT_HST_NEG_SUC_STS_CHNG BIT(9) 64 #define GOTGINT_SES_REQ_SUC_STS_CHNG BIT(8) 65 #define GOTGINT_SES_END_DET BIT(2) 66 67 #define GAHBCFG HSOTG_REG(0x008) 68 #define GAHBCFG_AHB_SINGLE BIT(23) 69 #define GAHBCFG_NOTI_ALL_DMA_WRIT BIT(22) 70 #define GAHBCFG_REM_MEM_SUPP BIT(21) 71 #define GAHBCFG_P_TXF_EMP_LVL BIT(8) 72 #define GAHBCFG_NP_TXF_EMP_LVL BIT(7) 73 #define GAHBCFG_DMA_EN BIT(5) 74 #define GAHBCFG_HBSTLEN_MASK (0xf << 1) 75 #define GAHBCFG_HBSTLEN_SHIFT 1 76 #define GAHBCFG_HBSTLEN_SINGLE 0 77 #define GAHBCFG_HBSTLEN_INCR 1 78 #define GAHBCFG_HBSTLEN_INCR4 3 79 #define GAHBCFG_HBSTLEN_INCR8 5 80 #define GAHBCFG_HBSTLEN_INCR16 7 81 #define GAHBCFG_GLBL_INTR_EN BIT(0) 82 #define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \ 83 GAHBCFG_NP_TXF_EMP_LVL | \ 84 GAHBCFG_DMA_EN | \ 85 GAHBCFG_GLBL_INTR_EN) 86 87 #define GUSBCFG HSOTG_REG(0x00C) 88 #define GUSBCFG_FORCEDEVMODE BIT(30) 89 #define GUSBCFG_FORCEHOSTMODE BIT(29) 90 #define GUSBCFG_TXENDDELAY BIT(28) 91 #define GUSBCFG_ICTRAFFICPULLREMOVE BIT(27) 92 #define GUSBCFG_ICUSBCAP BIT(26) 93 #define GUSBCFG_ULPI_INT_PROT_DIS BIT(25) 94 #define GUSBCFG_INDICATORPASSTHROUGH BIT(24) 95 #define GUSBCFG_INDICATORCOMPLEMENT BIT(23) 96 #define GUSBCFG_TERMSELDLPULSE BIT(22) 97 #define GUSBCFG_ULPI_INT_VBUS_IND BIT(21) 98 #define GUSBCFG_ULPI_EXT_VBUS_DRV BIT(20) 99 #define GUSBCFG_ULPI_CLK_SUSP_M BIT(19) 100 #define GUSBCFG_ULPI_AUTO_RES BIT(18) 101 #define GUSBCFG_ULPI_FS_LS BIT(17) 102 #define GUSBCFG_OTG_UTMI_FS_SEL BIT(16) 103 #define GUSBCFG_PHY_LP_CLK_SEL BIT(15) 104 #define GUSBCFG_USBTRDTIM_MASK (0xf << 10) 105 #define GUSBCFG_USBTRDTIM_SHIFT 10 106 #define GUSBCFG_HNPCAP BIT(9) 107 #define GUSBCFG_SRPCAP BIT(8) 108 #define GUSBCFG_DDRSEL BIT(7) 109 #define GUSBCFG_PHYSEL BIT(6) 110 #define GUSBCFG_FSINTF BIT(5) 111 #define GUSBCFG_ULPI_UTMI_SEL BIT(4) 112 #define GUSBCFG_PHYIF16 BIT(3) 113 #define GUSBCFG_PHYIF8 (0 << 3) 114 #define GUSBCFG_TOUTCAL_MASK (0x7 << 0) 115 #define GUSBCFG_TOUTCAL_SHIFT 0 116 #define GUSBCFG_TOUTCAL_LIMIT 0x7 117 #define GUSBCFG_TOUTCAL(_x) ((_x) << 0) 118 119 #define GRSTCTL HSOTG_REG(0x010) 120 #define GRSTCTL_AHBIDLE BIT(31) 121 #define GRSTCTL_DMAREQ BIT(30) 122 #define GRSTCTL_TXFNUM_MASK (0x1f << 6) 123 #define GRSTCTL_TXFNUM_SHIFT 6 124 #define GRSTCTL_TXFNUM_LIMIT 0x1f 125 #define GRSTCTL_TXFNUM(_x) ((_x) << 6) 126 #define GRSTCTL_TXFFLSH BIT(5) 127 #define GRSTCTL_RXFFLSH BIT(4) 128 #define GRSTCTL_IN_TKNQ_FLSH BIT(3) 129 #define GRSTCTL_FRMCNTRRST BIT(2) 130 #define GRSTCTL_HSFTRST BIT(1) 131 #define GRSTCTL_CSFTRST BIT(0) 132 133 #define GINTSTS HSOTG_REG(0x014) 134 #define GINTMSK HSOTG_REG(0x018) 135 #define GINTSTS_WKUPINT BIT(31) 136 #define GINTSTS_SESSREQINT BIT(30) 137 #define GINTSTS_DISCONNINT BIT(29) 138 #define GINTSTS_CONIDSTSCHNG BIT(28) 139 #define GINTSTS_LPMTRANRCVD BIT(27) 140 #define GINTSTS_PTXFEMP BIT(26) 141 #define GINTSTS_HCHINT BIT(25) 142 #define GINTSTS_PRTINT BIT(24) 143 #define GINTSTS_RESETDET BIT(23) 144 #define GINTSTS_FET_SUSP BIT(22) 145 #define GINTSTS_INCOMPL_IP BIT(21) 146 #define GINTSTS_INCOMPL_SOOUT BIT(21) 147 #define GINTSTS_INCOMPL_SOIN BIT(20) 148 #define GINTSTS_OEPINT BIT(19) 149 #define GINTSTS_IEPINT BIT(18) 150 #define GINTSTS_EPMIS BIT(17) 151 #define GINTSTS_RESTOREDONE BIT(16) 152 #define GINTSTS_EOPF BIT(15) 153 #define GINTSTS_ISOUTDROP BIT(14) 154 #define GINTSTS_ENUMDONE BIT(13) 155 #define GINTSTS_USBRST BIT(12) 156 #define GINTSTS_USBSUSP BIT(11) 157 #define GINTSTS_ERLYSUSP BIT(10) 158 #define GINTSTS_I2CINT BIT(9) 159 #define GINTSTS_ULPI_CK_INT BIT(8) 160 #define GINTSTS_GOUTNAKEFF BIT(7) 161 #define GINTSTS_GINNAKEFF BIT(6) 162 #define GINTSTS_NPTXFEMP BIT(5) 163 #define GINTSTS_RXFLVL BIT(4) 164 #define GINTSTS_SOF BIT(3) 165 #define GINTSTS_OTGINT BIT(2) 166 #define GINTSTS_MODEMIS BIT(1) 167 #define GINTSTS_CURMODE_HOST BIT(0) 168 169 #define GRXSTSR HSOTG_REG(0x01C) 170 #define GRXSTSP HSOTG_REG(0x020) 171 #define GRXSTS_FN_MASK (0x7f << 25) 172 #define GRXSTS_FN_SHIFT 25 173 #define GRXSTS_PKTSTS_MASK (0xf << 17) 174 #define GRXSTS_PKTSTS_SHIFT 17 175 #define GRXSTS_PKTSTS_GLOBALOUTNAK 1 176 #define GRXSTS_PKTSTS_OUTRX 2 177 #define GRXSTS_PKTSTS_HCHIN 2 178 #define GRXSTS_PKTSTS_OUTDONE 3 179 #define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3 180 #define GRXSTS_PKTSTS_SETUPDONE 4 181 #define GRXSTS_PKTSTS_DATATOGGLEERR 5 182 #define GRXSTS_PKTSTS_SETUPRX 6 183 #define GRXSTS_PKTSTS_HCHHALTED 7 184 #define GRXSTS_HCHNUM_MASK (0xf << 0) 185 #define GRXSTS_HCHNUM_SHIFT 0 186 #define GRXSTS_DPID_MASK (0x3 << 15) 187 #define GRXSTS_DPID_SHIFT 15 188 #define GRXSTS_BYTECNT_MASK (0x7ff << 4) 189 #define GRXSTS_BYTECNT_SHIFT 4 190 #define GRXSTS_EPNUM_MASK (0xf << 0) 191 #define GRXSTS_EPNUM_SHIFT 0 192 193 #define GRXFSIZ HSOTG_REG(0x024) 194 #define GRXFSIZ_DEPTH_MASK (0xffff << 0) 195 #define GRXFSIZ_DEPTH_SHIFT 0 196 197 #define GNPTXFSIZ HSOTG_REG(0x028) 198 /* Use FIFOSIZE_* constants to access this register */ 199 200 #define GNPTXSTS HSOTG_REG(0x02C) 201 #define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24) 202 #define GNPTXSTS_NP_TXQ_TOP_SHIFT 24 203 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16) 204 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16 205 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff) 206 #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0) 207 #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0 208 #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff) 209 210 #define GI2CCTL HSOTG_REG(0x0030) 211 #define GI2CCTL_BSYDNE BIT(31) 212 #define GI2CCTL_RW BIT(30) 213 #define GI2CCTL_I2CDATSE0 BIT(28) 214 #define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26) 215 #define GI2CCTL_I2CDEVADDR_SHIFT 26 216 #define GI2CCTL_I2CSUSPCTL BIT(25) 217 #define GI2CCTL_ACK BIT(24) 218 #define GI2CCTL_I2CEN BIT(23) 219 #define GI2CCTL_ADDR_MASK (0x7f << 16) 220 #define GI2CCTL_ADDR_SHIFT 16 221 #define GI2CCTL_REGADDR_MASK (0xff << 8) 222 #define GI2CCTL_REGADDR_SHIFT 8 223 #define GI2CCTL_RWDATA_MASK (0xff << 0) 224 #define GI2CCTL_RWDATA_SHIFT 0 225 226 #define GPVNDCTL HSOTG_REG(0x0034) 227 #define GGPIO HSOTG_REG(0x0038) 228 #define GUID HSOTG_REG(0x003c) 229 #define GSNPSID HSOTG_REG(0x0040) 230 #define GHWCFG1 HSOTG_REG(0x0044) 231 232 #define GHWCFG2 HSOTG_REG(0x0048) 233 #define GHWCFG2_OTG_ENABLE_IC_USB BIT(31) 234 #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26) 235 #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26 236 #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24) 237 #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24 238 #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22) 239 #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22 240 #define GHWCFG2_MULTI_PROC_INT BIT(20) 241 #define GHWCFG2_DYNAMIC_FIFO BIT(19) 242 #define GHWCFG2_PERIO_EP_SUPPORTED BIT(18) 243 #define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14) 244 #define GHWCFG2_NUM_HOST_CHAN_SHIFT 14 245 #define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10) 246 #define GHWCFG2_NUM_DEV_EP_SHIFT 10 247 #define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8) 248 #define GHWCFG2_FS_PHY_TYPE_SHIFT 8 249 #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0 250 #define GHWCFG2_FS_PHY_TYPE_DEDICATED 1 251 #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2 252 #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3 253 #define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6) 254 #define GHWCFG2_HS_PHY_TYPE_SHIFT 6 255 #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0 256 #define GHWCFG2_HS_PHY_TYPE_UTMI 1 257 #define GHWCFG2_HS_PHY_TYPE_ULPI 2 258 #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3 259 #define GHWCFG2_POINT2POINT BIT(5) 260 #define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3) 261 #define GHWCFG2_ARCHITECTURE_SHIFT 3 262 #define GHWCFG2_SLAVE_ONLY_ARCH 0 263 #define GHWCFG2_EXT_DMA_ARCH 1 264 #define GHWCFG2_INT_DMA_ARCH 2 265 #define GHWCFG2_OP_MODE_MASK (0x7 << 0) 266 #define GHWCFG2_OP_MODE_SHIFT 0 267 #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0 268 #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1 269 #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2 270 #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3 271 #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4 272 #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5 273 #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6 274 #define GHWCFG2_OP_MODE_UNDEFINED 7 275 276 #define GHWCFG3 HSOTG_REG(0x004c) 277 #define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16) 278 #define GHWCFG3_DFIFO_DEPTH_SHIFT 16 279 #define GHWCFG3_OTG_LPM_EN BIT(15) 280 #define GHWCFG3_BC_SUPPORT BIT(14) 281 #define GHWCFG3_OTG_ENABLE_HSIC BIT(13) 282 #define GHWCFG3_ADP_SUPP BIT(12) 283 #define GHWCFG3_SYNCH_RESET_TYPE BIT(11) 284 #define GHWCFG3_OPTIONAL_FEATURES BIT(10) 285 #define GHWCFG3_VENDOR_CTRL_IF BIT(9) 286 #define GHWCFG3_I2C BIT(8) 287 #define GHWCFG3_OTG_FUNC BIT(7) 288 #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4) 289 #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4 290 #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0) 291 #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0 292 293 #define GHWCFG4 HSOTG_REG(0x0050) 294 #define GHWCFG4_DESC_DMA_DYN BIT(31) 295 #define GHWCFG4_DESC_DMA BIT(30) 296 #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) 297 #define GHWCFG4_NUM_IN_EPS_SHIFT 26 298 #define GHWCFG4_DED_FIFO_EN BIT(25) 299 #define GHWCFG4_DED_FIFO_SHIFT 25 300 #define GHWCFG4_SESSION_END_FILT_EN BIT(24) 301 #define GHWCFG4_B_VALID_FILT_EN BIT(23) 302 #define GHWCFG4_A_VALID_FILT_EN BIT(22) 303 #define GHWCFG4_VBUS_VALID_FILT_EN BIT(21) 304 #define GHWCFG4_IDDIG_FILT_EN BIT(20) 305 #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16) 306 #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16 307 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14) 308 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14 309 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0 310 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1 311 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2 312 #define GHWCFG4_XHIBER BIT(7) 313 #define GHWCFG4_HIBER BIT(6) 314 #define GHWCFG4_MIN_AHB_FREQ BIT(5) 315 #define GHWCFG4_POWER_OPTIMIZ BIT(4) 316 #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0) 317 #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0 318 319 #define GLPMCFG HSOTG_REG(0x0054) 320 #define GLPMCFG_INV_SEL_HSIC BIT(31) 321 #define GLPMCFG_HSIC_CONNECT BIT(30) 322 #define GLPMCFG_RETRY_COUNT_STS_MASK (0x7 << 25) 323 #define GLPMCFG_RETRY_COUNT_STS_SHIFT 25 324 #define GLPMCFG_SEND_LPM BIT(24) 325 #define GLPMCFG_RETRY_COUNT_MASK (0x7 << 21) 326 #define GLPMCFG_RETRY_COUNT_SHIFT 21 327 #define GLPMCFG_LPM_CHAN_INDEX_MASK (0xf << 17) 328 #define GLPMCFG_LPM_CHAN_INDEX_SHIFT 17 329 #define GLPMCFG_SLEEP_STATE_RESUMEOK BIT(16) 330 #define GLPMCFG_PRT_SLEEP_STS BIT(15) 331 #define GLPMCFG_LPM_RESP_MASK (0x3 << 13) 332 #define GLPMCFG_LPM_RESP_SHIFT 13 333 #define GLPMCFG_HIRD_THRES_MASK (0x1f << 8) 334 #define GLPMCFG_HIRD_THRES_SHIFT 8 335 #define GLPMCFG_HIRD_THRES_EN (0x10 << 8) 336 #define GLPMCFG_EN_UTMI_SLEEP BIT(7) 337 #define GLPMCFG_REM_WKUP_EN BIT(6) 338 #define GLPMCFG_HIRD_MASK (0xf << 2) 339 #define GLPMCFG_HIRD_SHIFT 2 340 #define GLPMCFG_APPL_RESP BIT(1) 341 #define GLPMCFG_LPM_CAP_EN BIT(0) 342 343 #define GPWRDN HSOTG_REG(0x0058) 344 #define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24) 345 #define GPWRDN_MULT_VAL_ID_BC_SHIFT 24 346 #define GPWRDN_ADP_INT BIT(23) 347 #define GPWRDN_BSESSVLD BIT(22) 348 #define GPWRDN_IDSTS BIT(21) 349 #define GPWRDN_LINESTATE_MASK (0x3 << 19) 350 #define GPWRDN_LINESTATE_SHIFT 19 351 #define GPWRDN_STS_CHGINT_MSK BIT(18) 352 #define GPWRDN_STS_CHGINT BIT(17) 353 #define GPWRDN_SRP_DET_MSK BIT(16) 354 #define GPWRDN_SRP_DET BIT(15) 355 #define GPWRDN_CONNECT_DET_MSK BIT(14) 356 #define GPWRDN_CONNECT_DET BIT(13) 357 #define GPWRDN_DISCONN_DET_MSK BIT(12) 358 #define GPWRDN_DISCONN_DET BIT(11) 359 #define GPWRDN_RST_DET_MSK BIT(10) 360 #define GPWRDN_RST_DET BIT(9) 361 #define GPWRDN_LNSTSCHG_MSK BIT(8) 362 #define GPWRDN_LNSTSCHG BIT(7) 363 #define GPWRDN_DIS_VBUS BIT(6) 364 #define GPWRDN_PWRDNSWTCH BIT(5) 365 #define GPWRDN_PWRDNRSTN BIT(4) 366 #define GPWRDN_PWRDNCLMP BIT(3) 367 #define GPWRDN_RESTORE BIT(2) 368 #define GPWRDN_PMUACTV BIT(1) 369 #define GPWRDN_PMUINTSEL BIT(0) 370 371 #define GDFIFOCFG HSOTG_REG(0x005c) 372 #define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16) 373 #define GDFIFOCFG_EPINFOBASE_SHIFT 16 374 #define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0) 375 #define GDFIFOCFG_GDFIFOCFG_SHIFT 0 376 377 #define ADPCTL HSOTG_REG(0x0060) 378 #define ADPCTL_AR_MASK (0x3 << 27) 379 #define ADPCTL_AR_SHIFT 27 380 #define ADPCTL_ADP_TMOUT_INT_MSK BIT(26) 381 #define ADPCTL_ADP_SNS_INT_MSK BIT(25) 382 #define ADPCTL_ADP_PRB_INT_MSK BIT(24) 383 #define ADPCTL_ADP_TMOUT_INT BIT(23) 384 #define ADPCTL_ADP_SNS_INT BIT(22) 385 #define ADPCTL_ADP_PRB_INT BIT(21) 386 #define ADPCTL_ADPENA BIT(20) 387 #define ADPCTL_ADPRES BIT(19) 388 #define ADPCTL_ENASNS BIT(18) 389 #define ADPCTL_ENAPRB BIT(17) 390 #define ADPCTL_RTIM_MASK (0x7ff << 6) 391 #define ADPCTL_RTIM_SHIFT 6 392 #define ADPCTL_PRB_PER_MASK (0x3 << 4) 393 #define ADPCTL_PRB_PER_SHIFT 4 394 #define ADPCTL_PRB_DELTA_MASK (0x3 << 2) 395 #define ADPCTL_PRB_DELTA_SHIFT 2 396 #define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0) 397 #define ADPCTL_PRB_DSCHRG_SHIFT 0 398 399 #define HPTXFSIZ HSOTG_REG(0x100) 400 /* Use FIFOSIZE_* constants to access this register */ 401 402 #define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4)) 403 /* Use FIFOSIZE_* constants to access this register */ 404 405 /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */ 406 #define FIFOSIZE_DEPTH_MASK (0xffff << 16) 407 #define FIFOSIZE_DEPTH_SHIFT 16 408 #define FIFOSIZE_STARTADDR_MASK (0xffff << 0) 409 #define FIFOSIZE_STARTADDR_SHIFT 0 410 #define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff) 411 412 /* Device mode registers */ 413 414 #define DCFG HSOTG_REG(0x800) 415 #define DCFG_DESCDMA_EN BIT(23) 416 #define DCFG_EPMISCNT_MASK (0x1f << 18) 417 #define DCFG_EPMISCNT_SHIFT 18 418 #define DCFG_EPMISCNT_LIMIT 0x1f 419 #define DCFG_EPMISCNT(_x) ((_x) << 18) 420 #define DCFG_PERFRINT_MASK (0x3 << 11) 421 #define DCFG_PERFRINT_SHIFT 11 422 #define DCFG_PERFRINT_LIMIT 0x3 423 #define DCFG_PERFRINT(_x) ((_x) << 11) 424 #define DCFG_DEVADDR_MASK (0x7f << 4) 425 #define DCFG_DEVADDR_SHIFT 4 426 #define DCFG_DEVADDR_LIMIT 0x7f 427 #define DCFG_DEVADDR(_x) ((_x) << 4) 428 #define DCFG_NZ_STS_OUT_HSHK BIT(2) 429 #define DCFG_DEVSPD_MASK (0x3 << 0) 430 #define DCFG_DEVSPD_SHIFT 0 431 #define DCFG_DEVSPD_HS 0 432 #define DCFG_DEVSPD_FS 1 433 #define DCFG_DEVSPD_LS 2 434 #define DCFG_DEVSPD_FS48 3 435 436 #define DCTL HSOTG_REG(0x804) 437 #define DCTL_PWRONPRGDONE BIT(11) 438 #define DCTL_CGOUTNAK BIT(10) 439 #define DCTL_SGOUTNAK BIT(9) 440 #define DCTL_CGNPINNAK BIT(8) 441 #define DCTL_SGNPINNAK BIT(7) 442 #define DCTL_TSTCTL_MASK (0x7 << 4) 443 #define DCTL_TSTCTL_SHIFT 4 444 #define DCTL_GOUTNAKSTS BIT(3) 445 #define DCTL_GNPINNAKSTS BIT(2) 446 #define DCTL_SFTDISCON BIT(1) 447 #define DCTL_RMTWKUPSIG BIT(0) 448 449 #define DSTS HSOTG_REG(0x808) 450 #define DSTS_SOFFN_MASK (0x3fff << 8) 451 #define DSTS_SOFFN_SHIFT 8 452 #define DSTS_SOFFN_LIMIT 0x3fff 453 #define DSTS_SOFFN(_x) ((_x) << 8) 454 #define DSTS_ERRATICERR BIT(3) 455 #define DSTS_ENUMSPD_MASK (0x3 << 1) 456 #define DSTS_ENUMSPD_SHIFT 1 457 #define DSTS_ENUMSPD_HS 0 458 #define DSTS_ENUMSPD_FS 1 459 #define DSTS_ENUMSPD_LS 2 460 #define DSTS_ENUMSPD_FS48 3 461 #define DSTS_SUSPSTS BIT(0) 462 463 #define DIEPMSK HSOTG_REG(0x810) 464 #define DIEPMSK_NAKMSK BIT(13) 465 #define DIEPMSK_BNAININTRMSK BIT(9) 466 #define DIEPMSK_TXFIFOUNDRNMSK BIT(8) 467 #define DIEPMSK_TXFIFOEMPTY BIT(7) 468 #define DIEPMSK_INEPNAKEFFMSK BIT(6) 469 #define DIEPMSK_INTKNEPMISMSK BIT(5) 470 #define DIEPMSK_INTKNTXFEMPMSK BIT(4) 471 #define DIEPMSK_TIMEOUTMSK BIT(3) 472 #define DIEPMSK_AHBERRMSK BIT(2) 473 #define DIEPMSK_EPDISBLDMSK BIT(1) 474 #define DIEPMSK_XFERCOMPLMSK BIT(0) 475 476 #define DOEPMSK HSOTG_REG(0x814) 477 #define DOEPMSK_BNAMSK BIT(9) 478 #define DOEPMSK_BACK2BACKSETUP BIT(6) 479 #define DOEPMSK_STSPHSERCVDMSK BIT(5) 480 #define DOEPMSK_OUTTKNEPDISMSK BIT(4) 481 #define DOEPMSK_SETUPMSK BIT(3) 482 #define DOEPMSK_AHBERRMSK BIT(2) 483 #define DOEPMSK_EPDISBLDMSK BIT(1) 484 #define DOEPMSK_XFERCOMPLMSK BIT(0) 485 486 #define DAINT HSOTG_REG(0x818) 487 #define DAINTMSK HSOTG_REG(0x81C) 488 #define DAINT_OUTEP_SHIFT 16 489 #define DAINT_OUTEP(_x) (1 << ((_x) + 16)) 490 #define DAINT_INEP(_x) (1 << (_x)) 491 492 #define DTKNQR1 HSOTG_REG(0x820) 493 #define DTKNQR2 HSOTG_REG(0x824) 494 #define DTKNQR3 HSOTG_REG(0x830) 495 #define DTKNQR4 HSOTG_REG(0x834) 496 #define DIEPEMPMSK HSOTG_REG(0x834) 497 498 #define DVBUSDIS HSOTG_REG(0x828) 499 #define DVBUSPULSE HSOTG_REG(0x82C) 500 501 #define DIEPCTL0 HSOTG_REG(0x900) 502 #define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20)) 503 504 #define DOEPCTL0 HSOTG_REG(0xB00) 505 #define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20)) 506 507 /* EP0 specialness: 508 * bits[29..28] - reserved (no SetD0PID, SetD1PID) 509 * bits[25..22] - should always be zero, this isn't a periodic endpoint 510 * bits[10..0] - MPS setting different for EP0 511 */ 512 #define D0EPCTL_MPS_MASK (0x3 << 0) 513 #define D0EPCTL_MPS_SHIFT 0 514 #define D0EPCTL_MPS_64 0 515 #define D0EPCTL_MPS_32 1 516 #define D0EPCTL_MPS_16 2 517 #define D0EPCTL_MPS_8 3 518 519 #define DXEPCTL_EPENA BIT(31) 520 #define DXEPCTL_EPDIS BIT(30) 521 #define DXEPCTL_SETD1PID BIT(29) 522 #define DXEPCTL_SETODDFR BIT(29) 523 #define DXEPCTL_SETD0PID BIT(28) 524 #define DXEPCTL_SETEVENFR BIT(28) 525 #define DXEPCTL_SNAK BIT(27) 526 #define DXEPCTL_CNAK BIT(26) 527 #define DXEPCTL_TXFNUM_MASK (0xf << 22) 528 #define DXEPCTL_TXFNUM_SHIFT 22 529 #define DXEPCTL_TXFNUM_LIMIT 0xf 530 #define DXEPCTL_TXFNUM(_x) ((_x) << 22) 531 #define DXEPCTL_STALL BIT(21) 532 #define DXEPCTL_SNP BIT(20) 533 #define DXEPCTL_EPTYPE_MASK (0x3 << 18) 534 #define DXEPCTL_EPTYPE_CONTROL (0x0 << 18) 535 #define DXEPCTL_EPTYPE_ISO (0x1 << 18) 536 #define DXEPCTL_EPTYPE_BULK (0x2 << 18) 537 #define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18) 538 539 #define DXEPCTL_NAKSTS BIT(17) 540 #define DXEPCTL_DPID BIT(16) 541 #define DXEPCTL_EOFRNUM BIT(16) 542 #define DXEPCTL_USBACTEP BIT(15) 543 #define DXEPCTL_NEXTEP_MASK (0xf << 11) 544 #define DXEPCTL_NEXTEP_SHIFT 11 545 #define DXEPCTL_NEXTEP_LIMIT 0xf 546 #define DXEPCTL_NEXTEP(_x) ((_x) << 11) 547 #define DXEPCTL_MPS_MASK (0x7ff << 0) 548 #define DXEPCTL_MPS_SHIFT 0 549 #define DXEPCTL_MPS_LIMIT 0x7ff 550 #define DXEPCTL_MPS(_x) ((_x) << 0) 551 552 #define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20)) 553 #define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20)) 554 #define DXEPINT_SETUP_RCVD BIT(15) 555 #define DXEPINT_NYETINTRPT BIT(14) 556 #define DXEPINT_NAKINTRPT BIT(13) 557 #define DXEPINT_BBLEERRINTRPT BIT(12) 558 #define DXEPINT_PKTDRPSTS BIT(11) 559 #define DXEPINT_BNAINTR BIT(9) 560 #define DXEPINT_TXFIFOUNDRN BIT(8) 561 #define DXEPINT_OUTPKTERR BIT(8) 562 #define DXEPINT_TXFEMP BIT(7) 563 #define DXEPINT_INEPNAKEFF BIT(6) 564 #define DXEPINT_BACK2BACKSETUP BIT(6) 565 #define DXEPINT_INTKNEPMIS BIT(5) 566 #define DXEPINT_STSPHSERCVD BIT(5) 567 #define DXEPINT_INTKNTXFEMP BIT(4) 568 #define DXEPINT_OUTTKNEPDIS BIT(4) 569 #define DXEPINT_TIMEOUT BIT(3) 570 #define DXEPINT_SETUP BIT(3) 571 #define DXEPINT_AHBERR BIT(2) 572 #define DXEPINT_EPDISBLD BIT(1) 573 #define DXEPINT_XFERCOMPL BIT(0) 574 575 #define DIEPTSIZ0 HSOTG_REG(0x910) 576 #define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19) 577 #define DIEPTSIZ0_PKTCNT_SHIFT 19 578 #define DIEPTSIZ0_PKTCNT_LIMIT 0x3 579 #define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19) 580 #define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 581 #define DIEPTSIZ0_XFERSIZE_SHIFT 0 582 #define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f 583 #define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0) 584 585 #define DOEPTSIZ0 HSOTG_REG(0xB10) 586 #define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29) 587 #define DOEPTSIZ0_SUPCNT_SHIFT 29 588 #define DOEPTSIZ0_SUPCNT_LIMIT 0x3 589 #define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29) 590 #define DOEPTSIZ0_PKTCNT BIT(19) 591 #define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 592 #define DOEPTSIZ0_XFERSIZE_SHIFT 0 593 594 #define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20)) 595 #define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20)) 596 #define DXEPTSIZ_MC_MASK (0x3 << 29) 597 #define DXEPTSIZ_MC_SHIFT 29 598 #define DXEPTSIZ_MC_LIMIT 0x3 599 #define DXEPTSIZ_MC(_x) ((_x) << 29) 600 #define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19) 601 #define DXEPTSIZ_PKTCNT_SHIFT 19 602 #define DXEPTSIZ_PKTCNT_LIMIT 0x3ff 603 #define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff) 604 #define DXEPTSIZ_PKTCNT(_x) ((_x) << 19) 605 #define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0) 606 #define DXEPTSIZ_XFERSIZE_SHIFT 0 607 #define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff 608 #define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff) 609 #define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0) 610 611 #define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20)) 612 #define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20)) 613 614 #define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20)) 615 616 #define PCGCTL HSOTG_REG(0x0e00) 617 #define PCGCTL_IF_DEV_MODE BIT(31) 618 #define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29) 619 #define PCGCTL_P2HD_PRT_SPD_SHIFT 29 620 #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27) 621 #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27 622 #define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20) 623 #define PCGCTL_MAC_DEV_ADDR_SHIFT 20 624 #define PCGCTL_MAX_TERMSEL BIT(19) 625 #define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17) 626 #define PCGCTL_MAX_XCVRSELECT_SHIFT 17 627 #define PCGCTL_PORT_POWER BIT(16) 628 #define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14) 629 #define PCGCTL_PRT_CLK_SEL_SHIFT 14 630 #define PCGCTL_ESS_REG_RESTORED BIT(13) 631 #define PCGCTL_EXTND_HIBER_SWITCH BIT(12) 632 #define PCGCTL_EXTND_HIBER_PWRCLMP BIT(11) 633 #define PCGCTL_ENBL_EXTND_HIBER BIT(10) 634 #define PCGCTL_RESTOREMODE BIT(9) 635 #define PCGCTL_RESETAFTSUSP BIT(8) 636 #define PCGCTL_DEEP_SLEEP BIT(7) 637 #define PCGCTL_PHY_IN_SLEEP BIT(6) 638 #define PCGCTL_ENBL_SLEEP_GATING BIT(5) 639 #define PCGCTL_RSTPDWNMODULE BIT(3) 640 #define PCGCTL_PWRCLMP BIT(2) 641 #define PCGCTL_GATEHCLK BIT(1) 642 #define PCGCTL_STOPPCLK BIT(0) 643 644 #define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000)) 645 646 /* Host Mode Registers */ 647 648 #define HCFG HSOTG_REG(0x0400) 649 #define HCFG_MODECHTIMEN BIT(31) 650 #define HCFG_PERSCHEDENA BIT(26) 651 #define HCFG_FRLISTEN_MASK (0x3 << 24) 652 #define HCFG_FRLISTEN_SHIFT 24 653 #define HCFG_FRLISTEN_8 (0 << 24) 654 #define FRLISTEN_8_SIZE 8 655 #define HCFG_FRLISTEN_16 BIT(24) 656 #define FRLISTEN_16_SIZE 16 657 #define HCFG_FRLISTEN_32 (2 << 24) 658 #define FRLISTEN_32_SIZE 32 659 #define HCFG_FRLISTEN_64 (3 << 24) 660 #define FRLISTEN_64_SIZE 64 661 #define HCFG_DESCDMA BIT(23) 662 #define HCFG_RESVALID_MASK (0xff << 8) 663 #define HCFG_RESVALID_SHIFT 8 664 #define HCFG_ENA32KHZ BIT(7) 665 #define HCFG_FSLSSUPP BIT(2) 666 #define HCFG_FSLSPCLKSEL_MASK (0x3 << 0) 667 #define HCFG_FSLSPCLKSEL_SHIFT 0 668 #define HCFG_FSLSPCLKSEL_30_60_MHZ 0 669 #define HCFG_FSLSPCLKSEL_48_MHZ 1 670 #define HCFG_FSLSPCLKSEL_6_MHZ 2 671 672 #define HFIR HSOTG_REG(0x0404) 673 #define HFIR_FRINT_MASK (0xffff << 0) 674 #define HFIR_FRINT_SHIFT 0 675 #define HFIR_RLDCTRL BIT(16) 676 677 #define HFNUM HSOTG_REG(0x0408) 678 #define HFNUM_FRREM_MASK (0xffff << 16) 679 #define HFNUM_FRREM_SHIFT 16 680 #define HFNUM_FRNUM_MASK (0xffff << 0) 681 #define HFNUM_FRNUM_SHIFT 0 682 #define HFNUM_MAX_FRNUM 0x3fff 683 684 #define HPTXSTS HSOTG_REG(0x0410) 685 #define TXSTS_QTOP_ODD BIT(31) 686 #define TXSTS_QTOP_CHNEP_MASK (0xf << 27) 687 #define TXSTS_QTOP_CHNEP_SHIFT 27 688 #define TXSTS_QTOP_TOKEN_MASK (0x3 << 25) 689 #define TXSTS_QTOP_TOKEN_SHIFT 25 690 #define TXSTS_QTOP_TERMINATE BIT(24) 691 #define TXSTS_QSPCAVAIL_MASK (0xff << 16) 692 #define TXSTS_QSPCAVAIL_SHIFT 16 693 #define TXSTS_FSPCAVAIL_MASK (0xffff << 0) 694 #define TXSTS_FSPCAVAIL_SHIFT 0 695 696 #define HAINT HSOTG_REG(0x0414) 697 #define HAINTMSK HSOTG_REG(0x0418) 698 #define HFLBADDR HSOTG_REG(0x041c) 699 700 #define HPRT0 HSOTG_REG(0x0440) 701 #define HPRT0_SPD_MASK (0x3 << 17) 702 #define HPRT0_SPD_SHIFT 17 703 #define HPRT0_SPD_HIGH_SPEED 0 704 #define HPRT0_SPD_FULL_SPEED 1 705 #define HPRT0_SPD_LOW_SPEED 2 706 #define HPRT0_TSTCTL_MASK (0xf << 13) 707 #define HPRT0_TSTCTL_SHIFT 13 708 #define HPRT0_PWR BIT(12) 709 #define HPRT0_LNSTS_MASK (0x3 << 10) 710 #define HPRT0_LNSTS_SHIFT 10 711 #define HPRT0_RST BIT(8) 712 #define HPRT0_SUSP BIT(7) 713 #define HPRT0_RES BIT(6) 714 #define HPRT0_OVRCURRCHG BIT(5) 715 #define HPRT0_OVRCURRACT BIT(4) 716 #define HPRT0_ENACHG BIT(3) 717 #define HPRT0_ENA BIT(2) 718 #define HPRT0_CONNDET BIT(1) 719 #define HPRT0_CONNSTS BIT(0) 720 721 #define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch)) 722 #define HCCHAR_CHENA BIT(31) 723 #define HCCHAR_CHDIS BIT(30) 724 #define HCCHAR_ODDFRM BIT(29) 725 #define HCCHAR_DEVADDR_MASK (0x7f << 22) 726 #define HCCHAR_DEVADDR_SHIFT 22 727 #define HCCHAR_MULTICNT_MASK (0x3 << 20) 728 #define HCCHAR_MULTICNT_SHIFT 20 729 #define HCCHAR_EPTYPE_MASK (0x3 << 18) 730 #define HCCHAR_EPTYPE_SHIFT 18 731 #define HCCHAR_LSPDDEV BIT(17) 732 #define HCCHAR_EPDIR BIT(15) 733 #define HCCHAR_EPNUM_MASK (0xf << 11) 734 #define HCCHAR_EPNUM_SHIFT 11 735 #define HCCHAR_MPS_MASK (0x7ff << 0) 736 #define HCCHAR_MPS_SHIFT 0 737 738 #define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch)) 739 #define HCSPLT_SPLTENA BIT(31) 740 #define HCSPLT_COMPSPLT BIT(16) 741 #define HCSPLT_XACTPOS_MASK (0x3 << 14) 742 #define HCSPLT_XACTPOS_SHIFT 14 743 #define HCSPLT_XACTPOS_MID 0 744 #define HCSPLT_XACTPOS_END 1 745 #define HCSPLT_XACTPOS_BEGIN 2 746 #define HCSPLT_XACTPOS_ALL 3 747 #define HCSPLT_HUBADDR_MASK (0x7f << 7) 748 #define HCSPLT_HUBADDR_SHIFT 7 749 #define HCSPLT_PRTADDR_MASK (0x7f << 0) 750 #define HCSPLT_PRTADDR_SHIFT 0 751 752 #define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch)) 753 #define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch)) 754 #define HCINTMSK_RESERVED14_31 (0x3ffff << 14) 755 #define HCINTMSK_FRM_LIST_ROLL BIT(13) 756 #define HCINTMSK_XCS_XACT BIT(12) 757 #define HCINTMSK_BNA BIT(11) 758 #define HCINTMSK_DATATGLERR BIT(10) 759 #define HCINTMSK_FRMOVRUN BIT(9) 760 #define HCINTMSK_BBLERR BIT(8) 761 #define HCINTMSK_XACTERR BIT(7) 762 #define HCINTMSK_NYET BIT(6) 763 #define HCINTMSK_ACK BIT(5) 764 #define HCINTMSK_NAK BIT(4) 765 #define HCINTMSK_STALL BIT(3) 766 #define HCINTMSK_AHBERR BIT(2) 767 #define HCINTMSK_CHHLTD BIT(1) 768 #define HCINTMSK_XFERCOMPL BIT(0) 769 770 #define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch)) 771 #define TSIZ_DOPNG BIT(31) 772 #define TSIZ_SC_MC_PID_MASK (0x3 << 29) 773 #define TSIZ_SC_MC_PID_SHIFT 29 774 #define TSIZ_SC_MC_PID_DATA0 0 775 #define TSIZ_SC_MC_PID_DATA2 1 776 #define TSIZ_SC_MC_PID_DATA1 2 777 #define TSIZ_SC_MC_PID_MDATA 3 778 #define TSIZ_SC_MC_PID_SETUP 3 779 #define TSIZ_PKTCNT_MASK (0x3ff << 19) 780 #define TSIZ_PKTCNT_SHIFT 19 781 #define TSIZ_NTD_MASK (0xff << 8) 782 #define TSIZ_NTD_SHIFT 8 783 #define TSIZ_SCHINFO_MASK (0xff << 0) 784 #define TSIZ_SCHINFO_SHIFT 0 785 #define TSIZ_XFERSIZE_MASK (0x7ffff << 0) 786 #define TSIZ_XFERSIZE_SHIFT 0 787 788 #define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch)) 789 790 #define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch)) 791 792 #define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch)) 793 794 /** 795 * struct dwc2_dma_desc - DMA descriptor structure, 796 * used for both host and gadget modes 797 * 798 * @status: DMA descriptor status quadlet 799 * @buf: DMA descriptor data buffer pointer 800 * 801 * DMA Descriptor structure contains two quadlets: 802 * Status quadlet and Data buffer pointer. 803 */ 804 struct dwc2_dma_desc { 805 u32 status; 806 u32 buf; 807 } __packed; 808 809 /* Host Mode DMA descriptor status quadlet */ 810 811 #define HOST_DMA_A BIT(31) 812 #define HOST_DMA_STS_MASK (0x3 << 28) 813 #define HOST_DMA_STS_SHIFT 28 814 #define HOST_DMA_STS_PKTERR BIT(28) 815 #define HOST_DMA_EOL BIT(26) 816 #define HOST_DMA_IOC BIT(25) 817 #define HOST_DMA_SUP BIT(24) 818 #define HOST_DMA_ALT_QTD BIT(23) 819 #define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17) 820 #define HOST_DMA_QTD_OFFSET_SHIFT 17 821 #define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0) 822 #define HOST_DMA_ISOC_NBYTES_SHIFT 0 823 #define HOST_DMA_NBYTES_MASK (0x1ffff << 0) 824 #define HOST_DMA_NBYTES_SHIFT 0 825 #define HOST_DMA_NBYTES_LIMIT 131071 826 827 /* Device Mode DMA descriptor status quadlet */ 828 829 #define DEV_DMA_BUFF_STS_MASK (0x3 << 30) 830 #define DEV_DMA_BUFF_STS_SHIFT 30 831 #define DEV_DMA_BUFF_STS_HREADY 0 832 #define DEV_DMA_BUFF_STS_DMABUSY 1 833 #define DEV_DMA_BUFF_STS_DMADONE 2 834 #define DEV_DMA_BUFF_STS_HBUSY 3 835 #define DEV_DMA_STS_MASK (0x3 << 28) 836 #define DEV_DMA_STS_SHIFT 28 837 #define DEV_DMA_STS_SUCC 0 838 #define DEV_DMA_STS_BUFF_FLUSH 1 839 #define DEV_DMA_STS_BUFF_ERR 3 840 #define DEV_DMA_L BIT(27) 841 #define DEV_DMA_SHORT BIT(26) 842 #define DEV_DMA_IOC BIT(25) 843 #define DEV_DMA_SR BIT(24) 844 #define DEV_DMA_MTRF BIT(23) 845 #define DEV_DMA_ISOC_PID_MASK (0x3 << 23) 846 #define DEV_DMA_ISOC_PID_SHIFT 23 847 #define DEV_DMA_ISOC_PID_DATA0 0 848 #define DEV_DMA_ISOC_PID_DATA2 1 849 #define DEV_DMA_ISOC_PID_DATA1 2 850 #define DEV_DMA_ISOC_PID_MDATA 3 851 #define DEV_DMA_ISOC_FRNUM_MASK (0x7ff << 12) 852 #define DEV_DMA_ISOC_FRNUM_SHIFT 12 853 #define DEV_DMA_ISOC_TX_NBYTES_MASK (0xfff << 0) 854 #define DEV_DMA_ISOC_TX_NBYTES_LIMIT 0xfff 855 #define DEV_DMA_ISOC_RX_NBYTES_MASK (0x7ff << 0) 856 #define DEV_DMA_ISOC_RX_NBYTES_LIMIT 0x7ff 857 #define DEV_DMA_ISOC_NBYTES_SHIFT 0 858 #define DEV_DMA_NBYTES_MASK (0xffff << 0) 859 #define DEV_DMA_NBYTES_SHIFT 0 860 #define DEV_DMA_NBYTES_LIMIT 0xffff 861 862 #define MAX_DMA_DESC_NUM_GENERIC 64 863 #define MAX_DMA_DESC_NUM_HS_ISOC 256 864 865 #endif /* __DWC2_HW_H__ */ 866