1 /* 2 * Cadence UART driver (found in Xilinx Zynq) 3 * 4 * 2011 - 2014 (C) Xilinx Inc. 5 * 6 * This program is free software; you can redistribute it 7 * and/or modify it under the terms of the GNU General Public 8 * License as published by the Free Software Foundation; 9 * either version 2 of the License, or (at your option) any 10 * later version. 11 * 12 * This driver has originally been pushed by Xilinx using a Zynq-branding. This 13 * still shows in the naming of this file, the kconfig symbols and some symbols 14 * in the code. 15 */ 16 17 #if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) 18 #define SUPPORT_SYSRQ 19 #endif 20 21 #include <linux/platform_device.h> 22 #include <linux/serial.h> 23 #include <linux/console.h> 24 #include <linux/serial_core.h> 25 #include <linux/slab.h> 26 #include <linux/tty.h> 27 #include <linux/tty_flip.h> 28 #include <linux/clk.h> 29 #include <linux/irq.h> 30 #include <linux/io.h> 31 #include <linux/of.h> 32 #include <linux/module.h> 33 34 #define CDNS_UART_TTY_NAME "ttyPS" 35 #define CDNS_UART_NAME "xuartps" 36 #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */ 37 #define CDNS_UART_MINOR 0 /* works best with devtmpfs */ 38 #define CDNS_UART_NR_PORTS 2 39 #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */ 40 #define CDNS_UART_REGISTER_SPACE 0xFFF 41 42 #define cdns_uart_readl(offset) ioread32(port->membase + offset) 43 #define cdns_uart_writel(val, offset) iowrite32(val, port->membase + offset) 44 45 /* Rx Trigger level */ 46 static int rx_trigger_level = 56; 47 module_param(rx_trigger_level, uint, S_IRUGO); 48 MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes"); 49 50 /* Rx Timeout */ 51 static int rx_timeout = 10; 52 module_param(rx_timeout, uint, S_IRUGO); 53 MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255"); 54 55 /* Register offsets for the UART. */ 56 #define CDNS_UART_CR_OFFSET 0x00 /* Control Register */ 57 #define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */ 58 #define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */ 59 #define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */ 60 #define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */ 61 #define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */ 62 #define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */ 63 #define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */ 64 #define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */ 65 #define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */ 66 #define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */ 67 #define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */ 68 #define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */ 69 #define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */ 70 #define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */ 71 #define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */ 72 #define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */ 73 #define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */ 74 75 /* Control Register Bit Definitions */ 76 #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */ 77 #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */ 78 #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */ 79 #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */ 80 #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */ 81 #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */ 82 #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */ 83 #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */ 84 #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */ 85 86 /* 87 * Mode Register: 88 * The mode register (MR) defines the mode of transfer as well as the data 89 * format. If this register is modified during transmission or reception, 90 * data validity cannot be guaranteed. 91 */ 92 #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */ 93 #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */ 94 #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */ 95 96 #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */ 97 #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */ 98 99 #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */ 100 #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */ 101 #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */ 102 #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */ 103 #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */ 104 105 #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */ 106 #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */ 107 #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */ 108 109 /* 110 * Interrupt Registers: 111 * Interrupt control logic uses the interrupt enable register (IER) and the 112 * interrupt disable register (IDR) to set the value of the bits in the 113 * interrupt mask register (IMR). The IMR determines whether to pass an 114 * interrupt to the interrupt status register (ISR). 115 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an 116 * interrupt. IMR and ISR are read only, and IER and IDR are write only. 117 * Reading either IER or IDR returns 0x00. 118 * All four registers have the same bit definitions. 119 */ 120 #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */ 121 #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */ 122 #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */ 123 #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */ 124 #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */ 125 #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */ 126 #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */ 127 #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */ 128 #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */ 129 #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */ 130 #define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */ 131 132 /* Goes in read_status_mask for break detection as the HW doesn't do it*/ 133 #define CDNS_UART_IXR_BRK 0x80000000 134 135 /* 136 * Channel Status Register: 137 * The channel status register (CSR) is provided to enable the control logic 138 * to monitor the status of bits in the channel interrupt status register, 139 * even if these are masked out by the interrupt mask register. 140 */ 141 #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */ 142 #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */ 143 #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */ 144 #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */ 145 146 /* baud dividers min/max values */ 147 #define CDNS_UART_BDIV_MIN 4 148 #define CDNS_UART_BDIV_MAX 255 149 #define CDNS_UART_CD_MAX 65535 150 151 /** 152 * struct cdns_uart - device data 153 * @port: Pointer to the UART port 154 * @uartclk: Reference clock 155 * @pclk: APB clock 156 * @baud: Current baud rate 157 * @clk_rate_change_nb: Notifier block for clock changes 158 */ 159 struct cdns_uart { 160 struct uart_port *port; 161 struct clk *uartclk; 162 struct clk *pclk; 163 unsigned int baud; 164 struct notifier_block clk_rate_change_nb; 165 }; 166 #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \ 167 clk_rate_change_nb); 168 169 /** 170 * cdns_uart_isr - Interrupt handler 171 * @irq: Irq number 172 * @dev_id: Id of the port 173 * 174 * Return: IRQHANDLED 175 */ 176 static irqreturn_t cdns_uart_isr(int irq, void *dev_id) 177 { 178 struct uart_port *port = (struct uart_port *)dev_id; 179 unsigned long flags; 180 unsigned int isrstatus, numbytes; 181 unsigned int data; 182 char status = TTY_NORMAL; 183 184 spin_lock_irqsave(&port->lock, flags); 185 186 /* Read the interrupt status register to determine which 187 * interrupt(s) is/are active. 188 */ 189 isrstatus = cdns_uart_readl(CDNS_UART_ISR_OFFSET); 190 191 /* 192 * There is no hardware break detection, so we interpret framing 193 * error with all-zeros data as a break sequence. Most of the time, 194 * there's another non-zero byte at the end of the sequence. 195 */ 196 if (isrstatus & CDNS_UART_IXR_FRAMING) { 197 while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & 198 CDNS_UART_SR_RXEMPTY)) { 199 if (!cdns_uart_readl(CDNS_UART_FIFO_OFFSET)) { 200 port->read_status_mask |= CDNS_UART_IXR_BRK; 201 isrstatus &= ~CDNS_UART_IXR_FRAMING; 202 } 203 } 204 cdns_uart_writel(CDNS_UART_IXR_FRAMING, CDNS_UART_ISR_OFFSET); 205 } 206 207 /* drop byte with parity error if IGNPAR specified */ 208 if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY) 209 isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT); 210 211 isrstatus &= port->read_status_mask; 212 isrstatus &= ~port->ignore_status_mask; 213 214 if ((isrstatus & CDNS_UART_IXR_TOUT) || 215 (isrstatus & CDNS_UART_IXR_RXTRIG)) { 216 /* Receive Timeout Interrupt */ 217 while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & 218 CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) { 219 data = cdns_uart_readl(CDNS_UART_FIFO_OFFSET); 220 221 /* Non-NULL byte after BREAK is garbage (99%) */ 222 if (data && (port->read_status_mask & 223 CDNS_UART_IXR_BRK)) { 224 port->read_status_mask &= ~CDNS_UART_IXR_BRK; 225 port->icount.brk++; 226 if (uart_handle_break(port)) 227 continue; 228 } 229 230 #ifdef SUPPORT_SYSRQ 231 /* 232 * uart_handle_sysrq_char() doesn't work if 233 * spinlocked, for some reason 234 */ 235 if (port->sysrq) { 236 spin_unlock(&port->lock); 237 if (uart_handle_sysrq_char(port, 238 (unsigned char)data)) { 239 spin_lock(&port->lock); 240 continue; 241 } 242 spin_lock(&port->lock); 243 } 244 #endif 245 246 port->icount.rx++; 247 248 if (isrstatus & CDNS_UART_IXR_PARITY) { 249 port->icount.parity++; 250 status = TTY_PARITY; 251 } else if (isrstatus & CDNS_UART_IXR_FRAMING) { 252 port->icount.frame++; 253 status = TTY_FRAME; 254 } else if (isrstatus & CDNS_UART_IXR_OVERRUN) { 255 port->icount.overrun++; 256 } 257 258 uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN, 259 data, status); 260 } 261 spin_unlock(&port->lock); 262 tty_flip_buffer_push(&port->state->port); 263 spin_lock(&port->lock); 264 } 265 266 /* Dispatch an appropriate handler */ 267 if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) { 268 if (uart_circ_empty(&port->state->xmit)) { 269 cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, 270 CDNS_UART_IDR_OFFSET); 271 } else { 272 numbytes = port->fifosize; 273 /* Break if no more data available in the UART buffer */ 274 while (numbytes--) { 275 if (uart_circ_empty(&port->state->xmit)) 276 break; 277 /* Get the data from the UART circular buffer 278 * and write it to the cdns_uart's TX_FIFO 279 * register. 280 */ 281 cdns_uart_writel( 282 port->state->xmit.buf[port->state->xmit. 283 tail], CDNS_UART_FIFO_OFFSET); 284 285 port->icount.tx++; 286 287 /* Adjust the tail of the UART buffer and wrap 288 * the buffer if it reaches limit. 289 */ 290 port->state->xmit.tail = 291 (port->state->xmit.tail + 1) & 292 (UART_XMIT_SIZE - 1); 293 } 294 295 if (uart_circ_chars_pending( 296 &port->state->xmit) < WAKEUP_CHARS) 297 uart_write_wakeup(port); 298 } 299 } 300 301 cdns_uart_writel(isrstatus, CDNS_UART_ISR_OFFSET); 302 303 /* be sure to release the lock and tty before leaving */ 304 spin_unlock_irqrestore(&port->lock, flags); 305 306 return IRQ_HANDLED; 307 } 308 309 /** 310 * cdns_uart_calc_baud_divs - Calculate baud rate divisors 311 * @clk: UART module input clock 312 * @baud: Desired baud rate 313 * @rbdiv: BDIV value (return value) 314 * @rcd: CD value (return value) 315 * @div8: Value for clk_sel bit in mod (return value) 316 * Return: baud rate, requested baud when possible, or actual baud when there 317 * was too much error, zero if no valid divisors are found. 318 * 319 * Formula to obtain baud rate is 320 * baud_tx/rx rate = clk/CD * (BDIV + 1) 321 * input_clk = (Uart User Defined Clock or Apb Clock) 322 * depends on UCLKEN in MR Reg 323 * clk = input_clk or input_clk/8; 324 * depends on CLKS in MR reg 325 * CD and BDIV depends on values in 326 * baud rate generate register 327 * baud rate clock divisor register 328 */ 329 static unsigned int cdns_uart_calc_baud_divs(unsigned int clk, 330 unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8) 331 { 332 u32 cd, bdiv; 333 unsigned int calc_baud; 334 unsigned int bestbaud = 0; 335 unsigned int bauderror; 336 unsigned int besterror = ~0; 337 338 if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) { 339 *div8 = 1; 340 clk /= 8; 341 } else { 342 *div8 = 0; 343 } 344 345 for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) { 346 cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1)); 347 if (cd < 1 || cd > CDNS_UART_CD_MAX) 348 continue; 349 350 calc_baud = clk / (cd * (bdiv + 1)); 351 352 if (baud > calc_baud) 353 bauderror = baud - calc_baud; 354 else 355 bauderror = calc_baud - baud; 356 357 if (besterror > bauderror) { 358 *rbdiv = bdiv; 359 *rcd = cd; 360 bestbaud = calc_baud; 361 besterror = bauderror; 362 } 363 } 364 /* use the values when percent error is acceptable */ 365 if (((besterror * 100) / baud) < 3) 366 bestbaud = baud; 367 368 return bestbaud; 369 } 370 371 /** 372 * cdns_uart_set_baud_rate - Calculate and set the baud rate 373 * @port: Handle to the uart port structure 374 * @baud: Baud rate to set 375 * Return: baud rate, requested baud when possible, or actual baud when there 376 * was too much error, zero if no valid divisors are found. 377 */ 378 static unsigned int cdns_uart_set_baud_rate(struct uart_port *port, 379 unsigned int baud) 380 { 381 unsigned int calc_baud; 382 u32 cd = 0, bdiv = 0; 383 u32 mreg; 384 int div8; 385 struct cdns_uart *cdns_uart = port->private_data; 386 387 calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd, 388 &div8); 389 390 /* Write new divisors to hardware */ 391 mreg = cdns_uart_readl(CDNS_UART_MR_OFFSET); 392 if (div8) 393 mreg |= CDNS_UART_MR_CLKSEL; 394 else 395 mreg &= ~CDNS_UART_MR_CLKSEL; 396 cdns_uart_writel(mreg, CDNS_UART_MR_OFFSET); 397 cdns_uart_writel(cd, CDNS_UART_BAUDGEN_OFFSET); 398 cdns_uart_writel(bdiv, CDNS_UART_BAUDDIV_OFFSET); 399 cdns_uart->baud = baud; 400 401 return calc_baud; 402 } 403 404 #ifdef CONFIG_COMMON_CLK 405 /** 406 * cdns_uart_clk_notitifer_cb - Clock notifier callback 407 * @nb: Notifier block 408 * @event: Notify event 409 * @data: Notifier data 410 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error. 411 */ 412 static int cdns_uart_clk_notifier_cb(struct notifier_block *nb, 413 unsigned long event, void *data) 414 { 415 u32 ctrl_reg; 416 struct uart_port *port; 417 int locked = 0; 418 struct clk_notifier_data *ndata = data; 419 unsigned long flags = 0; 420 struct cdns_uart *cdns_uart = to_cdns_uart(nb); 421 422 port = cdns_uart->port; 423 if (port->suspended) 424 return NOTIFY_OK; 425 426 switch (event) { 427 case PRE_RATE_CHANGE: 428 { 429 u32 bdiv, cd; 430 int div8; 431 432 /* 433 * Find out if current baud-rate can be achieved with new clock 434 * frequency. 435 */ 436 if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud, 437 &bdiv, &cd, &div8)) { 438 dev_warn(port->dev, "clock rate change rejected\n"); 439 return NOTIFY_BAD; 440 } 441 442 spin_lock_irqsave(&cdns_uart->port->lock, flags); 443 444 /* Disable the TX and RX to set baud rate */ 445 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 446 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS; 447 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 448 449 spin_unlock_irqrestore(&cdns_uart->port->lock, flags); 450 451 return NOTIFY_OK; 452 } 453 case POST_RATE_CHANGE: 454 /* 455 * Set clk dividers to generate correct baud with new clock 456 * frequency. 457 */ 458 459 spin_lock_irqsave(&cdns_uart->port->lock, flags); 460 461 locked = 1; 462 port->uartclk = ndata->new_rate; 463 464 cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port, 465 cdns_uart->baud); 466 /* fall through */ 467 case ABORT_RATE_CHANGE: 468 if (!locked) 469 spin_lock_irqsave(&cdns_uart->port->lock, flags); 470 471 /* Set TX/RX Reset */ 472 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 473 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; 474 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 475 476 while (cdns_uart_readl(CDNS_UART_CR_OFFSET) & 477 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST)) 478 cpu_relax(); 479 480 /* 481 * Clear the RX disable and TX disable bits and then set the TX 482 * enable bit and RX enable bit to enable the transmitter and 483 * receiver. 484 */ 485 cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET); 486 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 487 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); 488 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; 489 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 490 491 spin_unlock_irqrestore(&cdns_uart->port->lock, flags); 492 493 return NOTIFY_OK; 494 default: 495 return NOTIFY_DONE; 496 } 497 } 498 #endif 499 500 /** 501 * cdns_uart_start_tx - Start transmitting bytes 502 * @port: Handle to the uart port structure 503 */ 504 static void cdns_uart_start_tx(struct uart_port *port) 505 { 506 unsigned int status, numbytes = port->fifosize; 507 508 if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port)) 509 return; 510 511 status = cdns_uart_readl(CDNS_UART_CR_OFFSET); 512 /* Set the TX enable bit and clear the TX disable bit to enable the 513 * transmitter. 514 */ 515 cdns_uart_writel((status & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN, 516 CDNS_UART_CR_OFFSET); 517 518 while (numbytes-- && ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & 519 CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) { 520 /* Break if no more data available in the UART buffer */ 521 if (uart_circ_empty(&port->state->xmit)) 522 break; 523 524 /* Get the data from the UART circular buffer and 525 * write it to the cdns_uart's TX_FIFO register. 526 */ 527 cdns_uart_writel( 528 port->state->xmit.buf[port->state->xmit.tail], 529 CDNS_UART_FIFO_OFFSET); 530 port->icount.tx++; 531 532 /* Adjust the tail of the UART buffer and wrap 533 * the buffer if it reaches limit. 534 */ 535 port->state->xmit.tail = (port->state->xmit.tail + 1) & 536 (UART_XMIT_SIZE - 1); 537 } 538 cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_ISR_OFFSET); 539 /* Enable the TX Empty interrupt */ 540 cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_IER_OFFSET); 541 542 if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS) 543 uart_write_wakeup(port); 544 } 545 546 /** 547 * cdns_uart_stop_tx - Stop TX 548 * @port: Handle to the uart port structure 549 */ 550 static void cdns_uart_stop_tx(struct uart_port *port) 551 { 552 unsigned int regval; 553 554 regval = cdns_uart_readl(CDNS_UART_CR_OFFSET); 555 regval |= CDNS_UART_CR_TX_DIS; 556 /* Disable the transmitter */ 557 cdns_uart_writel(regval, CDNS_UART_CR_OFFSET); 558 } 559 560 /** 561 * cdns_uart_stop_rx - Stop RX 562 * @port: Handle to the uart port structure 563 */ 564 static void cdns_uart_stop_rx(struct uart_port *port) 565 { 566 unsigned int regval; 567 568 regval = cdns_uart_readl(CDNS_UART_CR_OFFSET); 569 regval |= CDNS_UART_CR_RX_DIS; 570 /* Disable the receiver */ 571 cdns_uart_writel(regval, CDNS_UART_CR_OFFSET); 572 } 573 574 /** 575 * cdns_uart_tx_empty - Check whether TX is empty 576 * @port: Handle to the uart port structure 577 * 578 * Return: TIOCSER_TEMT on success, 0 otherwise 579 */ 580 static unsigned int cdns_uart_tx_empty(struct uart_port *port) 581 { 582 unsigned int status; 583 584 status = cdns_uart_readl(CDNS_UART_ISR_OFFSET) & CDNS_UART_IXR_TXEMPTY; 585 return status ? TIOCSER_TEMT : 0; 586 } 587 588 /** 589 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop 590 * transmitting char breaks 591 * @port: Handle to the uart port structure 592 * @ctl: Value based on which start or stop decision is taken 593 */ 594 static void cdns_uart_break_ctl(struct uart_port *port, int ctl) 595 { 596 unsigned int status; 597 unsigned long flags; 598 599 spin_lock_irqsave(&port->lock, flags); 600 601 status = cdns_uart_readl(CDNS_UART_CR_OFFSET); 602 603 if (ctl == -1) 604 cdns_uart_writel(CDNS_UART_CR_STARTBRK | status, 605 CDNS_UART_CR_OFFSET); 606 else { 607 if ((status & CDNS_UART_CR_STOPBRK) == 0) 608 cdns_uart_writel(CDNS_UART_CR_STOPBRK | status, 609 CDNS_UART_CR_OFFSET); 610 } 611 spin_unlock_irqrestore(&port->lock, flags); 612 } 613 614 /** 615 * cdns_uart_set_termios - termios operations, handling data length, parity, 616 * stop bits, flow control, baud rate 617 * @port: Handle to the uart port structure 618 * @termios: Handle to the input termios structure 619 * @old: Values of the previously saved termios structure 620 */ 621 static void cdns_uart_set_termios(struct uart_port *port, 622 struct ktermios *termios, struct ktermios *old) 623 { 624 unsigned int cval = 0; 625 unsigned int baud, minbaud, maxbaud; 626 unsigned long flags; 627 unsigned int ctrl_reg, mode_reg; 628 629 spin_lock_irqsave(&port->lock, flags); 630 631 /* Empty the receive FIFO 1st before making changes */ 632 while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & 633 CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) { 634 cdns_uart_readl(CDNS_UART_FIFO_OFFSET); 635 } 636 637 /* Disable the TX and RX to set baud rate */ 638 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 639 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS; 640 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 641 642 /* 643 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk 644 * min and max baud should be calculated here based on port->uartclk. 645 * this way we get a valid baud and can safely call set_baud() 646 */ 647 minbaud = port->uartclk / 648 ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8); 649 maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1); 650 baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud); 651 baud = cdns_uart_set_baud_rate(port, baud); 652 if (tty_termios_baud_rate(termios)) 653 tty_termios_encode_baud_rate(termios, baud, baud); 654 655 /* Update the per-port timeout. */ 656 uart_update_timeout(port, termios->c_cflag, baud); 657 658 /* Set TX/RX Reset */ 659 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 660 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; 661 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 662 663 /* 664 * Clear the RX disable and TX disable bits and then set the TX enable 665 * bit and RX enable bit to enable the transmitter and receiver. 666 */ 667 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 668 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); 669 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; 670 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 671 672 cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET); 673 674 port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG | 675 CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT; 676 port->ignore_status_mask = 0; 677 678 if (termios->c_iflag & INPCK) 679 port->read_status_mask |= CDNS_UART_IXR_PARITY | 680 CDNS_UART_IXR_FRAMING; 681 682 if (termios->c_iflag & IGNPAR) 683 port->ignore_status_mask |= CDNS_UART_IXR_PARITY | 684 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN; 685 686 /* ignore all characters if CREAD is not set */ 687 if ((termios->c_cflag & CREAD) == 0) 688 port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG | 689 CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY | 690 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN; 691 692 mode_reg = cdns_uart_readl(CDNS_UART_MR_OFFSET); 693 694 /* Handling Data Size */ 695 switch (termios->c_cflag & CSIZE) { 696 case CS6: 697 cval |= CDNS_UART_MR_CHARLEN_6_BIT; 698 break; 699 case CS7: 700 cval |= CDNS_UART_MR_CHARLEN_7_BIT; 701 break; 702 default: 703 case CS8: 704 cval |= CDNS_UART_MR_CHARLEN_8_BIT; 705 termios->c_cflag &= ~CSIZE; 706 termios->c_cflag |= CS8; 707 break; 708 } 709 710 /* Handling Parity and Stop Bits length */ 711 if (termios->c_cflag & CSTOPB) 712 cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */ 713 else 714 cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */ 715 716 if (termios->c_cflag & PARENB) { 717 /* Mark or Space parity */ 718 if (termios->c_cflag & CMSPAR) { 719 if (termios->c_cflag & PARODD) 720 cval |= CDNS_UART_MR_PARITY_MARK; 721 else 722 cval |= CDNS_UART_MR_PARITY_SPACE; 723 } else { 724 if (termios->c_cflag & PARODD) 725 cval |= CDNS_UART_MR_PARITY_ODD; 726 else 727 cval |= CDNS_UART_MR_PARITY_EVEN; 728 } 729 } else { 730 cval |= CDNS_UART_MR_PARITY_NONE; 731 } 732 cval |= mode_reg & 1; 733 cdns_uart_writel(cval, CDNS_UART_MR_OFFSET); 734 735 spin_unlock_irqrestore(&port->lock, flags); 736 } 737 738 /** 739 * cdns_uart_startup - Called when an application opens a cdns_uart port 740 * @port: Handle to the uart port structure 741 * 742 * Return: 0 on success, negative errno otherwise 743 */ 744 static int cdns_uart_startup(struct uart_port *port) 745 { 746 unsigned int retval = 0, status = 0; 747 748 retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME, 749 (void *)port); 750 if (retval) 751 return retval; 752 753 /* Disable the TX and RX */ 754 cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS, 755 CDNS_UART_CR_OFFSET); 756 757 /* Set the Control Register with TX/RX Enable, TX/RX Reset, 758 * no break chars. 759 */ 760 cdns_uart_writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST, 761 CDNS_UART_CR_OFFSET); 762 763 status = cdns_uart_readl(CDNS_UART_CR_OFFSET); 764 765 /* Clear the RX disable and TX disable bits and then set the TX enable 766 * bit and RX enable bit to enable the transmitter and receiver. 767 */ 768 cdns_uart_writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS)) 769 | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN | 770 CDNS_UART_CR_STOPBRK), CDNS_UART_CR_OFFSET); 771 772 /* Set the Mode Register with normal mode,8 data bits,1 stop bit, 773 * no parity. 774 */ 775 cdns_uart_writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT 776 | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT, 777 CDNS_UART_MR_OFFSET); 778 779 /* 780 * Set the RX FIFO Trigger level to use most of the FIFO, but it 781 * can be tuned with a module parameter 782 */ 783 cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET); 784 785 /* 786 * Receive Timeout register is enabled but it 787 * can be tuned with a module parameter 788 */ 789 cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET); 790 791 /* Clear out any pending interrupts before enabling them */ 792 cdns_uart_writel(cdns_uart_readl(CDNS_UART_ISR_OFFSET), 793 CDNS_UART_ISR_OFFSET); 794 795 /* Set the Interrupt Registers with desired interrupts */ 796 cdns_uart_writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY | 797 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN | 798 CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT, 799 CDNS_UART_IER_OFFSET); 800 801 return retval; 802 } 803 804 /** 805 * cdns_uart_shutdown - Called when an application closes a cdns_uart port 806 * @port: Handle to the uart port structure 807 */ 808 static void cdns_uart_shutdown(struct uart_port *port) 809 { 810 int status; 811 812 /* Disable interrupts */ 813 status = cdns_uart_readl(CDNS_UART_IMR_OFFSET); 814 cdns_uart_writel(status, CDNS_UART_IDR_OFFSET); 815 816 /* Disable the TX and RX */ 817 cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS, 818 CDNS_UART_CR_OFFSET); 819 free_irq(port->irq, port); 820 } 821 822 /** 823 * cdns_uart_type - Set UART type to cdns_uart port 824 * @port: Handle to the uart port structure 825 * 826 * Return: string on success, NULL otherwise 827 */ 828 static const char *cdns_uart_type(struct uart_port *port) 829 { 830 return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL; 831 } 832 833 /** 834 * cdns_uart_verify_port - Verify the port params 835 * @port: Handle to the uart port structure 836 * @ser: Handle to the structure whose members are compared 837 * 838 * Return: 0 on success, negative errno otherwise. 839 */ 840 static int cdns_uart_verify_port(struct uart_port *port, 841 struct serial_struct *ser) 842 { 843 if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS) 844 return -EINVAL; 845 if (port->irq != ser->irq) 846 return -EINVAL; 847 if (ser->io_type != UPIO_MEM) 848 return -EINVAL; 849 if (port->iobase != ser->port) 850 return -EINVAL; 851 if (ser->hub6 != 0) 852 return -EINVAL; 853 return 0; 854 } 855 856 /** 857 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port, 858 * called when the driver adds a cdns_uart port via 859 * uart_add_one_port() 860 * @port: Handle to the uart port structure 861 * 862 * Return: 0 on success, negative errno otherwise. 863 */ 864 static int cdns_uart_request_port(struct uart_port *port) 865 { 866 if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE, 867 CDNS_UART_NAME)) { 868 return -ENOMEM; 869 } 870 871 port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE); 872 if (!port->membase) { 873 dev_err(port->dev, "Unable to map registers\n"); 874 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE); 875 return -ENOMEM; 876 } 877 return 0; 878 } 879 880 /** 881 * cdns_uart_release_port - Release UART port 882 * @port: Handle to the uart port structure 883 * 884 * Release the memory region attached to a cdns_uart port. Called when the 885 * driver removes a cdns_uart port via uart_remove_one_port(). 886 */ 887 static void cdns_uart_release_port(struct uart_port *port) 888 { 889 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE); 890 iounmap(port->membase); 891 port->membase = NULL; 892 } 893 894 /** 895 * cdns_uart_config_port - Configure UART port 896 * @port: Handle to the uart port structure 897 * @flags: If any 898 */ 899 static void cdns_uart_config_port(struct uart_port *port, int flags) 900 { 901 if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0) 902 port->type = PORT_XUARTPS; 903 } 904 905 /** 906 * cdns_uart_get_mctrl - Get the modem control state 907 * @port: Handle to the uart port structure 908 * 909 * Return: the modem control state 910 */ 911 static unsigned int cdns_uart_get_mctrl(struct uart_port *port) 912 { 913 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR; 914 } 915 916 static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl) 917 { 918 /* N/A */ 919 } 920 921 static void cdns_uart_enable_ms(struct uart_port *port) 922 { 923 /* N/A */ 924 } 925 926 #ifdef CONFIG_CONSOLE_POLL 927 static int cdns_uart_poll_get_char(struct uart_port *port) 928 { 929 u32 imr; 930 int c; 931 932 /* Disable all interrupts */ 933 imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET); 934 cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET); 935 936 /* Check if FIFO is empty */ 937 if (cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY) 938 c = NO_POLL_CHAR; 939 else /* Read a character */ 940 c = (unsigned char) cdns_uart_readl(CDNS_UART_FIFO_OFFSET); 941 942 /* Enable interrupts */ 943 cdns_uart_writel(imr, CDNS_UART_IER_OFFSET); 944 945 return c; 946 } 947 948 static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c) 949 { 950 u32 imr; 951 952 /* Disable all interrupts */ 953 imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET); 954 cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET); 955 956 /* Wait until FIFO is empty */ 957 while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY)) 958 cpu_relax(); 959 960 /* Write a character */ 961 cdns_uart_writel(c, CDNS_UART_FIFO_OFFSET); 962 963 /* Wait until FIFO is empty */ 964 while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY)) 965 cpu_relax(); 966 967 /* Enable interrupts */ 968 cdns_uart_writel(imr, CDNS_UART_IER_OFFSET); 969 970 return; 971 } 972 #endif 973 974 static struct uart_ops cdns_uart_ops = { 975 .set_mctrl = cdns_uart_set_mctrl, 976 .get_mctrl = cdns_uart_get_mctrl, 977 .enable_ms = cdns_uart_enable_ms, 978 .start_tx = cdns_uart_start_tx, 979 .stop_tx = cdns_uart_stop_tx, 980 .stop_rx = cdns_uart_stop_rx, 981 .tx_empty = cdns_uart_tx_empty, 982 .break_ctl = cdns_uart_break_ctl, 983 .set_termios = cdns_uart_set_termios, 984 .startup = cdns_uart_startup, 985 .shutdown = cdns_uart_shutdown, 986 .type = cdns_uart_type, 987 .verify_port = cdns_uart_verify_port, 988 .request_port = cdns_uart_request_port, 989 .release_port = cdns_uart_release_port, 990 .config_port = cdns_uart_config_port, 991 #ifdef CONFIG_CONSOLE_POLL 992 .poll_get_char = cdns_uart_poll_get_char, 993 .poll_put_char = cdns_uart_poll_put_char, 994 #endif 995 }; 996 997 static struct uart_port cdns_uart_port[2]; 998 999 /** 1000 * cdns_uart_get_port - Configure the port from platform device resource info 1001 * @id: Port id 1002 * 1003 * Return: a pointer to a uart_port or NULL for failure 1004 */ 1005 static struct uart_port *cdns_uart_get_port(int id) 1006 { 1007 struct uart_port *port; 1008 1009 /* Try the given port id if failed use default method */ 1010 if (cdns_uart_port[id].mapbase != 0) { 1011 /* Find the next unused port */ 1012 for (id = 0; id < CDNS_UART_NR_PORTS; id++) 1013 if (cdns_uart_port[id].mapbase == 0) 1014 break; 1015 } 1016 1017 if (id >= CDNS_UART_NR_PORTS) 1018 return NULL; 1019 1020 port = &cdns_uart_port[id]; 1021 1022 /* At this point, we've got an empty uart_port struct, initialize it */ 1023 spin_lock_init(&port->lock); 1024 port->membase = NULL; 1025 port->iobase = 1; /* mark port in use */ 1026 port->irq = 0; 1027 port->type = PORT_UNKNOWN; 1028 port->iotype = UPIO_MEM32; 1029 port->flags = UPF_BOOT_AUTOCONF; 1030 port->ops = &cdns_uart_ops; 1031 port->fifosize = CDNS_UART_FIFO_SIZE; 1032 port->line = id; 1033 port->dev = NULL; 1034 return port; 1035 } 1036 1037 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE 1038 /** 1039 * cdns_uart_console_wait_tx - Wait for the TX to be full 1040 * @port: Handle to the uart port structure 1041 */ 1042 static void cdns_uart_console_wait_tx(struct uart_port *port) 1043 { 1044 while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY) 1045 != CDNS_UART_SR_TXEMPTY) 1046 barrier(); 1047 } 1048 1049 /** 1050 * cdns_uart_console_putchar - write the character to the FIFO buffer 1051 * @port: Handle to the uart port structure 1052 * @ch: Character to be written 1053 */ 1054 static void cdns_uart_console_putchar(struct uart_port *port, int ch) 1055 { 1056 cdns_uart_console_wait_tx(port); 1057 cdns_uart_writel(ch, CDNS_UART_FIFO_OFFSET); 1058 } 1059 1060 /** 1061 * cdns_uart_console_write - perform write operation 1062 * @co: Console handle 1063 * @s: Pointer to character array 1064 * @count: No of characters 1065 */ 1066 static void cdns_uart_console_write(struct console *co, const char *s, 1067 unsigned int count) 1068 { 1069 struct uart_port *port = &cdns_uart_port[co->index]; 1070 unsigned long flags; 1071 unsigned int imr, ctrl; 1072 int locked = 1; 1073 1074 if (oops_in_progress) 1075 locked = spin_trylock_irqsave(&port->lock, flags); 1076 else 1077 spin_lock_irqsave(&port->lock, flags); 1078 1079 /* save and disable interrupt */ 1080 imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET); 1081 cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET); 1082 1083 /* 1084 * Make sure that the tx part is enabled. Set the TX enable bit and 1085 * clear the TX disable bit to enable the transmitter. 1086 */ 1087 ctrl = cdns_uart_readl(CDNS_UART_CR_OFFSET); 1088 cdns_uart_writel((ctrl & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN, 1089 CDNS_UART_CR_OFFSET); 1090 1091 uart_console_write(port, s, count, cdns_uart_console_putchar); 1092 cdns_uart_console_wait_tx(port); 1093 1094 cdns_uart_writel(ctrl, CDNS_UART_CR_OFFSET); 1095 1096 /* restore interrupt state */ 1097 cdns_uart_writel(imr, CDNS_UART_IER_OFFSET); 1098 1099 if (locked) 1100 spin_unlock_irqrestore(&port->lock, flags); 1101 } 1102 1103 /** 1104 * cdns_uart_console_setup - Initialize the uart to default config 1105 * @co: Console handle 1106 * @options: Initial settings of uart 1107 * 1108 * Return: 0 on success, negative errno otherwise. 1109 */ 1110 static int __init cdns_uart_console_setup(struct console *co, char *options) 1111 { 1112 struct uart_port *port = &cdns_uart_port[co->index]; 1113 int baud = 9600; 1114 int bits = 8; 1115 int parity = 'n'; 1116 int flow = 'n'; 1117 1118 if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS) 1119 return -EINVAL; 1120 1121 if (!port->mapbase) { 1122 pr_debug("console on ttyPS%i not present\n", co->index); 1123 return -ENODEV; 1124 } 1125 1126 if (options) 1127 uart_parse_options(options, &baud, &parity, &bits, &flow); 1128 1129 return uart_set_options(port, co, baud, parity, bits, flow); 1130 } 1131 1132 static struct uart_driver cdns_uart_uart_driver; 1133 1134 static struct console cdns_uart_console = { 1135 .name = CDNS_UART_TTY_NAME, 1136 .write = cdns_uart_console_write, 1137 .device = uart_console_device, 1138 .setup = cdns_uart_console_setup, 1139 .flags = CON_PRINTBUFFER, 1140 .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */ 1141 .data = &cdns_uart_uart_driver, 1142 }; 1143 1144 /** 1145 * cdns_uart_console_init - Initialization call 1146 * 1147 * Return: 0 on success, negative errno otherwise 1148 */ 1149 static int __init cdns_uart_console_init(void) 1150 { 1151 register_console(&cdns_uart_console); 1152 return 0; 1153 } 1154 1155 console_initcall(cdns_uart_console_init); 1156 1157 #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */ 1158 1159 static struct uart_driver cdns_uart_uart_driver = { 1160 .owner = THIS_MODULE, 1161 .driver_name = CDNS_UART_NAME, 1162 .dev_name = CDNS_UART_TTY_NAME, 1163 .major = CDNS_UART_MAJOR, 1164 .minor = CDNS_UART_MINOR, 1165 .nr = CDNS_UART_NR_PORTS, 1166 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE 1167 .cons = &cdns_uart_console, 1168 #endif 1169 }; 1170 1171 #ifdef CONFIG_PM_SLEEP 1172 /** 1173 * cdns_uart_suspend - suspend event 1174 * @device: Pointer to the device structure 1175 * 1176 * Return: 0 1177 */ 1178 static int cdns_uart_suspend(struct device *device) 1179 { 1180 struct uart_port *port = dev_get_drvdata(device); 1181 struct tty_struct *tty; 1182 struct device *tty_dev; 1183 int may_wake = 0; 1184 1185 /* Get the tty which could be NULL so don't assume it's valid */ 1186 tty = tty_port_tty_get(&port->state->port); 1187 if (tty) { 1188 tty_dev = tty->dev; 1189 may_wake = device_may_wakeup(tty_dev); 1190 tty_kref_put(tty); 1191 } 1192 1193 /* 1194 * Call the API provided in serial_core.c file which handles 1195 * the suspend. 1196 */ 1197 uart_suspend_port(&cdns_uart_uart_driver, port); 1198 if (console_suspend_enabled && !may_wake) { 1199 struct cdns_uart *cdns_uart = port->private_data; 1200 1201 clk_disable(cdns_uart->uartclk); 1202 clk_disable(cdns_uart->pclk); 1203 } else { 1204 unsigned long flags = 0; 1205 1206 spin_lock_irqsave(&port->lock, flags); 1207 /* Empty the receive FIFO 1st before making changes */ 1208 while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & 1209 CDNS_UART_SR_RXEMPTY)) 1210 cdns_uart_readl(CDNS_UART_FIFO_OFFSET); 1211 /* set RX trigger level to 1 */ 1212 cdns_uart_writel(1, CDNS_UART_RXWM_OFFSET); 1213 /* disable RX timeout interrups */ 1214 cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IDR_OFFSET); 1215 spin_unlock_irqrestore(&port->lock, flags); 1216 } 1217 1218 return 0; 1219 } 1220 1221 /** 1222 * cdns_uart_resume - Resume after a previous suspend 1223 * @device: Pointer to the device structure 1224 * 1225 * Return: 0 1226 */ 1227 static int cdns_uart_resume(struct device *device) 1228 { 1229 struct uart_port *port = dev_get_drvdata(device); 1230 unsigned long flags = 0; 1231 u32 ctrl_reg; 1232 struct tty_struct *tty; 1233 struct device *tty_dev; 1234 int may_wake = 0; 1235 1236 /* Get the tty which could be NULL so don't assume it's valid */ 1237 tty = tty_port_tty_get(&port->state->port); 1238 if (tty) { 1239 tty_dev = tty->dev; 1240 may_wake = device_may_wakeup(tty_dev); 1241 tty_kref_put(tty); 1242 } 1243 1244 if (console_suspend_enabled && !may_wake) { 1245 struct cdns_uart *cdns_uart = port->private_data; 1246 1247 clk_enable(cdns_uart->pclk); 1248 clk_enable(cdns_uart->uartclk); 1249 1250 spin_lock_irqsave(&port->lock, flags); 1251 1252 /* Set TX/RX Reset */ 1253 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 1254 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; 1255 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 1256 while (cdns_uart_readl(CDNS_UART_CR_OFFSET) & 1257 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST)) 1258 cpu_relax(); 1259 1260 /* restore rx timeout value */ 1261 cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET); 1262 /* Enable Tx/Rx */ 1263 ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET); 1264 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); 1265 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; 1266 cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET); 1267 1268 spin_unlock_irqrestore(&port->lock, flags); 1269 } else { 1270 spin_lock_irqsave(&port->lock, flags); 1271 /* restore original rx trigger level */ 1272 cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET); 1273 /* enable RX timeout interrupt */ 1274 cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IER_OFFSET); 1275 spin_unlock_irqrestore(&port->lock, flags); 1276 } 1277 1278 return uart_resume_port(&cdns_uart_uart_driver, port); 1279 } 1280 #endif /* ! CONFIG_PM_SLEEP */ 1281 1282 static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend, 1283 cdns_uart_resume); 1284 1285 /** 1286 * cdns_uart_probe - Platform driver probe 1287 * @pdev: Pointer to the platform device structure 1288 * 1289 * Return: 0 on success, negative errno otherwise 1290 */ 1291 static int cdns_uart_probe(struct platform_device *pdev) 1292 { 1293 int rc, id; 1294 struct uart_port *port; 1295 struct resource *res, *res2; 1296 struct cdns_uart *cdns_uart_data; 1297 1298 cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data), 1299 GFP_KERNEL); 1300 if (!cdns_uart_data) 1301 return -ENOMEM; 1302 1303 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk"); 1304 if (IS_ERR(cdns_uart_data->pclk)) { 1305 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk"); 1306 if (!IS_ERR(cdns_uart_data->pclk)) 1307 dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n"); 1308 } 1309 if (IS_ERR(cdns_uart_data->pclk)) { 1310 dev_err(&pdev->dev, "pclk clock not found.\n"); 1311 return PTR_ERR(cdns_uart_data->pclk); 1312 } 1313 1314 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk"); 1315 if (IS_ERR(cdns_uart_data->uartclk)) { 1316 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk"); 1317 if (!IS_ERR(cdns_uart_data->uartclk)) 1318 dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n"); 1319 } 1320 if (IS_ERR(cdns_uart_data->uartclk)) { 1321 dev_err(&pdev->dev, "uart_clk clock not found.\n"); 1322 return PTR_ERR(cdns_uart_data->uartclk); 1323 } 1324 1325 rc = clk_prepare_enable(cdns_uart_data->pclk); 1326 if (rc) { 1327 dev_err(&pdev->dev, "Unable to enable pclk clock.\n"); 1328 return rc; 1329 } 1330 rc = clk_prepare_enable(cdns_uart_data->uartclk); 1331 if (rc) { 1332 dev_err(&pdev->dev, "Unable to enable device clock.\n"); 1333 goto err_out_clk_dis_pclk; 1334 } 1335 1336 res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1337 if (!res) { 1338 rc = -ENODEV; 1339 goto err_out_clk_disable; 1340 } 1341 1342 res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0); 1343 if (!res2) { 1344 rc = -ENODEV; 1345 goto err_out_clk_disable; 1346 } 1347 1348 #ifdef CONFIG_COMMON_CLK 1349 cdns_uart_data->clk_rate_change_nb.notifier_call = 1350 cdns_uart_clk_notifier_cb; 1351 if (clk_notifier_register(cdns_uart_data->uartclk, 1352 &cdns_uart_data->clk_rate_change_nb)) 1353 dev_warn(&pdev->dev, "Unable to register clock notifier.\n"); 1354 #endif 1355 /* Look for a serialN alias */ 1356 id = of_alias_get_id(pdev->dev.of_node, "serial"); 1357 if (id < 0) 1358 id = 0; 1359 1360 /* Initialize the port structure */ 1361 port = cdns_uart_get_port(id); 1362 1363 if (!port) { 1364 dev_err(&pdev->dev, "Cannot get uart_port structure\n"); 1365 rc = -ENODEV; 1366 goto err_out_notif_unreg; 1367 } else { 1368 /* Register the port. 1369 * This function also registers this device with the tty layer 1370 * and triggers invocation of the config_port() entry point. 1371 */ 1372 port->mapbase = res->start; 1373 port->irq = res2->start; 1374 port->dev = &pdev->dev; 1375 port->uartclk = clk_get_rate(cdns_uart_data->uartclk); 1376 port->private_data = cdns_uart_data; 1377 cdns_uart_data->port = port; 1378 platform_set_drvdata(pdev, port); 1379 rc = uart_add_one_port(&cdns_uart_uart_driver, port); 1380 if (rc) { 1381 dev_err(&pdev->dev, 1382 "uart_add_one_port() failed; err=%i\n", rc); 1383 goto err_out_notif_unreg; 1384 } 1385 return 0; 1386 } 1387 1388 err_out_notif_unreg: 1389 #ifdef CONFIG_COMMON_CLK 1390 clk_notifier_unregister(cdns_uart_data->uartclk, 1391 &cdns_uart_data->clk_rate_change_nb); 1392 #endif 1393 err_out_clk_disable: 1394 clk_disable_unprepare(cdns_uart_data->uartclk); 1395 err_out_clk_dis_pclk: 1396 clk_disable_unprepare(cdns_uart_data->pclk); 1397 1398 return rc; 1399 } 1400 1401 /** 1402 * cdns_uart_remove - called when the platform driver is unregistered 1403 * @pdev: Pointer to the platform device structure 1404 * 1405 * Return: 0 on success, negative errno otherwise 1406 */ 1407 static int cdns_uart_remove(struct platform_device *pdev) 1408 { 1409 struct uart_port *port = platform_get_drvdata(pdev); 1410 struct cdns_uart *cdns_uart_data = port->private_data; 1411 int rc; 1412 1413 /* Remove the cdns_uart port from the serial core */ 1414 #ifdef CONFIG_COMMON_CLK 1415 clk_notifier_unregister(cdns_uart_data->uartclk, 1416 &cdns_uart_data->clk_rate_change_nb); 1417 #endif 1418 rc = uart_remove_one_port(&cdns_uart_uart_driver, port); 1419 port->mapbase = 0; 1420 clk_disable_unprepare(cdns_uart_data->uartclk); 1421 clk_disable_unprepare(cdns_uart_data->pclk); 1422 return rc; 1423 } 1424 1425 /* Match table for of_platform binding */ 1426 static struct of_device_id cdns_uart_of_match[] = { 1427 { .compatible = "xlnx,xuartps", }, 1428 { .compatible = "cdns,uart-r1p8", }, 1429 {} 1430 }; 1431 MODULE_DEVICE_TABLE(of, cdns_uart_of_match); 1432 1433 static struct platform_driver cdns_uart_platform_driver = { 1434 .probe = cdns_uart_probe, 1435 .remove = cdns_uart_remove, 1436 .driver = { 1437 .owner = THIS_MODULE, 1438 .name = CDNS_UART_NAME, 1439 .of_match_table = cdns_uart_of_match, 1440 .pm = &cdns_uart_dev_pm_ops, 1441 }, 1442 }; 1443 1444 static int __init cdns_uart_init(void) 1445 { 1446 int retval = 0; 1447 1448 /* Register the cdns_uart driver with the serial core */ 1449 retval = uart_register_driver(&cdns_uart_uart_driver); 1450 if (retval) 1451 return retval; 1452 1453 /* Register the platform driver */ 1454 retval = platform_driver_register(&cdns_uart_platform_driver); 1455 if (retval) 1456 uart_unregister_driver(&cdns_uart_uart_driver); 1457 1458 return retval; 1459 } 1460 1461 static void __exit cdns_uart_exit(void) 1462 { 1463 /* Unregister the platform driver */ 1464 platform_driver_unregister(&cdns_uart_platform_driver); 1465 1466 /* Unregister the cdns_uart driver */ 1467 uart_unregister_driver(&cdns_uart_uart_driver); 1468 } 1469 1470 module_init(cdns_uart_init); 1471 module_exit(cdns_uart_exit); 1472 1473 MODULE_DESCRIPTION("Driver for Cadence UART"); 1474 MODULE_AUTHOR("Xilinx Inc."); 1475 MODULE_LICENSE("GPL"); 1476