1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd. 4 */ 5 #if defined(CONFIG_SERIAL_PCH_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) 6 #define SUPPORT_SYSRQ 7 #endif 8 #include <linux/kernel.h> 9 #include <linux/serial_reg.h> 10 #include <linux/slab.h> 11 #include <linux/module.h> 12 #include <linux/pci.h> 13 #include <linux/console.h> 14 #include <linux/serial_core.h> 15 #include <linux/tty.h> 16 #include <linux/tty_flip.h> 17 #include <linux/interrupt.h> 18 #include <linux/io.h> 19 #include <linux/dmi.h> 20 #include <linux/nmi.h> 21 #include <linux/delay.h> 22 #include <linux/of.h> 23 24 #include <linux/debugfs.h> 25 #include <linux/dmaengine.h> 26 #include <linux/pch_dma.h> 27 28 enum { 29 PCH_UART_HANDLED_RX_INT_SHIFT, 30 PCH_UART_HANDLED_TX_INT_SHIFT, 31 PCH_UART_HANDLED_RX_ERR_INT_SHIFT, 32 PCH_UART_HANDLED_RX_TRG_INT_SHIFT, 33 PCH_UART_HANDLED_MS_INT_SHIFT, 34 PCH_UART_HANDLED_LS_INT_SHIFT, 35 }; 36 37 #define PCH_UART_DRIVER_DEVICE "ttyPCH" 38 39 /* Set the max number of UART port 40 * Intel EG20T PCH: 4 port 41 * LAPIS Semiconductor ML7213 IOH: 3 port 42 * LAPIS Semiconductor ML7223 IOH: 2 port 43 */ 44 #define PCH_UART_NR 4 45 46 #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1)) 47 #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1)) 48 #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\ 49 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1)) 50 #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\ 51 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1)) 52 #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1)) 53 54 #define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1)) 55 56 #define PCH_UART_RBR 0x00 57 #define PCH_UART_THR 0x00 58 59 #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\ 60 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI) 61 #define PCH_UART_IER_ERBFI 0x00000001 62 #define PCH_UART_IER_ETBEI 0x00000002 63 #define PCH_UART_IER_ELSI 0x00000004 64 #define PCH_UART_IER_EDSSI 0x00000008 65 66 #define PCH_UART_IIR_IP 0x00000001 67 #define PCH_UART_IIR_IID 0x00000006 68 #define PCH_UART_IIR_MSI 0x00000000 69 #define PCH_UART_IIR_TRI 0x00000002 70 #define PCH_UART_IIR_RRI 0x00000004 71 #define PCH_UART_IIR_REI 0x00000006 72 #define PCH_UART_IIR_TOI 0x00000008 73 #define PCH_UART_IIR_FIFO256 0x00000020 74 #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256 75 #define PCH_UART_IIR_FE 0x000000C0 76 77 #define PCH_UART_FCR_FIFOE 0x00000001 78 #define PCH_UART_FCR_RFR 0x00000002 79 #define PCH_UART_FCR_TFR 0x00000004 80 #define PCH_UART_FCR_DMS 0x00000008 81 #define PCH_UART_FCR_FIFO256 0x00000020 82 #define PCH_UART_FCR_RFTL 0x000000C0 83 84 #define PCH_UART_FCR_RFTL1 0x00000000 85 #define PCH_UART_FCR_RFTL64 0x00000040 86 #define PCH_UART_FCR_RFTL128 0x00000080 87 #define PCH_UART_FCR_RFTL224 0x000000C0 88 #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64 89 #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128 90 #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224 91 #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64 92 #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128 93 #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224 94 #define PCH_UART_FCR_RFTL_SHIFT 6 95 96 #define PCH_UART_LCR_WLS 0x00000003 97 #define PCH_UART_LCR_STB 0x00000004 98 #define PCH_UART_LCR_PEN 0x00000008 99 #define PCH_UART_LCR_EPS 0x00000010 100 #define PCH_UART_LCR_SP 0x00000020 101 #define PCH_UART_LCR_SB 0x00000040 102 #define PCH_UART_LCR_DLAB 0x00000080 103 #define PCH_UART_LCR_NP 0x00000000 104 #define PCH_UART_LCR_OP PCH_UART_LCR_PEN 105 #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS) 106 #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP) 107 #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\ 108 PCH_UART_LCR_SP) 109 110 #define PCH_UART_LCR_5BIT 0x00000000 111 #define PCH_UART_LCR_6BIT 0x00000001 112 #define PCH_UART_LCR_7BIT 0x00000002 113 #define PCH_UART_LCR_8BIT 0x00000003 114 115 #define PCH_UART_MCR_DTR 0x00000001 116 #define PCH_UART_MCR_RTS 0x00000002 117 #define PCH_UART_MCR_OUT 0x0000000C 118 #define PCH_UART_MCR_LOOP 0x00000010 119 #define PCH_UART_MCR_AFE 0x00000020 120 121 #define PCH_UART_LSR_DR 0x00000001 122 #define PCH_UART_LSR_ERR (1<<7) 123 124 #define PCH_UART_MSR_DCTS 0x00000001 125 #define PCH_UART_MSR_DDSR 0x00000002 126 #define PCH_UART_MSR_TERI 0x00000004 127 #define PCH_UART_MSR_DDCD 0x00000008 128 #define PCH_UART_MSR_CTS 0x00000010 129 #define PCH_UART_MSR_DSR 0x00000020 130 #define PCH_UART_MSR_RI 0x00000040 131 #define PCH_UART_MSR_DCD 0x00000080 132 #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\ 133 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD) 134 135 #define PCH_UART_DLL 0x00 136 #define PCH_UART_DLM 0x01 137 138 #define PCH_UART_BRCSR 0x0E 139 140 #define PCH_UART_IID_RLS (PCH_UART_IIR_REI) 141 #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI) 142 #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI) 143 #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI) 144 #define PCH_UART_IID_MS (PCH_UART_IIR_MSI) 145 146 #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP) 147 #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP) 148 #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP) 149 #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P) 150 #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P) 151 #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT) 152 #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT) 153 #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT) 154 #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT) 155 #define PCH_UART_HAL_STB1 0 156 #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB) 157 158 #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR) 159 #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR) 160 #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \ 161 PCH_UART_HAL_CLR_RX_FIFO) 162 163 #define PCH_UART_HAL_DMA_MODE0 0 164 #define PCH_UART_HAL_FIFO_DIS 0 165 #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE) 166 #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \ 167 PCH_UART_FCR_FIFO256) 168 #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256) 169 #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1) 170 #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64) 171 #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128) 172 #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224) 173 #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16) 174 #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32) 175 #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56) 176 #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4) 177 #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8) 178 #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14) 179 #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64) 180 #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128) 181 #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224) 182 183 #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI) 184 #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI) 185 #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI) 186 #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI) 187 #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK) 188 189 #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR) 190 #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS) 191 #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT) 192 #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP) 193 #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE) 194 195 #define PCI_VENDOR_ID_ROHM 0x10DB 196 197 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE) 198 199 #define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */ 200 #define CMITC_UARTCLK 192000000 /* 192.0000 MHz */ 201 #define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */ 202 #define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */ 203 #define NTC1_UARTCLK 64000000 /* 64.0000 MHz */ 204 #define MINNOW_UARTCLK 50000000 /* 50.0000 MHz */ 205 206 struct pch_uart_buffer { 207 unsigned char *buf; 208 int size; 209 }; 210 211 struct eg20t_port { 212 struct uart_port port; 213 int port_type; 214 void __iomem *membase; 215 resource_size_t mapbase; 216 unsigned int iobase; 217 struct pci_dev *pdev; 218 int fifo_size; 219 unsigned int uartclk; 220 int start_tx; 221 int start_rx; 222 int tx_empty; 223 int trigger; 224 int trigger_level; 225 struct pch_uart_buffer rxbuf; 226 unsigned int dmsr; 227 unsigned int fcr; 228 unsigned int mcr; 229 unsigned int use_dma; 230 struct dma_async_tx_descriptor *desc_tx; 231 struct dma_async_tx_descriptor *desc_rx; 232 struct pch_dma_slave param_tx; 233 struct pch_dma_slave param_rx; 234 struct dma_chan *chan_tx; 235 struct dma_chan *chan_rx; 236 struct scatterlist *sg_tx_p; 237 int nent; 238 struct scatterlist sg_rx; 239 int tx_dma_use; 240 void *rx_buf_virt; 241 dma_addr_t rx_buf_dma; 242 243 struct dentry *debugfs; 244 #define IRQ_NAME_SIZE 17 245 char irq_name[IRQ_NAME_SIZE]; 246 247 /* protect the eg20t_port private structure and io access to membase */ 248 spinlock_t lock; 249 }; 250 251 /** 252 * struct pch_uart_driver_data - private data structure for UART-DMA 253 * @port_type: The type of UART port 254 * @line_no: UART port line number (0, 1, 2...) 255 */ 256 struct pch_uart_driver_data { 257 int port_type; 258 int line_no; 259 }; 260 261 enum pch_uart_num_t { 262 pch_et20t_uart0 = 0, 263 pch_et20t_uart1, 264 pch_et20t_uart2, 265 pch_et20t_uart3, 266 pch_ml7213_uart0, 267 pch_ml7213_uart1, 268 pch_ml7213_uart2, 269 pch_ml7223_uart0, 270 pch_ml7223_uart1, 271 pch_ml7831_uart0, 272 pch_ml7831_uart1, 273 }; 274 275 static struct pch_uart_driver_data drv_dat[] = { 276 [pch_et20t_uart0] = {PORT_PCH_8LINE, 0}, 277 [pch_et20t_uart1] = {PORT_PCH_2LINE, 1}, 278 [pch_et20t_uart2] = {PORT_PCH_2LINE, 2}, 279 [pch_et20t_uart3] = {PORT_PCH_2LINE, 3}, 280 [pch_ml7213_uart0] = {PORT_PCH_8LINE, 0}, 281 [pch_ml7213_uart1] = {PORT_PCH_2LINE, 1}, 282 [pch_ml7213_uart2] = {PORT_PCH_2LINE, 2}, 283 [pch_ml7223_uart0] = {PORT_PCH_8LINE, 0}, 284 [pch_ml7223_uart1] = {PORT_PCH_2LINE, 1}, 285 [pch_ml7831_uart0] = {PORT_PCH_8LINE, 0}, 286 [pch_ml7831_uart1] = {PORT_PCH_2LINE, 1}, 287 }; 288 289 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE 290 static struct eg20t_port *pch_uart_ports[PCH_UART_NR]; 291 #endif 292 static unsigned int default_baud = 9600; 293 static unsigned int user_uartclk = 0; 294 static const int trigger_level_256[4] = { 1, 64, 128, 224 }; 295 static const int trigger_level_64[4] = { 1, 16, 32, 56 }; 296 static const int trigger_level_16[4] = { 1, 4, 8, 14 }; 297 static const int trigger_level_1[4] = { 1, 1, 1, 1 }; 298 299 #ifdef CONFIG_DEBUG_FS 300 301 #define PCH_REGS_BUFSIZE 1024 302 303 304 static ssize_t port_show_regs(struct file *file, char __user *user_buf, 305 size_t count, loff_t *ppos) 306 { 307 struct eg20t_port *priv = file->private_data; 308 char *buf; 309 u32 len = 0; 310 ssize_t ret; 311 unsigned char lcr; 312 313 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL); 314 if (!buf) 315 return 0; 316 317 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 318 "PCH EG20T port[%d] regs:\n", priv->port.line); 319 320 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 321 "=================================\n"); 322 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 323 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER)); 324 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 325 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR)); 326 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 327 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR)); 328 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 329 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR)); 330 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 331 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR)); 332 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 333 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR)); 334 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 335 "BRCSR: \t0x%02x\n", 336 ioread8(priv->membase + PCH_UART_BRCSR)); 337 338 lcr = ioread8(priv->membase + UART_LCR); 339 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR); 340 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 341 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL)); 342 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len, 343 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM)); 344 iowrite8(lcr, priv->membase + UART_LCR); 345 346 if (len > PCH_REGS_BUFSIZE) 347 len = PCH_REGS_BUFSIZE; 348 349 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len); 350 kfree(buf); 351 return ret; 352 } 353 354 static const struct file_operations port_regs_ops = { 355 .owner = THIS_MODULE, 356 .open = simple_open, 357 .read = port_show_regs, 358 .llseek = default_llseek, 359 }; 360 #endif /* CONFIG_DEBUG_FS */ 361 362 static const struct dmi_system_id pch_uart_dmi_table[] = { 363 { 364 .ident = "CM-iTC", 365 { 366 DMI_MATCH(DMI_BOARD_NAME, "CM-iTC"), 367 }, 368 (void *)CMITC_UARTCLK, 369 }, 370 { 371 .ident = "FRI2", 372 { 373 DMI_MATCH(DMI_BIOS_VERSION, "FRI2"), 374 }, 375 (void *)FRI2_64_UARTCLK, 376 }, 377 { 378 .ident = "Fish River Island II", 379 { 380 DMI_MATCH(DMI_PRODUCT_NAME, "Fish River Island II"), 381 }, 382 (void *)FRI2_48_UARTCLK, 383 }, 384 { 385 .ident = "COMe-mTT", 386 { 387 DMI_MATCH(DMI_BOARD_NAME, "COMe-mTT"), 388 }, 389 (void *)NTC1_UARTCLK, 390 }, 391 { 392 .ident = "nanoETXexpress-TT", 393 { 394 DMI_MATCH(DMI_BOARD_NAME, "nanoETXexpress-TT"), 395 }, 396 (void *)NTC1_UARTCLK, 397 }, 398 { 399 .ident = "MinnowBoard", 400 { 401 DMI_MATCH(DMI_BOARD_NAME, "MinnowBoard"), 402 }, 403 (void *)MINNOW_UARTCLK, 404 }, 405 { } 406 }; 407 408 /* Return UART clock, checking for board specific clocks. */ 409 static unsigned int pch_uart_get_uartclk(void) 410 { 411 const struct dmi_system_id *d; 412 413 if (user_uartclk) 414 return user_uartclk; 415 416 d = dmi_first_match(pch_uart_dmi_table); 417 if (d) 418 return (unsigned long)d->driver_data; 419 420 return DEFAULT_UARTCLK; 421 } 422 423 static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv, 424 unsigned int flag) 425 { 426 u8 ier = ioread8(priv->membase + UART_IER); 427 ier |= flag & PCH_UART_IER_MASK; 428 iowrite8(ier, priv->membase + UART_IER); 429 } 430 431 static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv, 432 unsigned int flag) 433 { 434 u8 ier = ioread8(priv->membase + UART_IER); 435 ier &= ~(flag & PCH_UART_IER_MASK); 436 iowrite8(ier, priv->membase + UART_IER); 437 } 438 439 static int pch_uart_hal_set_line(struct eg20t_port *priv, unsigned int baud, 440 unsigned int parity, unsigned int bits, 441 unsigned int stb) 442 { 443 unsigned int dll, dlm, lcr; 444 int div; 445 446 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud); 447 if (div < 0 || USHRT_MAX <= div) { 448 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div); 449 return -EINVAL; 450 } 451 452 dll = (unsigned int)div & 0x00FFU; 453 dlm = ((unsigned int)div >> 8) & 0x00FFU; 454 455 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) { 456 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity); 457 return -EINVAL; 458 } 459 460 if (bits & ~PCH_UART_LCR_WLS) { 461 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits); 462 return -EINVAL; 463 } 464 465 if (stb & ~PCH_UART_LCR_STB) { 466 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb); 467 return -EINVAL; 468 } 469 470 lcr = parity; 471 lcr |= bits; 472 lcr |= stb; 473 474 dev_dbg(priv->port.dev, "%s:baud = %u, div = %04x, lcr = %02x (%lu)\n", 475 __func__, baud, div, lcr, jiffies); 476 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR); 477 iowrite8(dll, priv->membase + PCH_UART_DLL); 478 iowrite8(dlm, priv->membase + PCH_UART_DLM); 479 iowrite8(lcr, priv->membase + UART_LCR); 480 481 return 0; 482 } 483 484 static int pch_uart_hal_fifo_reset(struct eg20t_port *priv, 485 unsigned int flag) 486 { 487 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) { 488 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n", 489 __func__, flag); 490 return -EINVAL; 491 } 492 493 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR); 494 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag, 495 priv->membase + UART_FCR); 496 iowrite8(priv->fcr, priv->membase + UART_FCR); 497 498 return 0; 499 } 500 501 static int pch_uart_hal_set_fifo(struct eg20t_port *priv, 502 unsigned int dmamode, 503 unsigned int fifo_size, unsigned int trigger) 504 { 505 u8 fcr; 506 507 if (dmamode & ~PCH_UART_FCR_DMS) { 508 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n", 509 __func__, dmamode); 510 return -EINVAL; 511 } 512 513 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) { 514 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n", 515 __func__, fifo_size); 516 return -EINVAL; 517 } 518 519 if (trigger & ~PCH_UART_FCR_RFTL) { 520 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n", 521 __func__, trigger); 522 return -EINVAL; 523 } 524 525 switch (priv->fifo_size) { 526 case 256: 527 priv->trigger_level = 528 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT]; 529 break; 530 case 64: 531 priv->trigger_level = 532 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT]; 533 break; 534 case 16: 535 priv->trigger_level = 536 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT]; 537 break; 538 default: 539 priv->trigger_level = 540 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT]; 541 break; 542 } 543 fcr = 544 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR; 545 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR); 546 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR, 547 priv->membase + UART_FCR); 548 iowrite8(fcr, priv->membase + UART_FCR); 549 priv->fcr = fcr; 550 551 return 0; 552 } 553 554 static u8 pch_uart_hal_get_modem(struct eg20t_port *priv) 555 { 556 unsigned int msr = ioread8(priv->membase + UART_MSR); 557 priv->dmsr = msr & PCH_UART_MSR_DELTA; 558 return (u8)msr; 559 } 560 561 static void pch_uart_hal_write(struct eg20t_port *priv, 562 const unsigned char *buf, int tx_size) 563 { 564 int i; 565 unsigned int thr; 566 567 for (i = 0; i < tx_size;) { 568 thr = buf[i++]; 569 iowrite8(thr, priv->membase + PCH_UART_THR); 570 } 571 } 572 573 static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf, 574 int rx_size) 575 { 576 int i; 577 u8 rbr, lsr; 578 struct uart_port *port = &priv->port; 579 580 lsr = ioread8(priv->membase + UART_LSR); 581 for (i = 0, lsr = ioread8(priv->membase + UART_LSR); 582 i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI); 583 lsr = ioread8(priv->membase + UART_LSR)) { 584 rbr = ioread8(priv->membase + PCH_UART_RBR); 585 586 if (lsr & UART_LSR_BI) { 587 port->icount.brk++; 588 if (uart_handle_break(port)) 589 continue; 590 } 591 #ifdef SUPPORT_SYSRQ 592 if (port->sysrq) { 593 if (uart_handle_sysrq_char(port, rbr)) 594 continue; 595 } 596 #endif 597 598 buf[i++] = rbr; 599 } 600 return i; 601 } 602 603 static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv) 604 { 605 return ioread8(priv->membase + UART_IIR) &\ 606 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP); 607 } 608 609 static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv) 610 { 611 return ioread8(priv->membase + UART_LSR); 612 } 613 614 static void pch_uart_hal_set_break(struct eg20t_port *priv, int on) 615 { 616 unsigned int lcr; 617 618 lcr = ioread8(priv->membase + UART_LCR); 619 if (on) 620 lcr |= PCH_UART_LCR_SB; 621 else 622 lcr &= ~PCH_UART_LCR_SB; 623 624 iowrite8(lcr, priv->membase + UART_LCR); 625 } 626 627 static int push_rx(struct eg20t_port *priv, const unsigned char *buf, 628 int size) 629 { 630 struct uart_port *port = &priv->port; 631 struct tty_port *tport = &port->state->port; 632 633 tty_insert_flip_string(tport, buf, size); 634 tty_flip_buffer_push(tport); 635 636 return 0; 637 } 638 639 static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf) 640 { 641 int ret = 0; 642 struct uart_port *port = &priv->port; 643 644 if (port->x_char) { 645 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n", 646 __func__, port->x_char, jiffies); 647 buf[0] = port->x_char; 648 port->x_char = 0; 649 ret = 1; 650 } 651 652 return ret; 653 } 654 655 static int dma_push_rx(struct eg20t_port *priv, int size) 656 { 657 int room; 658 struct uart_port *port = &priv->port; 659 struct tty_port *tport = &port->state->port; 660 661 room = tty_buffer_request_room(tport, size); 662 663 if (room < size) 664 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n", 665 size - room); 666 if (!room) 667 return 0; 668 669 tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size); 670 671 port->icount.rx += room; 672 673 return room; 674 } 675 676 static void pch_free_dma(struct uart_port *port) 677 { 678 struct eg20t_port *priv; 679 priv = container_of(port, struct eg20t_port, port); 680 681 if (priv->chan_tx) { 682 dma_release_channel(priv->chan_tx); 683 priv->chan_tx = NULL; 684 } 685 if (priv->chan_rx) { 686 dma_release_channel(priv->chan_rx); 687 priv->chan_rx = NULL; 688 } 689 690 if (priv->rx_buf_dma) { 691 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt, 692 priv->rx_buf_dma); 693 priv->rx_buf_virt = NULL; 694 priv->rx_buf_dma = 0; 695 } 696 697 return; 698 } 699 700 static bool filter(struct dma_chan *chan, void *slave) 701 { 702 struct pch_dma_slave *param = slave; 703 704 if ((chan->chan_id == param->chan_id) && (param->dma_dev == 705 chan->device->dev)) { 706 chan->private = param; 707 return true; 708 } else { 709 return false; 710 } 711 } 712 713 static void pch_request_dma(struct uart_port *port) 714 { 715 dma_cap_mask_t mask; 716 struct dma_chan *chan; 717 struct pci_dev *dma_dev; 718 struct pch_dma_slave *param; 719 struct eg20t_port *priv = 720 container_of(port, struct eg20t_port, port); 721 dma_cap_zero(mask); 722 dma_cap_set(DMA_SLAVE, mask); 723 724 /* Get DMA's dev information */ 725 dma_dev = pci_get_slot(priv->pdev->bus, 726 PCI_DEVFN(PCI_SLOT(priv->pdev->devfn), 0)); 727 728 /* Set Tx DMA */ 729 param = &priv->param_tx; 730 param->dma_dev = &dma_dev->dev; 731 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */ 732 733 param->tx_reg = port->mapbase + UART_TX; 734 chan = dma_request_channel(mask, filter, param); 735 if (!chan) { 736 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n", 737 __func__); 738 return; 739 } 740 priv->chan_tx = chan; 741 742 /* Set Rx DMA */ 743 param = &priv->param_rx; 744 param->dma_dev = &dma_dev->dev; 745 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */ 746 747 param->rx_reg = port->mapbase + UART_RX; 748 chan = dma_request_channel(mask, filter, param); 749 if (!chan) { 750 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n", 751 __func__); 752 dma_release_channel(priv->chan_tx); 753 priv->chan_tx = NULL; 754 return; 755 } 756 757 /* Get Consistent memory for DMA */ 758 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize, 759 &priv->rx_buf_dma, GFP_KERNEL); 760 priv->chan_rx = chan; 761 } 762 763 static void pch_dma_rx_complete(void *arg) 764 { 765 struct eg20t_port *priv = arg; 766 struct uart_port *port = &priv->port; 767 int count; 768 769 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE); 770 count = dma_push_rx(priv, priv->trigger_level); 771 if (count) 772 tty_flip_buffer_push(&port->state->port); 773 async_tx_ack(priv->desc_rx); 774 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT | 775 PCH_UART_HAL_RX_ERR_INT); 776 } 777 778 static void pch_dma_tx_complete(void *arg) 779 { 780 struct eg20t_port *priv = arg; 781 struct uart_port *port = &priv->port; 782 struct circ_buf *xmit = &port->state->xmit; 783 struct scatterlist *sg = priv->sg_tx_p; 784 int i; 785 786 for (i = 0; i < priv->nent; i++, sg++) { 787 xmit->tail += sg_dma_len(sg); 788 port->icount.tx += sg_dma_len(sg); 789 } 790 xmit->tail &= UART_XMIT_SIZE - 1; 791 async_tx_ack(priv->desc_tx); 792 dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE); 793 priv->tx_dma_use = 0; 794 priv->nent = 0; 795 kfree(priv->sg_tx_p); 796 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT); 797 } 798 799 static int pop_tx(struct eg20t_port *priv, int size) 800 { 801 int count = 0; 802 struct uart_port *port = &priv->port; 803 struct circ_buf *xmit = &port->state->xmit; 804 805 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size) 806 goto pop_tx_end; 807 808 do { 809 int cnt_to_end = 810 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); 811 int sz = min(size - count, cnt_to_end); 812 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz); 813 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1); 814 count += sz; 815 } while (!uart_circ_empty(xmit) && count < size); 816 817 pop_tx_end: 818 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n", 819 count, size - count, jiffies); 820 821 return count; 822 } 823 824 static int handle_rx_to(struct eg20t_port *priv) 825 { 826 struct pch_uart_buffer *buf; 827 int rx_size; 828 int ret; 829 if (!priv->start_rx) { 830 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT | 831 PCH_UART_HAL_RX_ERR_INT); 832 return 0; 833 } 834 buf = &priv->rxbuf; 835 do { 836 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size); 837 ret = push_rx(priv, buf->buf, rx_size); 838 if (ret) 839 return 0; 840 } while (rx_size == buf->size); 841 842 return PCH_UART_HANDLED_RX_INT; 843 } 844 845 static int handle_rx(struct eg20t_port *priv) 846 { 847 return handle_rx_to(priv); 848 } 849 850 static int dma_handle_rx(struct eg20t_port *priv) 851 { 852 struct uart_port *port = &priv->port; 853 struct dma_async_tx_descriptor *desc; 854 struct scatterlist *sg; 855 856 priv = container_of(port, struct eg20t_port, port); 857 sg = &priv->sg_rx; 858 859 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */ 860 861 sg_dma_len(sg) = priv->trigger_level; 862 863 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt), 864 sg_dma_len(sg), offset_in_page(priv->rx_buf_virt)); 865 866 sg_dma_address(sg) = priv->rx_buf_dma; 867 868 desc = dmaengine_prep_slave_sg(priv->chan_rx, 869 sg, 1, DMA_DEV_TO_MEM, 870 DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 871 872 if (!desc) 873 return 0; 874 875 priv->desc_rx = desc; 876 desc->callback = pch_dma_rx_complete; 877 desc->callback_param = priv; 878 desc->tx_submit(desc); 879 dma_async_issue_pending(priv->chan_rx); 880 881 return PCH_UART_HANDLED_RX_INT; 882 } 883 884 static unsigned int handle_tx(struct eg20t_port *priv) 885 { 886 struct uart_port *port = &priv->port; 887 struct circ_buf *xmit = &port->state->xmit; 888 int fifo_size; 889 int tx_size; 890 int size; 891 int tx_empty; 892 893 if (!priv->start_tx) { 894 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n", 895 __func__, jiffies); 896 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT); 897 priv->tx_empty = 1; 898 return 0; 899 } 900 901 fifo_size = max(priv->fifo_size, 1); 902 tx_empty = 1; 903 if (pop_tx_x(priv, xmit->buf)) { 904 pch_uart_hal_write(priv, xmit->buf, 1); 905 port->icount.tx++; 906 tx_empty = 0; 907 fifo_size--; 908 } 909 size = min(xmit->head - xmit->tail, fifo_size); 910 if (size < 0) 911 size = fifo_size; 912 913 tx_size = pop_tx(priv, size); 914 if (tx_size > 0) { 915 port->icount.tx += tx_size; 916 tx_empty = 0; 917 } 918 919 priv->tx_empty = tx_empty; 920 921 if (tx_empty) { 922 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT); 923 uart_write_wakeup(port); 924 } 925 926 return PCH_UART_HANDLED_TX_INT; 927 } 928 929 static unsigned int dma_handle_tx(struct eg20t_port *priv) 930 { 931 struct uart_port *port = &priv->port; 932 struct circ_buf *xmit = &port->state->xmit; 933 struct scatterlist *sg; 934 int nent; 935 int fifo_size; 936 struct dma_async_tx_descriptor *desc; 937 int num; 938 int i; 939 int bytes; 940 int size; 941 int rem; 942 943 if (!priv->start_tx) { 944 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n", 945 __func__, jiffies); 946 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT); 947 priv->tx_empty = 1; 948 return 0; 949 } 950 951 if (priv->tx_dma_use) { 952 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n", 953 __func__, jiffies); 954 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT); 955 priv->tx_empty = 1; 956 return 0; 957 } 958 959 fifo_size = max(priv->fifo_size, 1); 960 if (pop_tx_x(priv, xmit->buf)) { 961 pch_uart_hal_write(priv, xmit->buf, 1); 962 port->icount.tx++; 963 fifo_size--; 964 } 965 966 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail, 967 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head, 968 xmit->tail, UART_XMIT_SIZE)); 969 if (!bytes) { 970 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__); 971 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT); 972 uart_write_wakeup(port); 973 return 0; 974 } 975 976 if (bytes > fifo_size) { 977 num = bytes / fifo_size + 1; 978 size = fifo_size; 979 rem = bytes % fifo_size; 980 } else { 981 num = 1; 982 size = bytes; 983 rem = bytes; 984 } 985 986 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n", 987 __func__, num, size, rem); 988 989 priv->tx_dma_use = 1; 990 991 priv->sg_tx_p = kcalloc(num, sizeof(struct scatterlist), GFP_ATOMIC); 992 if (!priv->sg_tx_p) { 993 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__); 994 return 0; 995 } 996 997 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */ 998 sg = priv->sg_tx_p; 999 1000 for (i = 0; i < num; i++, sg++) { 1001 if (i == (num - 1)) 1002 sg_set_page(sg, virt_to_page(xmit->buf), 1003 rem, fifo_size * i); 1004 else 1005 sg_set_page(sg, virt_to_page(xmit->buf), 1006 size, fifo_size * i); 1007 } 1008 1009 sg = priv->sg_tx_p; 1010 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE); 1011 if (!nent) { 1012 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__); 1013 return 0; 1014 } 1015 priv->nent = nent; 1016 1017 for (i = 0; i < nent; i++, sg++) { 1018 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) + 1019 fifo_size * i; 1020 sg_dma_address(sg) = (sg_dma_address(sg) & 1021 ~(UART_XMIT_SIZE - 1)) + sg->offset; 1022 if (i == (nent - 1)) 1023 sg_dma_len(sg) = rem; 1024 else 1025 sg_dma_len(sg) = size; 1026 } 1027 1028 desc = dmaengine_prep_slave_sg(priv->chan_tx, 1029 priv->sg_tx_p, nent, DMA_MEM_TO_DEV, 1030 DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1031 if (!desc) { 1032 dev_err(priv->port.dev, "%s:dmaengine_prep_slave_sg Failed\n", 1033 __func__); 1034 return 0; 1035 } 1036 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE); 1037 priv->desc_tx = desc; 1038 desc->callback = pch_dma_tx_complete; 1039 desc->callback_param = priv; 1040 1041 desc->tx_submit(desc); 1042 1043 dma_async_issue_pending(priv->chan_tx); 1044 1045 return PCH_UART_HANDLED_TX_INT; 1046 } 1047 1048 static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr) 1049 { 1050 struct uart_port *port = &priv->port; 1051 struct tty_struct *tty = tty_port_tty_get(&port->state->port); 1052 char *error_msg[5] = {}; 1053 int i = 0; 1054 1055 if (lsr & PCH_UART_LSR_ERR) 1056 error_msg[i++] = "Error data in FIFO\n"; 1057 1058 if (lsr & UART_LSR_FE) { 1059 port->icount.frame++; 1060 error_msg[i++] = " Framing Error\n"; 1061 } 1062 1063 if (lsr & UART_LSR_PE) { 1064 port->icount.parity++; 1065 error_msg[i++] = " Parity Error\n"; 1066 } 1067 1068 if (lsr & UART_LSR_OE) { 1069 port->icount.overrun++; 1070 error_msg[i++] = " Overrun Error\n"; 1071 } 1072 1073 if (tty == NULL) { 1074 for (i = 0; error_msg[i] != NULL; i++) 1075 dev_err(&priv->pdev->dev, error_msg[i]); 1076 } else { 1077 tty_kref_put(tty); 1078 } 1079 } 1080 1081 static irqreturn_t pch_uart_interrupt(int irq, void *dev_id) 1082 { 1083 struct eg20t_port *priv = dev_id; 1084 unsigned int handled; 1085 u8 lsr; 1086 int ret = 0; 1087 unsigned char iid; 1088 unsigned long flags; 1089 int next = 1; 1090 u8 msr; 1091 1092 spin_lock_irqsave(&priv->lock, flags); 1093 handled = 0; 1094 while (next) { 1095 iid = pch_uart_hal_get_iid(priv); 1096 if (iid & PCH_UART_IIR_IP) /* No Interrupt */ 1097 break; 1098 switch (iid) { 1099 case PCH_UART_IID_RLS: /* Receiver Line Status */ 1100 lsr = pch_uart_hal_get_line_status(priv); 1101 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE | 1102 UART_LSR_PE | UART_LSR_OE)) { 1103 pch_uart_err_ir(priv, lsr); 1104 ret = PCH_UART_HANDLED_RX_ERR_INT; 1105 } else { 1106 ret = PCH_UART_HANDLED_LS_INT; 1107 } 1108 break; 1109 case PCH_UART_IID_RDR: /* Received Data Ready */ 1110 if (priv->use_dma) { 1111 pch_uart_hal_disable_interrupt(priv, 1112 PCH_UART_HAL_RX_INT | 1113 PCH_UART_HAL_RX_ERR_INT); 1114 ret = dma_handle_rx(priv); 1115 if (!ret) 1116 pch_uart_hal_enable_interrupt(priv, 1117 PCH_UART_HAL_RX_INT | 1118 PCH_UART_HAL_RX_ERR_INT); 1119 } else { 1120 ret = handle_rx(priv); 1121 } 1122 break; 1123 case PCH_UART_IID_RDR_TO: /* Received Data Ready 1124 (FIFO Timeout) */ 1125 ret = handle_rx_to(priv); 1126 break; 1127 case PCH_UART_IID_THRE: /* Transmitter Holding Register 1128 Empty */ 1129 if (priv->use_dma) 1130 ret = dma_handle_tx(priv); 1131 else 1132 ret = handle_tx(priv); 1133 break; 1134 case PCH_UART_IID_MS: /* Modem Status */ 1135 msr = pch_uart_hal_get_modem(priv); 1136 next = 0; /* MS ir prioirty is the lowest. So, MS ir 1137 means final interrupt */ 1138 if ((msr & UART_MSR_ANY_DELTA) == 0) 1139 break; 1140 ret |= PCH_UART_HANDLED_MS_INT; 1141 break; 1142 default: /* Never junp to this label */ 1143 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__, 1144 iid, jiffies); 1145 ret = -1; 1146 next = 0; 1147 break; 1148 } 1149 handled |= (unsigned int)ret; 1150 } 1151 1152 spin_unlock_irqrestore(&priv->lock, flags); 1153 return IRQ_RETVAL(handled); 1154 } 1155 1156 /* This function tests whether the transmitter fifo and shifter for the port 1157 described by 'port' is empty. */ 1158 static unsigned int pch_uart_tx_empty(struct uart_port *port) 1159 { 1160 struct eg20t_port *priv; 1161 1162 priv = container_of(port, struct eg20t_port, port); 1163 if (priv->tx_empty) 1164 return TIOCSER_TEMT; 1165 else 1166 return 0; 1167 } 1168 1169 /* Returns the current state of modem control inputs. */ 1170 static unsigned int pch_uart_get_mctrl(struct uart_port *port) 1171 { 1172 struct eg20t_port *priv; 1173 u8 modem; 1174 unsigned int ret = 0; 1175 1176 priv = container_of(port, struct eg20t_port, port); 1177 modem = pch_uart_hal_get_modem(priv); 1178 1179 if (modem & UART_MSR_DCD) 1180 ret |= TIOCM_CAR; 1181 1182 if (modem & UART_MSR_RI) 1183 ret |= TIOCM_RNG; 1184 1185 if (modem & UART_MSR_DSR) 1186 ret |= TIOCM_DSR; 1187 1188 if (modem & UART_MSR_CTS) 1189 ret |= TIOCM_CTS; 1190 1191 return ret; 1192 } 1193 1194 static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl) 1195 { 1196 u32 mcr = 0; 1197 struct eg20t_port *priv = container_of(port, struct eg20t_port, port); 1198 1199 if (mctrl & TIOCM_DTR) 1200 mcr |= UART_MCR_DTR; 1201 if (mctrl & TIOCM_RTS) 1202 mcr |= UART_MCR_RTS; 1203 if (mctrl & TIOCM_LOOP) 1204 mcr |= UART_MCR_LOOP; 1205 1206 if (priv->mcr & UART_MCR_AFE) 1207 mcr |= UART_MCR_AFE; 1208 1209 if (mctrl) 1210 iowrite8(mcr, priv->membase + UART_MCR); 1211 } 1212 1213 static void pch_uart_stop_tx(struct uart_port *port) 1214 { 1215 struct eg20t_port *priv; 1216 priv = container_of(port, struct eg20t_port, port); 1217 priv->start_tx = 0; 1218 priv->tx_dma_use = 0; 1219 } 1220 1221 static void pch_uart_start_tx(struct uart_port *port) 1222 { 1223 struct eg20t_port *priv; 1224 1225 priv = container_of(port, struct eg20t_port, port); 1226 1227 if (priv->use_dma) { 1228 if (priv->tx_dma_use) { 1229 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n", 1230 __func__); 1231 return; 1232 } 1233 } 1234 1235 priv->start_tx = 1; 1236 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT); 1237 } 1238 1239 static void pch_uart_stop_rx(struct uart_port *port) 1240 { 1241 struct eg20t_port *priv; 1242 priv = container_of(port, struct eg20t_port, port); 1243 priv->start_rx = 0; 1244 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT | 1245 PCH_UART_HAL_RX_ERR_INT); 1246 } 1247 1248 /* Enable the modem status interrupts. */ 1249 static void pch_uart_enable_ms(struct uart_port *port) 1250 { 1251 struct eg20t_port *priv; 1252 priv = container_of(port, struct eg20t_port, port); 1253 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT); 1254 } 1255 1256 /* Control the transmission of a break signal. */ 1257 static void pch_uart_break_ctl(struct uart_port *port, int ctl) 1258 { 1259 struct eg20t_port *priv; 1260 unsigned long flags; 1261 1262 priv = container_of(port, struct eg20t_port, port); 1263 spin_lock_irqsave(&priv->lock, flags); 1264 pch_uart_hal_set_break(priv, ctl); 1265 spin_unlock_irqrestore(&priv->lock, flags); 1266 } 1267 1268 /* Grab any interrupt resources and initialise any low level driver state. */ 1269 static int pch_uart_startup(struct uart_port *port) 1270 { 1271 struct eg20t_port *priv; 1272 int ret; 1273 int fifo_size; 1274 int trigger_level; 1275 1276 priv = container_of(port, struct eg20t_port, port); 1277 priv->tx_empty = 1; 1278 1279 if (port->uartclk) 1280 priv->uartclk = port->uartclk; 1281 else 1282 port->uartclk = priv->uartclk; 1283 1284 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT); 1285 ret = pch_uart_hal_set_line(priv, default_baud, 1286 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT, 1287 PCH_UART_HAL_STB1); 1288 if (ret) 1289 return ret; 1290 1291 switch (priv->fifo_size) { 1292 case 256: 1293 fifo_size = PCH_UART_HAL_FIFO256; 1294 break; 1295 case 64: 1296 fifo_size = PCH_UART_HAL_FIFO64; 1297 break; 1298 case 16: 1299 fifo_size = PCH_UART_HAL_FIFO16; 1300 break; 1301 case 1: 1302 default: 1303 fifo_size = PCH_UART_HAL_FIFO_DIS; 1304 break; 1305 } 1306 1307 switch (priv->trigger) { 1308 case PCH_UART_HAL_TRIGGER1: 1309 trigger_level = 1; 1310 break; 1311 case PCH_UART_HAL_TRIGGER_L: 1312 trigger_level = priv->fifo_size / 4; 1313 break; 1314 case PCH_UART_HAL_TRIGGER_M: 1315 trigger_level = priv->fifo_size / 2; 1316 break; 1317 case PCH_UART_HAL_TRIGGER_H: 1318 default: 1319 trigger_level = priv->fifo_size - (priv->fifo_size / 8); 1320 break; 1321 } 1322 1323 priv->trigger_level = trigger_level; 1324 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0, 1325 fifo_size, priv->trigger); 1326 if (ret < 0) 1327 return ret; 1328 1329 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED, 1330 priv->irq_name, priv); 1331 if (ret < 0) 1332 return ret; 1333 1334 if (priv->use_dma) 1335 pch_request_dma(port); 1336 1337 priv->start_rx = 1; 1338 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT | 1339 PCH_UART_HAL_RX_ERR_INT); 1340 uart_update_timeout(port, CS8, default_baud); 1341 1342 return 0; 1343 } 1344 1345 static void pch_uart_shutdown(struct uart_port *port) 1346 { 1347 struct eg20t_port *priv; 1348 int ret; 1349 1350 priv = container_of(port, struct eg20t_port, port); 1351 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT); 1352 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO); 1353 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0, 1354 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1); 1355 if (ret) 1356 dev_err(priv->port.dev, 1357 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret); 1358 1359 pch_free_dma(port); 1360 1361 free_irq(priv->port.irq, priv); 1362 } 1363 1364 /* Change the port parameters, including word length, parity, stop 1365 *bits. Update read_status_mask and ignore_status_mask to indicate 1366 *the types of events we are interested in receiving. */ 1367 static void pch_uart_set_termios(struct uart_port *port, 1368 struct ktermios *termios, struct ktermios *old) 1369 { 1370 int rtn; 1371 unsigned int baud, parity, bits, stb; 1372 struct eg20t_port *priv; 1373 unsigned long flags; 1374 1375 priv = container_of(port, struct eg20t_port, port); 1376 switch (termios->c_cflag & CSIZE) { 1377 case CS5: 1378 bits = PCH_UART_HAL_5BIT; 1379 break; 1380 case CS6: 1381 bits = PCH_UART_HAL_6BIT; 1382 break; 1383 case CS7: 1384 bits = PCH_UART_HAL_7BIT; 1385 break; 1386 default: /* CS8 */ 1387 bits = PCH_UART_HAL_8BIT; 1388 break; 1389 } 1390 if (termios->c_cflag & CSTOPB) 1391 stb = PCH_UART_HAL_STB2; 1392 else 1393 stb = PCH_UART_HAL_STB1; 1394 1395 if (termios->c_cflag & PARENB) { 1396 if (termios->c_cflag & PARODD) 1397 parity = PCH_UART_HAL_PARITY_ODD; 1398 else 1399 parity = PCH_UART_HAL_PARITY_EVEN; 1400 1401 } else 1402 parity = PCH_UART_HAL_PARITY_NONE; 1403 1404 /* Only UART0 has auto hardware flow function */ 1405 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256)) 1406 priv->mcr |= UART_MCR_AFE; 1407 else 1408 priv->mcr &= ~UART_MCR_AFE; 1409 1410 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */ 1411 1412 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16); 1413 1414 spin_lock_irqsave(&priv->lock, flags); 1415 spin_lock(&port->lock); 1416 1417 uart_update_timeout(port, termios->c_cflag, baud); 1418 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb); 1419 if (rtn) 1420 goto out; 1421 1422 pch_uart_set_mctrl(&priv->port, priv->port.mctrl); 1423 /* Don't rewrite B0 */ 1424 if (tty_termios_baud_rate(termios)) 1425 tty_termios_encode_baud_rate(termios, baud, baud); 1426 1427 out: 1428 spin_unlock(&port->lock); 1429 spin_unlock_irqrestore(&priv->lock, flags); 1430 } 1431 1432 static const char *pch_uart_type(struct uart_port *port) 1433 { 1434 return KBUILD_MODNAME; 1435 } 1436 1437 static void pch_uart_release_port(struct uart_port *port) 1438 { 1439 struct eg20t_port *priv; 1440 1441 priv = container_of(port, struct eg20t_port, port); 1442 pci_iounmap(priv->pdev, priv->membase); 1443 pci_release_regions(priv->pdev); 1444 } 1445 1446 static int pch_uart_request_port(struct uart_port *port) 1447 { 1448 struct eg20t_port *priv; 1449 int ret; 1450 void __iomem *membase; 1451 1452 priv = container_of(port, struct eg20t_port, port); 1453 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME); 1454 if (ret < 0) 1455 return -EBUSY; 1456 1457 membase = pci_iomap(priv->pdev, 1, 0); 1458 if (!membase) { 1459 pci_release_regions(priv->pdev); 1460 return -EBUSY; 1461 } 1462 priv->membase = port->membase = membase; 1463 1464 return 0; 1465 } 1466 1467 static void pch_uart_config_port(struct uart_port *port, int type) 1468 { 1469 struct eg20t_port *priv; 1470 1471 priv = container_of(port, struct eg20t_port, port); 1472 if (type & UART_CONFIG_TYPE) { 1473 port->type = priv->port_type; 1474 pch_uart_request_port(port); 1475 } 1476 } 1477 1478 static int pch_uart_verify_port(struct uart_port *port, 1479 struct serial_struct *serinfo) 1480 { 1481 struct eg20t_port *priv; 1482 1483 priv = container_of(port, struct eg20t_port, port); 1484 if (serinfo->flags & UPF_LOW_LATENCY) { 1485 dev_info(priv->port.dev, 1486 "PCH UART : Use PIO Mode (without DMA)\n"); 1487 priv->use_dma = 0; 1488 serinfo->flags &= ~UPF_LOW_LATENCY; 1489 } else { 1490 #ifndef CONFIG_PCH_DMA 1491 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n", 1492 __func__); 1493 return -EOPNOTSUPP; 1494 #endif 1495 if (!priv->use_dma) { 1496 pch_request_dma(port); 1497 if (priv->chan_rx) 1498 priv->use_dma = 1; 1499 } 1500 dev_info(priv->port.dev, "PCH UART: %s\n", 1501 priv->use_dma ? 1502 "Use DMA Mode" : "No DMA"); 1503 } 1504 1505 return 0; 1506 } 1507 1508 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_PCH_UART_CONSOLE) 1509 /* 1510 * Wait for transmitter & holding register to empty 1511 */ 1512 static void wait_for_xmitr(struct eg20t_port *up, int bits) 1513 { 1514 unsigned int status, tmout = 10000; 1515 1516 /* Wait up to 10ms for the character(s) to be sent. */ 1517 for (;;) { 1518 status = ioread8(up->membase + UART_LSR); 1519 1520 if ((status & bits) == bits) 1521 break; 1522 if (--tmout == 0) 1523 break; 1524 udelay(1); 1525 } 1526 1527 /* Wait up to 1s for flow control if necessary */ 1528 if (up->port.flags & UPF_CONS_FLOW) { 1529 unsigned int tmout; 1530 for (tmout = 1000000; tmout; tmout--) { 1531 unsigned int msr = ioread8(up->membase + UART_MSR); 1532 if (msr & UART_MSR_CTS) 1533 break; 1534 udelay(1); 1535 touch_nmi_watchdog(); 1536 } 1537 } 1538 } 1539 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_PCH_UART_CONSOLE */ 1540 1541 #ifdef CONFIG_CONSOLE_POLL 1542 /* 1543 * Console polling routines for communicate via uart while 1544 * in an interrupt or debug context. 1545 */ 1546 static int pch_uart_get_poll_char(struct uart_port *port) 1547 { 1548 struct eg20t_port *priv = 1549 container_of(port, struct eg20t_port, port); 1550 u8 lsr = ioread8(priv->membase + UART_LSR); 1551 1552 if (!(lsr & UART_LSR_DR)) 1553 return NO_POLL_CHAR; 1554 1555 return ioread8(priv->membase + PCH_UART_RBR); 1556 } 1557 1558 1559 static void pch_uart_put_poll_char(struct uart_port *port, 1560 unsigned char c) 1561 { 1562 unsigned int ier; 1563 struct eg20t_port *priv = 1564 container_of(port, struct eg20t_port, port); 1565 1566 /* 1567 * First save the IER then disable the interrupts 1568 */ 1569 ier = ioread8(priv->membase + UART_IER); 1570 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT); 1571 1572 wait_for_xmitr(priv, UART_LSR_THRE); 1573 /* 1574 * Send the character out. 1575 */ 1576 iowrite8(c, priv->membase + PCH_UART_THR); 1577 1578 /* 1579 * Finally, wait for transmitter to become empty 1580 * and restore the IER 1581 */ 1582 wait_for_xmitr(priv, BOTH_EMPTY); 1583 iowrite8(ier, priv->membase + UART_IER); 1584 } 1585 #endif /* CONFIG_CONSOLE_POLL */ 1586 1587 static const struct uart_ops pch_uart_ops = { 1588 .tx_empty = pch_uart_tx_empty, 1589 .set_mctrl = pch_uart_set_mctrl, 1590 .get_mctrl = pch_uart_get_mctrl, 1591 .stop_tx = pch_uart_stop_tx, 1592 .start_tx = pch_uart_start_tx, 1593 .stop_rx = pch_uart_stop_rx, 1594 .enable_ms = pch_uart_enable_ms, 1595 .break_ctl = pch_uart_break_ctl, 1596 .startup = pch_uart_startup, 1597 .shutdown = pch_uart_shutdown, 1598 .set_termios = pch_uart_set_termios, 1599 /* .pm = pch_uart_pm, Not supported yet */ 1600 .type = pch_uart_type, 1601 .release_port = pch_uart_release_port, 1602 .request_port = pch_uart_request_port, 1603 .config_port = pch_uart_config_port, 1604 .verify_port = pch_uart_verify_port, 1605 #ifdef CONFIG_CONSOLE_POLL 1606 .poll_get_char = pch_uart_get_poll_char, 1607 .poll_put_char = pch_uart_put_poll_char, 1608 #endif 1609 }; 1610 1611 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE 1612 1613 static void pch_console_putchar(struct uart_port *port, int ch) 1614 { 1615 struct eg20t_port *priv = 1616 container_of(port, struct eg20t_port, port); 1617 1618 wait_for_xmitr(priv, UART_LSR_THRE); 1619 iowrite8(ch, priv->membase + PCH_UART_THR); 1620 } 1621 1622 /* 1623 * Print a string to the serial port trying not to disturb 1624 * any possible real use of the port... 1625 * 1626 * The console_lock must be held when we get here. 1627 */ 1628 static void 1629 pch_console_write(struct console *co, const char *s, unsigned int count) 1630 { 1631 struct eg20t_port *priv; 1632 unsigned long flags; 1633 int priv_locked = 1; 1634 int port_locked = 1; 1635 u8 ier; 1636 1637 priv = pch_uart_ports[co->index]; 1638 1639 touch_nmi_watchdog(); 1640 1641 local_irq_save(flags); 1642 if (priv->port.sysrq) { 1643 /* call to uart_handle_sysrq_char already took the priv lock */ 1644 priv_locked = 0; 1645 /* serial8250_handle_port() already took the port lock */ 1646 port_locked = 0; 1647 } else if (oops_in_progress) { 1648 priv_locked = spin_trylock(&priv->lock); 1649 port_locked = spin_trylock(&priv->port.lock); 1650 } else { 1651 spin_lock(&priv->lock); 1652 spin_lock(&priv->port.lock); 1653 } 1654 1655 /* 1656 * First save the IER then disable the interrupts 1657 */ 1658 ier = ioread8(priv->membase + UART_IER); 1659 1660 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT); 1661 1662 uart_console_write(&priv->port, s, count, pch_console_putchar); 1663 1664 /* 1665 * Finally, wait for transmitter to become empty 1666 * and restore the IER 1667 */ 1668 wait_for_xmitr(priv, BOTH_EMPTY); 1669 iowrite8(ier, priv->membase + UART_IER); 1670 1671 if (port_locked) 1672 spin_unlock(&priv->port.lock); 1673 if (priv_locked) 1674 spin_unlock(&priv->lock); 1675 local_irq_restore(flags); 1676 } 1677 1678 static int __init pch_console_setup(struct console *co, char *options) 1679 { 1680 struct uart_port *port; 1681 int baud = default_baud; 1682 int bits = 8; 1683 int parity = 'n'; 1684 int flow = 'n'; 1685 1686 /* 1687 * Check whether an invalid uart number has been specified, and 1688 * if so, search for the first available port that does have 1689 * console support. 1690 */ 1691 if (co->index >= PCH_UART_NR) 1692 co->index = 0; 1693 port = &pch_uart_ports[co->index]->port; 1694 1695 if (!port || (!port->iobase && !port->membase)) 1696 return -ENODEV; 1697 1698 port->uartclk = pch_uart_get_uartclk(); 1699 1700 if (options) 1701 uart_parse_options(options, &baud, &parity, &bits, &flow); 1702 1703 return uart_set_options(port, co, baud, parity, bits, flow); 1704 } 1705 1706 static struct uart_driver pch_uart_driver; 1707 1708 static struct console pch_console = { 1709 .name = PCH_UART_DRIVER_DEVICE, 1710 .write = pch_console_write, 1711 .device = uart_console_device, 1712 .setup = pch_console_setup, 1713 .flags = CON_PRINTBUFFER | CON_ANYTIME, 1714 .index = -1, 1715 .data = &pch_uart_driver, 1716 }; 1717 1718 #define PCH_CONSOLE (&pch_console) 1719 #else 1720 #define PCH_CONSOLE NULL 1721 #endif /* CONFIG_SERIAL_PCH_UART_CONSOLE */ 1722 1723 static struct uart_driver pch_uart_driver = { 1724 .owner = THIS_MODULE, 1725 .driver_name = KBUILD_MODNAME, 1726 .dev_name = PCH_UART_DRIVER_DEVICE, 1727 .major = 0, 1728 .minor = 0, 1729 .nr = PCH_UART_NR, 1730 .cons = PCH_CONSOLE, 1731 }; 1732 1733 static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev, 1734 const struct pci_device_id *id) 1735 { 1736 struct eg20t_port *priv; 1737 int ret; 1738 unsigned int iobase; 1739 unsigned int mapbase; 1740 unsigned char *rxbuf; 1741 int fifosize; 1742 int port_type; 1743 struct pch_uart_driver_data *board; 1744 #ifdef CONFIG_DEBUG_FS 1745 char name[32]; /* for debugfs file name */ 1746 #endif 1747 1748 board = &drv_dat[id->driver_data]; 1749 port_type = board->port_type; 1750 1751 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL); 1752 if (priv == NULL) 1753 goto init_port_alloc_err; 1754 1755 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL); 1756 if (!rxbuf) 1757 goto init_port_free_txbuf; 1758 1759 switch (port_type) { 1760 case PORT_PCH_8LINE: 1761 fifosize = 256; /* EG20T/ML7213: UART0 */ 1762 break; 1763 case PORT_PCH_2LINE: 1764 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/ 1765 break; 1766 default: 1767 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type); 1768 goto init_port_hal_free; 1769 } 1770 1771 pci_enable_msi(pdev); 1772 pci_set_master(pdev); 1773 1774 spin_lock_init(&priv->lock); 1775 1776 iobase = pci_resource_start(pdev, 0); 1777 mapbase = pci_resource_start(pdev, 1); 1778 priv->mapbase = mapbase; 1779 priv->iobase = iobase; 1780 priv->pdev = pdev; 1781 priv->tx_empty = 1; 1782 priv->rxbuf.buf = rxbuf; 1783 priv->rxbuf.size = PAGE_SIZE; 1784 1785 priv->fifo_size = fifosize; 1786 priv->uartclk = pch_uart_get_uartclk(); 1787 priv->port_type = port_type; 1788 priv->port.dev = &pdev->dev; 1789 priv->port.iobase = iobase; 1790 priv->port.membase = NULL; 1791 priv->port.mapbase = mapbase; 1792 priv->port.irq = pdev->irq; 1793 priv->port.iotype = UPIO_PORT; 1794 priv->port.ops = &pch_uart_ops; 1795 priv->port.flags = UPF_BOOT_AUTOCONF; 1796 priv->port.fifosize = fifosize; 1797 priv->port.line = board->line_no; 1798 priv->trigger = PCH_UART_HAL_TRIGGER_M; 1799 1800 snprintf(priv->irq_name, IRQ_NAME_SIZE, 1801 KBUILD_MODNAME ":" PCH_UART_DRIVER_DEVICE "%d", 1802 priv->port.line); 1803 1804 spin_lock_init(&priv->port.lock); 1805 1806 pci_set_drvdata(pdev, priv); 1807 priv->trigger_level = 1; 1808 priv->fcr = 0; 1809 1810 if (pdev->dev.of_node) 1811 of_property_read_u32(pdev->dev.of_node, "clock-frequency" 1812 , &user_uartclk); 1813 1814 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE 1815 pch_uart_ports[board->line_no] = priv; 1816 #endif 1817 ret = uart_add_one_port(&pch_uart_driver, &priv->port); 1818 if (ret < 0) 1819 goto init_port_hal_free; 1820 1821 #ifdef CONFIG_DEBUG_FS 1822 snprintf(name, sizeof(name), "uart%d_regs", board->line_no); 1823 priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO, 1824 NULL, priv, &port_regs_ops); 1825 #endif 1826 1827 return priv; 1828 1829 init_port_hal_free: 1830 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE 1831 pch_uart_ports[board->line_no] = NULL; 1832 #endif 1833 free_page((unsigned long)rxbuf); 1834 init_port_free_txbuf: 1835 kfree(priv); 1836 init_port_alloc_err: 1837 1838 return NULL; 1839 } 1840 1841 static void pch_uart_exit_port(struct eg20t_port *priv) 1842 { 1843 1844 #ifdef CONFIG_DEBUG_FS 1845 debugfs_remove(priv->debugfs); 1846 #endif 1847 uart_remove_one_port(&pch_uart_driver, &priv->port); 1848 free_page((unsigned long)priv->rxbuf.buf); 1849 } 1850 1851 static void pch_uart_pci_remove(struct pci_dev *pdev) 1852 { 1853 struct eg20t_port *priv = pci_get_drvdata(pdev); 1854 1855 pci_disable_msi(pdev); 1856 1857 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE 1858 pch_uart_ports[priv->port.line] = NULL; 1859 #endif 1860 pch_uart_exit_port(priv); 1861 pci_disable_device(pdev); 1862 kfree(priv); 1863 return; 1864 } 1865 #ifdef CONFIG_PM 1866 static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state) 1867 { 1868 struct eg20t_port *priv = pci_get_drvdata(pdev); 1869 1870 uart_suspend_port(&pch_uart_driver, &priv->port); 1871 1872 pci_save_state(pdev); 1873 pci_set_power_state(pdev, pci_choose_state(pdev, state)); 1874 return 0; 1875 } 1876 1877 static int pch_uart_pci_resume(struct pci_dev *pdev) 1878 { 1879 struct eg20t_port *priv = pci_get_drvdata(pdev); 1880 int ret; 1881 1882 pci_set_power_state(pdev, PCI_D0); 1883 pci_restore_state(pdev); 1884 1885 ret = pci_enable_device(pdev); 1886 if (ret) { 1887 dev_err(&pdev->dev, 1888 "%s-pci_enable_device failed(ret=%d) ", __func__, ret); 1889 return ret; 1890 } 1891 1892 uart_resume_port(&pch_uart_driver, &priv->port); 1893 1894 return 0; 1895 } 1896 #else 1897 #define pch_uart_pci_suspend NULL 1898 #define pch_uart_pci_resume NULL 1899 #endif 1900 1901 static const struct pci_device_id pch_uart_pci_id[] = { 1902 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811), 1903 .driver_data = pch_et20t_uart0}, 1904 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812), 1905 .driver_data = pch_et20t_uart1}, 1906 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813), 1907 .driver_data = pch_et20t_uart2}, 1908 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814), 1909 .driver_data = pch_et20t_uart3}, 1910 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027), 1911 .driver_data = pch_ml7213_uart0}, 1912 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028), 1913 .driver_data = pch_ml7213_uart1}, 1914 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029), 1915 .driver_data = pch_ml7213_uart2}, 1916 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C), 1917 .driver_data = pch_ml7223_uart0}, 1918 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D), 1919 .driver_data = pch_ml7223_uart1}, 1920 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811), 1921 .driver_data = pch_ml7831_uart0}, 1922 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812), 1923 .driver_data = pch_ml7831_uart1}, 1924 {0,}, 1925 }; 1926 1927 static int pch_uart_pci_probe(struct pci_dev *pdev, 1928 const struct pci_device_id *id) 1929 { 1930 int ret; 1931 struct eg20t_port *priv; 1932 1933 ret = pci_enable_device(pdev); 1934 if (ret < 0) 1935 goto probe_error; 1936 1937 priv = pch_uart_init_port(pdev, id); 1938 if (!priv) { 1939 ret = -EBUSY; 1940 goto probe_disable_device; 1941 } 1942 pci_set_drvdata(pdev, priv); 1943 1944 return ret; 1945 1946 probe_disable_device: 1947 pci_disable_msi(pdev); 1948 pci_disable_device(pdev); 1949 probe_error: 1950 return ret; 1951 } 1952 1953 static struct pci_driver pch_uart_pci_driver = { 1954 .name = "pch_uart", 1955 .id_table = pch_uart_pci_id, 1956 .probe = pch_uart_pci_probe, 1957 .remove = pch_uart_pci_remove, 1958 .suspend = pch_uart_pci_suspend, 1959 .resume = pch_uart_pci_resume, 1960 }; 1961 1962 static int __init pch_uart_module_init(void) 1963 { 1964 int ret; 1965 1966 /* register as UART driver */ 1967 ret = uart_register_driver(&pch_uart_driver); 1968 if (ret < 0) 1969 return ret; 1970 1971 /* register as PCI driver */ 1972 ret = pci_register_driver(&pch_uart_pci_driver); 1973 if (ret < 0) 1974 uart_unregister_driver(&pch_uart_driver); 1975 1976 return ret; 1977 } 1978 module_init(pch_uart_module_init); 1979 1980 static void __exit pch_uart_module_exit(void) 1981 { 1982 pci_unregister_driver(&pch_uart_pci_driver); 1983 uart_unregister_driver(&pch_uart_driver); 1984 } 1985 module_exit(pch_uart_module_exit); 1986 1987 MODULE_LICENSE("GPL v2"); 1988 MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver"); 1989 MODULE_DEVICE_TABLE(pci, pch_uart_pci_id); 1990 1991 module_param(default_baud, uint, S_IRUGO); 1992 MODULE_PARM_DESC(default_baud, 1993 "Default BAUD for initial driver state and console (default 9600)"); 1994 module_param(user_uartclk, uint, S_IRUGO); 1995 MODULE_PARM_DESC(user_uartclk, 1996 "Override UART default or board specific UART clock"); 1997