1 // SPDX-License-Identifier: GPL-2.0+ 2 /* 3 * Application UART driver for: 4 * Freescale STMP37XX/STMP378X 5 * Alphascale ASM9260 6 * 7 * Author: dmitry pervushin <dimka@embeddedalley.com> 8 * 9 * Copyright 2014 Oleksij Rempel <linux@rempel-privat.de> 10 * Provide Alphascale ASM9260 support. 11 * Copyright 2008-2010 Freescale Semiconductor, Inc. 12 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved. 13 */ 14 15 #include <linux/kernel.h> 16 #include <linux/errno.h> 17 #include <linux/init.h> 18 #include <linux/console.h> 19 #include <linux/interrupt.h> 20 #include <linux/module.h> 21 #include <linux/slab.h> 22 #include <linux/wait.h> 23 #include <linux/tty.h> 24 #include <linux/tty_driver.h> 25 #include <linux/tty_flip.h> 26 #include <linux/serial.h> 27 #include <linux/serial_core.h> 28 #include <linux/platform_device.h> 29 #include <linux/device.h> 30 #include <linux/clk.h> 31 #include <linux/delay.h> 32 #include <linux/io.h> 33 #include <linux/of_device.h> 34 #include <linux/dma-mapping.h> 35 #include <linux/dmaengine.h> 36 37 #include <linux/gpio/consumer.h> 38 #include <linux/err.h> 39 #include <linux/irq.h> 40 #include "serial_mctrl_gpio.h" 41 42 #define MXS_AUART_PORTS 5 43 #define MXS_AUART_FIFO_SIZE 16 44 45 #define SET_REG 0x4 46 #define CLR_REG 0x8 47 #define TOG_REG 0xc 48 49 #define AUART_CTRL0 0x00000000 50 #define AUART_CTRL1 0x00000010 51 #define AUART_CTRL2 0x00000020 52 #define AUART_LINECTRL 0x00000030 53 #define AUART_LINECTRL2 0x00000040 54 #define AUART_INTR 0x00000050 55 #define AUART_DATA 0x00000060 56 #define AUART_STAT 0x00000070 57 #define AUART_DEBUG 0x00000080 58 #define AUART_VERSION 0x00000090 59 #define AUART_AUTOBAUD 0x000000a0 60 61 #define AUART_CTRL0_SFTRST (1 << 31) 62 #define AUART_CTRL0_CLKGATE (1 << 30) 63 #define AUART_CTRL0_RXTO_ENABLE (1 << 27) 64 #define AUART_CTRL0_RXTIMEOUT(v) (((v) & 0x7ff) << 16) 65 #define AUART_CTRL0_XFER_COUNT(v) ((v) & 0xffff) 66 67 #define AUART_CTRL1_XFER_COUNT(v) ((v) & 0xffff) 68 69 #define AUART_CTRL2_DMAONERR (1 << 26) 70 #define AUART_CTRL2_TXDMAE (1 << 25) 71 #define AUART_CTRL2_RXDMAE (1 << 24) 72 73 #define AUART_CTRL2_CTSEN (1 << 15) 74 #define AUART_CTRL2_RTSEN (1 << 14) 75 #define AUART_CTRL2_RTS (1 << 11) 76 #define AUART_CTRL2_RXE (1 << 9) 77 #define AUART_CTRL2_TXE (1 << 8) 78 #define AUART_CTRL2_UARTEN (1 << 0) 79 80 #define AUART_LINECTRL_BAUD_DIV_MAX 0x003fffc0 81 #define AUART_LINECTRL_BAUD_DIV_MIN 0x000000ec 82 #define AUART_LINECTRL_BAUD_DIVINT_SHIFT 16 83 #define AUART_LINECTRL_BAUD_DIVINT_MASK 0xffff0000 84 #define AUART_LINECTRL_BAUD_DIVINT(v) (((v) & 0xffff) << 16) 85 #define AUART_LINECTRL_BAUD_DIVFRAC_SHIFT 8 86 #define AUART_LINECTRL_BAUD_DIVFRAC_MASK 0x00003f00 87 #define AUART_LINECTRL_BAUD_DIVFRAC(v) (((v) & 0x3f) << 8) 88 #define AUART_LINECTRL_SPS (1 << 7) 89 #define AUART_LINECTRL_WLEN_MASK 0x00000060 90 #define AUART_LINECTRL_WLEN(v) ((((v) - 5) & 0x3) << 5) 91 #define AUART_LINECTRL_FEN (1 << 4) 92 #define AUART_LINECTRL_STP2 (1 << 3) 93 #define AUART_LINECTRL_EPS (1 << 2) 94 #define AUART_LINECTRL_PEN (1 << 1) 95 #define AUART_LINECTRL_BRK (1 << 0) 96 97 #define AUART_INTR_RTIEN (1 << 22) 98 #define AUART_INTR_TXIEN (1 << 21) 99 #define AUART_INTR_RXIEN (1 << 20) 100 #define AUART_INTR_CTSMIEN (1 << 17) 101 #define AUART_INTR_RTIS (1 << 6) 102 #define AUART_INTR_TXIS (1 << 5) 103 #define AUART_INTR_RXIS (1 << 4) 104 #define AUART_INTR_CTSMIS (1 << 1) 105 106 #define AUART_STAT_BUSY (1 << 29) 107 #define AUART_STAT_CTS (1 << 28) 108 #define AUART_STAT_TXFE (1 << 27) 109 #define AUART_STAT_TXFF (1 << 25) 110 #define AUART_STAT_RXFE (1 << 24) 111 #define AUART_STAT_OERR (1 << 19) 112 #define AUART_STAT_BERR (1 << 18) 113 #define AUART_STAT_PERR (1 << 17) 114 #define AUART_STAT_FERR (1 << 16) 115 #define AUART_STAT_RXCOUNT_MASK 0xffff 116 117 /* 118 * Start of Alphascale asm9260 defines 119 * This list contains only differences of existing bits 120 * between imx2x and asm9260 121 */ 122 #define ASM9260_HW_CTRL0 0x0000 123 /* 124 * RW. Tell the UART to execute the RX DMA Command. The 125 * UART will clear this bit at the end of receive execution. 126 */ 127 #define ASM9260_BM_CTRL0_RXDMA_RUN BIT(28) 128 /* RW. 0 use FIFO for status register; 1 use DMA */ 129 #define ASM9260_BM_CTRL0_RXTO_SOURCE_STATUS BIT(25) 130 /* 131 * RW. RX TIMEOUT Enable. Valid for FIFO and DMA. 132 * Warning: If this bit is set to 0, the RX timeout will not affect receive DMA 133 * operation. If this bit is set to 1, a receive timeout will cause the receive 134 * DMA logic to terminate by filling the remaining DMA bytes with garbage data. 135 */ 136 #define ASM9260_BM_CTRL0_RXTO_ENABLE BIT(24) 137 /* 138 * RW. Receive Timeout Counter Value: number of 8-bit-time to wait before 139 * asserting timeout on the RX input. If the RXFIFO is not empty and the RX 140 * input is idle, then the watchdog counter will decrement each bit-time. Note 141 * 7-bit-time is added to the programmed value, so a value of zero will set 142 * the counter to 7-bit-time, a value of 0x1 gives 15-bit-time and so on. Also 143 * note that the counter is reloaded at the end of each frame, so if the frame 144 * is 10 bits long and the timeout counter value is zero, then timeout will 145 * occur (when FIFO is not empty) even if the RX input is not idle. The default 146 * value is 0x3 (31 bit-time). 147 */ 148 #define ASM9260_BM_CTRL0_RXTO_MASK (0xff << 16) 149 /* TIMEOUT = (100*7+1)*(1/BAUD) */ 150 #define ASM9260_BM_CTRL0_DEFAULT_RXTIMEOUT (20 << 16) 151 152 /* TX ctrl register */ 153 #define ASM9260_HW_CTRL1 0x0010 154 /* 155 * RW. Tell the UART to execute the TX DMA Command. The 156 * UART will clear this bit at the end of transmit execution. 157 */ 158 #define ASM9260_BM_CTRL1_TXDMA_RUN BIT(28) 159 160 #define ASM9260_HW_CTRL2 0x0020 161 /* 162 * RW. Receive Interrupt FIFO Level Select. 163 * The trigger points for the receive interrupt are as follows: 164 * ONE_EIGHTHS = 0x0 Trigger on FIFO full to at least 2 of 16 entries. 165 * ONE_QUARTER = 0x1 Trigger on FIFO full to at least 4 of 16 entries. 166 * ONE_HALF = 0x2 Trigger on FIFO full to at least 8 of 16 entries. 167 * THREE_QUARTERS = 0x3 Trigger on FIFO full to at least 12 of 16 entries. 168 * SEVEN_EIGHTHS = 0x4 Trigger on FIFO full to at least 14 of 16 entries. 169 */ 170 #define ASM9260_BM_CTRL2_RXIFLSEL (7 << 20) 171 #define ASM9260_BM_CTRL2_DEFAULT_RXIFLSEL (3 << 20) 172 /* RW. Same as RXIFLSEL */ 173 #define ASM9260_BM_CTRL2_TXIFLSEL (7 << 16) 174 #define ASM9260_BM_CTRL2_DEFAULT_TXIFLSEL (2 << 16) 175 /* RW. Set DTR. When this bit is 1, the output is 0. */ 176 #define ASM9260_BM_CTRL2_DTR BIT(10) 177 /* RW. Loop Back Enable */ 178 #define ASM9260_BM_CTRL2_LBE BIT(7) 179 #define ASM9260_BM_CTRL2_PORT_ENABLE BIT(0) 180 181 #define ASM9260_HW_LINECTRL 0x0030 182 /* 183 * RW. Stick Parity Select. When bits 1, 2, and 7 of this register are set, the 184 * parity bit is transmitted and checked as a 0. When bits 1 and 7 are set, 185 * and bit 2 is 0, the parity bit is transmitted and checked as a 1. When this 186 * bit is cleared stick parity is disabled. 187 */ 188 #define ASM9260_BM_LCTRL_SPS BIT(7) 189 /* RW. Word length */ 190 #define ASM9260_BM_LCTRL_WLEN (3 << 5) 191 #define ASM9260_BM_LCTRL_CHRL_5 (0 << 5) 192 #define ASM9260_BM_LCTRL_CHRL_6 (1 << 5) 193 #define ASM9260_BM_LCTRL_CHRL_7 (2 << 5) 194 #define ASM9260_BM_LCTRL_CHRL_8 (3 << 5) 195 196 /* 197 * Interrupt register. 198 * contains the interrupt enables and the interrupt status bits 199 */ 200 #define ASM9260_HW_INTR 0x0040 201 /* Tx FIFO EMPTY Raw Interrupt enable */ 202 #define ASM9260_BM_INTR_TFEIEN BIT(27) 203 /* Overrun Error Interrupt Enable. */ 204 #define ASM9260_BM_INTR_OEIEN BIT(26) 205 /* Break Error Interrupt Enable. */ 206 #define ASM9260_BM_INTR_BEIEN BIT(25) 207 /* Parity Error Interrupt Enable. */ 208 #define ASM9260_BM_INTR_PEIEN BIT(24) 209 /* Framing Error Interrupt Enable. */ 210 #define ASM9260_BM_INTR_FEIEN BIT(23) 211 212 /* nUARTDSR Modem Interrupt Enable. */ 213 #define ASM9260_BM_INTR_DSRMIEN BIT(19) 214 /* nUARTDCD Modem Interrupt Enable. */ 215 #define ASM9260_BM_INTR_DCDMIEN BIT(18) 216 /* nUARTRI Modem Interrupt Enable. */ 217 #define ASM9260_BM_INTR_RIMIEN BIT(16) 218 /* Auto-Boud Timeout */ 219 #define ASM9260_BM_INTR_ABTO BIT(13) 220 #define ASM9260_BM_INTR_ABEO BIT(12) 221 /* Tx FIFO EMPTY Raw Interrupt state */ 222 #define ASM9260_BM_INTR_TFEIS BIT(11) 223 /* Overrun Error */ 224 #define ASM9260_BM_INTR_OEIS BIT(10) 225 /* Break Error */ 226 #define ASM9260_BM_INTR_BEIS BIT(9) 227 /* Parity Error */ 228 #define ASM9260_BM_INTR_PEIS BIT(8) 229 /* Framing Error */ 230 #define ASM9260_BM_INTR_FEIS BIT(7) 231 #define ASM9260_BM_INTR_DSRMIS BIT(3) 232 #define ASM9260_BM_INTR_DCDMIS BIT(2) 233 #define ASM9260_BM_INTR_RIMIS BIT(0) 234 235 /* 236 * RW. In DMA mode, up to 4 Received/Transmit characters can be accessed at a 237 * time. In PIO mode, only one character can be accessed at a time. The status 238 * register contains the receive data flags and valid bits. 239 */ 240 #define ASM9260_HW_DATA 0x0050 241 242 #define ASM9260_HW_STAT 0x0060 243 /* RO. If 1, UARTAPP is present in this product. */ 244 #define ASM9260_BM_STAT_PRESENT BIT(31) 245 /* RO. If 1, HISPEED is present in this product. */ 246 #define ASM9260_BM_STAT_HISPEED BIT(30) 247 /* RO. Receive FIFO Full. */ 248 #define ASM9260_BM_STAT_RXFULL BIT(26) 249 250 /* RO. The UART Debug Register contains the state of the DMA signals. */ 251 #define ASM9260_HW_DEBUG 0x0070 252 /* DMA Command Run Status */ 253 #define ASM9260_BM_DEBUG_TXDMARUN BIT(5) 254 #define ASM9260_BM_DEBUG_RXDMARUN BIT(4) 255 /* DMA Command End Status */ 256 #define ASM9260_BM_DEBUG_TXCMDEND BIT(3) 257 #define ASM9260_BM_DEBUG_RXCMDEND BIT(2) 258 /* DMA Request Status */ 259 #define ASM9260_BM_DEBUG_TXDMARQ BIT(1) 260 #define ASM9260_BM_DEBUG_RXDMARQ BIT(0) 261 262 #define ASM9260_HW_ILPR 0x0080 263 264 #define ASM9260_HW_RS485CTRL 0x0090 265 /* 266 * RW. This bit reverses the polarity of the direction control signal on the RTS 267 * (or DTR) pin. 268 * If 0, The direction control pin will be driven to logic ‘0’ when the 269 * transmitter has data to be sent. It will be driven to logic ‘1’ after the 270 * last bit of data has been transmitted. 271 */ 272 #define ASM9260_BM_RS485CTRL_ONIV BIT(5) 273 /* RW. Enable Auto Direction Control. */ 274 #define ASM9260_BM_RS485CTRL_DIR_CTRL BIT(4) 275 /* 276 * RW. If 0 and DIR_CTRL = 1, pin RTS is used for direction control. 277 * If 1 and DIR_CTRL = 1, pin DTR is used for direction control. 278 */ 279 #define ASM9260_BM_RS485CTRL_PINSEL BIT(3) 280 /* RW. Enable Auto Address Detect (AAD). */ 281 #define ASM9260_BM_RS485CTRL_AADEN BIT(2) 282 /* RW. Disable receiver. */ 283 #define ASM9260_BM_RS485CTRL_RXDIS BIT(1) 284 /* RW. Enable RS-485/EIA-485 Normal Multidrop Mode (NMM) */ 285 #define ASM9260_BM_RS485CTRL_RS485EN BIT(0) 286 287 #define ASM9260_HW_RS485ADRMATCH 0x00a0 288 /* Contains the address match value. */ 289 #define ASM9260_BM_RS485ADRMATCH_MASK (0xff << 0) 290 291 #define ASM9260_HW_RS485DLY 0x00b0 292 /* 293 * RW. Contains the direction control (RTS or DTR) delay value. This delay time 294 * is in periods of the baud clock. 295 */ 296 #define ASM9260_BM_RS485DLY_MASK (0xff << 0) 297 298 #define ASM9260_HW_AUTOBAUD 0x00c0 299 /* WO. Auto-baud time-out interrupt clear bit. */ 300 #define ASM9260_BM_AUTOBAUD_TO_INT_CLR BIT(9) 301 /* WO. End of auto-baud interrupt clear bit. */ 302 #define ASM9260_BM_AUTOBAUD_EO_INT_CLR BIT(8) 303 /* Restart in case of timeout (counter restarts at next UART Rx falling edge) */ 304 #define ASM9260_BM_AUTOBAUD_AUTORESTART BIT(2) 305 /* Auto-baud mode select bit. 0 - Mode 0, 1 - Mode 1. */ 306 #define ASM9260_BM_AUTOBAUD_MODE BIT(1) 307 /* 308 * Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is 309 * automatically cleared after auto-baud completion. 310 */ 311 #define ASM9260_BM_AUTOBAUD_START BIT(0) 312 313 #define ASM9260_HW_CTRL3 0x00d0 314 #define ASM9260_BM_CTRL3_OUTCLK_DIV_MASK (0xffff << 16) 315 /* 316 * RW. Provide clk over OUTCLK pin. In case of asm9260 it can be configured on 317 * pins 137 and 144. 318 */ 319 #define ASM9260_BM_CTRL3_MASTERMODE BIT(6) 320 /* RW. Baud Rate Mode: 1 - Enable sync mode. 0 - async mode. */ 321 #define ASM9260_BM_CTRL3_SYNCMODE BIT(4) 322 /* RW. 1 - MSB bit send frist; 0 - LSB bit frist. */ 323 #define ASM9260_BM_CTRL3_MSBF BIT(2) 324 /* RW. 1 - sample rate = 8 x Baudrate; 0 - sample rate = 16 x Baudrate. */ 325 #define ASM9260_BM_CTRL3_BAUD8 BIT(1) 326 /* RW. 1 - Set word length to 9bit. 0 - use ASM9260_BM_LCTRL_WLEN */ 327 #define ASM9260_BM_CTRL3_9BIT BIT(0) 328 329 #define ASM9260_HW_ISO7816_CTRL 0x00e0 330 /* RW. Enable High Speed mode. */ 331 #define ASM9260_BM_ISO7816CTRL_HS BIT(12) 332 /* Disable Successive Receive NACK */ 333 #define ASM9260_BM_ISO7816CTRL_DS_NACK BIT(8) 334 #define ASM9260_BM_ISO7816CTRL_MAX_ITER_MASK (0xff << 4) 335 /* Receive NACK Inhibit */ 336 #define ASM9260_BM_ISO7816CTRL_INACK BIT(3) 337 #define ASM9260_BM_ISO7816CTRL_NEG_DATA BIT(2) 338 /* RW. 1 - ISO7816 mode; 0 - USART mode */ 339 #define ASM9260_BM_ISO7816CTRL_ENABLE BIT(0) 340 341 #define ASM9260_HW_ISO7816_ERRCNT 0x00f0 342 /* Parity error counter. Will be cleared after reading */ 343 #define ASM9260_BM_ISO7816_NB_ERRORS_MASK (0xff << 0) 344 345 #define ASM9260_HW_ISO7816_STATUS 0x0100 346 /* Max number of Repetitions Reached */ 347 #define ASM9260_BM_ISO7816_STAT_ITERATION BIT(0) 348 349 /* End of Alphascale asm9260 defines */ 350 351 static struct uart_driver auart_driver; 352 353 enum mxs_auart_type { 354 IMX23_AUART, 355 IMX28_AUART, 356 ASM9260_AUART, 357 }; 358 359 struct vendor_data { 360 const u16 *reg_offset; 361 }; 362 363 enum { 364 REG_CTRL0, 365 REG_CTRL1, 366 REG_CTRL2, 367 REG_LINECTRL, 368 REG_LINECTRL2, 369 REG_INTR, 370 REG_DATA, 371 REG_STAT, 372 REG_DEBUG, 373 REG_VERSION, 374 REG_AUTOBAUD, 375 376 /* The size of the array - must be last */ 377 REG_ARRAY_SIZE, 378 }; 379 380 static const u16 mxs_asm9260_offsets[REG_ARRAY_SIZE] = { 381 [REG_CTRL0] = ASM9260_HW_CTRL0, 382 [REG_CTRL1] = ASM9260_HW_CTRL1, 383 [REG_CTRL2] = ASM9260_HW_CTRL2, 384 [REG_LINECTRL] = ASM9260_HW_LINECTRL, 385 [REG_INTR] = ASM9260_HW_INTR, 386 [REG_DATA] = ASM9260_HW_DATA, 387 [REG_STAT] = ASM9260_HW_STAT, 388 [REG_DEBUG] = ASM9260_HW_DEBUG, 389 [REG_AUTOBAUD] = ASM9260_HW_AUTOBAUD, 390 }; 391 392 static const u16 mxs_stmp37xx_offsets[REG_ARRAY_SIZE] = { 393 [REG_CTRL0] = AUART_CTRL0, 394 [REG_CTRL1] = AUART_CTRL1, 395 [REG_CTRL2] = AUART_CTRL2, 396 [REG_LINECTRL] = AUART_LINECTRL, 397 [REG_LINECTRL2] = AUART_LINECTRL2, 398 [REG_INTR] = AUART_INTR, 399 [REG_DATA] = AUART_DATA, 400 [REG_STAT] = AUART_STAT, 401 [REG_DEBUG] = AUART_DEBUG, 402 [REG_VERSION] = AUART_VERSION, 403 [REG_AUTOBAUD] = AUART_AUTOBAUD, 404 }; 405 406 static const struct vendor_data vendor_alphascale_asm9260 = { 407 .reg_offset = mxs_asm9260_offsets, 408 }; 409 410 static const struct vendor_data vendor_freescale_stmp37xx = { 411 .reg_offset = mxs_stmp37xx_offsets, 412 }; 413 414 struct mxs_auart_port { 415 struct uart_port port; 416 417 #define MXS_AUART_DMA_ENABLED 0x2 418 #define MXS_AUART_DMA_TX_SYNC 2 /* bit 2 */ 419 #define MXS_AUART_DMA_RX_READY 3 /* bit 3 */ 420 #define MXS_AUART_RTSCTS 4 /* bit 4 */ 421 unsigned long flags; 422 unsigned int mctrl_prev; 423 enum mxs_auart_type devtype; 424 const struct vendor_data *vendor; 425 426 struct clk *clk; 427 struct clk *clk_ahb; 428 struct device *dev; 429 430 /* for DMA */ 431 struct scatterlist tx_sgl; 432 struct dma_chan *tx_dma_chan; 433 void *tx_dma_buf; 434 435 struct scatterlist rx_sgl; 436 struct dma_chan *rx_dma_chan; 437 void *rx_dma_buf; 438 439 struct mctrl_gpios *gpios; 440 int gpio_irq[UART_GPIO_MAX]; 441 bool ms_irq_enabled; 442 }; 443 444 static const struct of_device_id mxs_auart_dt_ids[] = { 445 { 446 .compatible = "fsl,imx28-auart", 447 .data = (const void *)IMX28_AUART 448 }, { 449 .compatible = "fsl,imx23-auart", 450 .data = (const void *)IMX23_AUART 451 }, { 452 .compatible = "alphascale,asm9260-auart", 453 .data = (const void *)ASM9260_AUART 454 }, { /* sentinel */ } 455 }; 456 MODULE_DEVICE_TABLE(of, mxs_auart_dt_ids); 457 458 static inline int is_imx28_auart(struct mxs_auart_port *s) 459 { 460 return s->devtype == IMX28_AUART; 461 } 462 463 static inline int is_asm9260_auart(struct mxs_auart_port *s) 464 { 465 return s->devtype == ASM9260_AUART; 466 } 467 468 static inline bool auart_dma_enabled(struct mxs_auart_port *s) 469 { 470 return s->flags & MXS_AUART_DMA_ENABLED; 471 } 472 473 static unsigned int mxs_reg_to_offset(const struct mxs_auart_port *uap, 474 unsigned int reg) 475 { 476 return uap->vendor->reg_offset[reg]; 477 } 478 479 static unsigned int mxs_read(const struct mxs_auart_port *uap, 480 unsigned int reg) 481 { 482 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg); 483 484 return readl_relaxed(addr); 485 } 486 487 static void mxs_write(unsigned int val, struct mxs_auart_port *uap, 488 unsigned int reg) 489 { 490 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg); 491 492 writel_relaxed(val, addr); 493 } 494 495 static void mxs_set(unsigned int val, struct mxs_auart_port *uap, 496 unsigned int reg) 497 { 498 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg); 499 500 writel_relaxed(val, addr + SET_REG); 501 } 502 503 static void mxs_clr(unsigned int val, struct mxs_auart_port *uap, 504 unsigned int reg) 505 { 506 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg); 507 508 writel_relaxed(val, addr + CLR_REG); 509 } 510 511 static void mxs_auart_stop_tx(struct uart_port *u); 512 513 #define to_auart_port(u) container_of(u, struct mxs_auart_port, port) 514 515 static void mxs_auart_tx_chars(struct mxs_auart_port *s); 516 517 static void dma_tx_callback(void *param) 518 { 519 struct mxs_auart_port *s = param; 520 struct circ_buf *xmit = &s->port.state->xmit; 521 522 dma_unmap_sg(s->dev, &s->tx_sgl, 1, DMA_TO_DEVICE); 523 524 /* clear the bit used to serialize the DMA tx. */ 525 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); 526 smp_mb__after_atomic(); 527 528 /* wake up the possible processes. */ 529 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) 530 uart_write_wakeup(&s->port); 531 532 mxs_auart_tx_chars(s); 533 } 534 535 static int mxs_auart_dma_tx(struct mxs_auart_port *s, int size) 536 { 537 struct dma_async_tx_descriptor *desc; 538 struct scatterlist *sgl = &s->tx_sgl; 539 struct dma_chan *channel = s->tx_dma_chan; 540 u32 pio; 541 542 /* [1] : send PIO. Note, the first pio word is CTRL1. */ 543 pio = AUART_CTRL1_XFER_COUNT(size); 544 desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)&pio, 545 1, DMA_TRANS_NONE, 0); 546 if (!desc) { 547 dev_err(s->dev, "step 1 error\n"); 548 return -EINVAL; 549 } 550 551 /* [2] : set DMA buffer. */ 552 sg_init_one(sgl, s->tx_dma_buf, size); 553 dma_map_sg(s->dev, sgl, 1, DMA_TO_DEVICE); 554 desc = dmaengine_prep_slave_sg(channel, sgl, 555 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 556 if (!desc) { 557 dev_err(s->dev, "step 2 error\n"); 558 return -EINVAL; 559 } 560 561 /* [3] : submit the DMA */ 562 desc->callback = dma_tx_callback; 563 desc->callback_param = s; 564 dmaengine_submit(desc); 565 dma_async_issue_pending(channel); 566 return 0; 567 } 568 569 static void mxs_auart_tx_chars(struct mxs_auart_port *s) 570 { 571 struct circ_buf *xmit = &s->port.state->xmit; 572 bool pending; 573 u8 ch; 574 575 if (auart_dma_enabled(s)) { 576 u32 i = 0; 577 int size; 578 void *buffer = s->tx_dma_buf; 579 580 if (test_and_set_bit(MXS_AUART_DMA_TX_SYNC, &s->flags)) 581 return; 582 583 while (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) { 584 size = min_t(u32, UART_XMIT_SIZE - i, 585 CIRC_CNT_TO_END(xmit->head, 586 xmit->tail, 587 UART_XMIT_SIZE)); 588 memcpy(buffer + i, xmit->buf + xmit->tail, size); 589 xmit->tail = (xmit->tail + size) & (UART_XMIT_SIZE - 1); 590 591 i += size; 592 if (i >= UART_XMIT_SIZE) 593 break; 594 } 595 596 if (uart_tx_stopped(&s->port)) 597 mxs_auart_stop_tx(&s->port); 598 599 if (i) { 600 mxs_auart_dma_tx(s, i); 601 } else { 602 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); 603 smp_mb__after_atomic(); 604 } 605 return; 606 } 607 608 pending = uart_port_tx(&s->port, ch, 609 !(mxs_read(s, REG_STAT) & AUART_STAT_TXFF), 610 mxs_write(ch, s, REG_DATA)); 611 if (pending) 612 mxs_set(AUART_INTR_TXIEN, s, REG_INTR); 613 else 614 mxs_clr(AUART_INTR_TXIEN, s, REG_INTR); 615 } 616 617 static void mxs_auart_rx_char(struct mxs_auart_port *s) 618 { 619 int flag; 620 u32 stat; 621 u8 c; 622 623 c = mxs_read(s, REG_DATA); 624 stat = mxs_read(s, REG_STAT); 625 626 flag = TTY_NORMAL; 627 s->port.icount.rx++; 628 629 if (stat & AUART_STAT_BERR) { 630 s->port.icount.brk++; 631 if (uart_handle_break(&s->port)) 632 goto out; 633 } else if (stat & AUART_STAT_PERR) { 634 s->port.icount.parity++; 635 } else if (stat & AUART_STAT_FERR) { 636 s->port.icount.frame++; 637 } 638 639 /* 640 * Mask off conditions which should be ingored. 641 */ 642 stat &= s->port.read_status_mask; 643 644 if (stat & AUART_STAT_BERR) { 645 flag = TTY_BREAK; 646 } else if (stat & AUART_STAT_PERR) 647 flag = TTY_PARITY; 648 else if (stat & AUART_STAT_FERR) 649 flag = TTY_FRAME; 650 651 if (stat & AUART_STAT_OERR) 652 s->port.icount.overrun++; 653 654 if (uart_handle_sysrq_char(&s->port, c)) 655 goto out; 656 657 uart_insert_char(&s->port, stat, AUART_STAT_OERR, c, flag); 658 out: 659 mxs_write(stat, s, REG_STAT); 660 } 661 662 static void mxs_auart_rx_chars(struct mxs_auart_port *s) 663 { 664 u32 stat = 0; 665 666 for (;;) { 667 stat = mxs_read(s, REG_STAT); 668 if (stat & AUART_STAT_RXFE) 669 break; 670 mxs_auart_rx_char(s); 671 } 672 673 mxs_write(stat, s, REG_STAT); 674 tty_flip_buffer_push(&s->port.state->port); 675 } 676 677 static int mxs_auart_request_port(struct uart_port *u) 678 { 679 return 0; 680 } 681 682 static int mxs_auart_verify_port(struct uart_port *u, 683 struct serial_struct *ser) 684 { 685 if (u->type != PORT_UNKNOWN && u->type != PORT_IMX) 686 return -EINVAL; 687 return 0; 688 } 689 690 static void mxs_auart_config_port(struct uart_port *u, int flags) 691 { 692 } 693 694 static const char *mxs_auart_type(struct uart_port *u) 695 { 696 struct mxs_auart_port *s = to_auart_port(u); 697 698 return dev_name(s->dev); 699 } 700 701 static void mxs_auart_release_port(struct uart_port *u) 702 { 703 } 704 705 static void mxs_auart_set_mctrl(struct uart_port *u, unsigned mctrl) 706 { 707 struct mxs_auart_port *s = to_auart_port(u); 708 709 u32 ctrl = mxs_read(s, REG_CTRL2); 710 711 ctrl &= ~(AUART_CTRL2_RTSEN | AUART_CTRL2_RTS); 712 if (mctrl & TIOCM_RTS) { 713 if (uart_cts_enabled(u)) 714 ctrl |= AUART_CTRL2_RTSEN; 715 else 716 ctrl |= AUART_CTRL2_RTS; 717 } 718 719 mxs_write(ctrl, s, REG_CTRL2); 720 721 mctrl_gpio_set(s->gpios, mctrl); 722 } 723 724 #define MCTRL_ANY_DELTA (TIOCM_RI | TIOCM_DSR | TIOCM_CD | TIOCM_CTS) 725 static u32 mxs_auart_modem_status(struct mxs_auart_port *s, u32 mctrl) 726 { 727 u32 mctrl_diff; 728 729 mctrl_diff = mctrl ^ s->mctrl_prev; 730 s->mctrl_prev = mctrl; 731 if (mctrl_diff & MCTRL_ANY_DELTA && s->ms_irq_enabled && 732 s->port.state != NULL) { 733 if (mctrl_diff & TIOCM_RI) 734 s->port.icount.rng++; 735 if (mctrl_diff & TIOCM_DSR) 736 s->port.icount.dsr++; 737 if (mctrl_diff & TIOCM_CD) 738 uart_handle_dcd_change(&s->port, mctrl & TIOCM_CD); 739 if (mctrl_diff & TIOCM_CTS) 740 uart_handle_cts_change(&s->port, mctrl & TIOCM_CTS); 741 742 wake_up_interruptible(&s->port.state->port.delta_msr_wait); 743 } 744 return mctrl; 745 } 746 747 static u32 mxs_auart_get_mctrl(struct uart_port *u) 748 { 749 struct mxs_auart_port *s = to_auart_port(u); 750 u32 stat = mxs_read(s, REG_STAT); 751 u32 mctrl = 0; 752 753 if (stat & AUART_STAT_CTS) 754 mctrl |= TIOCM_CTS; 755 756 return mctrl_gpio_get(s->gpios, &mctrl); 757 } 758 759 /* 760 * Enable modem status interrupts 761 */ 762 static void mxs_auart_enable_ms(struct uart_port *port) 763 { 764 struct mxs_auart_port *s = to_auart_port(port); 765 766 /* 767 * Interrupt should not be enabled twice 768 */ 769 if (s->ms_irq_enabled) 770 return; 771 772 s->ms_irq_enabled = true; 773 774 if (s->gpio_irq[UART_GPIO_CTS] >= 0) 775 enable_irq(s->gpio_irq[UART_GPIO_CTS]); 776 /* TODO: enable AUART_INTR_CTSMIEN otherwise */ 777 778 if (s->gpio_irq[UART_GPIO_DSR] >= 0) 779 enable_irq(s->gpio_irq[UART_GPIO_DSR]); 780 781 if (s->gpio_irq[UART_GPIO_RI] >= 0) 782 enable_irq(s->gpio_irq[UART_GPIO_RI]); 783 784 if (s->gpio_irq[UART_GPIO_DCD] >= 0) 785 enable_irq(s->gpio_irq[UART_GPIO_DCD]); 786 } 787 788 /* 789 * Disable modem status interrupts 790 */ 791 static void mxs_auart_disable_ms(struct uart_port *port) 792 { 793 struct mxs_auart_port *s = to_auart_port(port); 794 795 /* 796 * Interrupt should not be disabled twice 797 */ 798 if (!s->ms_irq_enabled) 799 return; 800 801 s->ms_irq_enabled = false; 802 803 if (s->gpio_irq[UART_GPIO_CTS] >= 0) 804 disable_irq(s->gpio_irq[UART_GPIO_CTS]); 805 /* TODO: disable AUART_INTR_CTSMIEN otherwise */ 806 807 if (s->gpio_irq[UART_GPIO_DSR] >= 0) 808 disable_irq(s->gpio_irq[UART_GPIO_DSR]); 809 810 if (s->gpio_irq[UART_GPIO_RI] >= 0) 811 disable_irq(s->gpio_irq[UART_GPIO_RI]); 812 813 if (s->gpio_irq[UART_GPIO_DCD] >= 0) 814 disable_irq(s->gpio_irq[UART_GPIO_DCD]); 815 } 816 817 static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s); 818 static void dma_rx_callback(void *arg) 819 { 820 struct mxs_auart_port *s = (struct mxs_auart_port *) arg; 821 struct tty_port *port = &s->port.state->port; 822 int count; 823 u32 stat; 824 825 dma_unmap_sg(s->dev, &s->rx_sgl, 1, DMA_FROM_DEVICE); 826 827 stat = mxs_read(s, REG_STAT); 828 stat &= ~(AUART_STAT_OERR | AUART_STAT_BERR | 829 AUART_STAT_PERR | AUART_STAT_FERR); 830 831 count = stat & AUART_STAT_RXCOUNT_MASK; 832 tty_insert_flip_string(port, s->rx_dma_buf, count); 833 834 mxs_write(stat, s, REG_STAT); 835 tty_flip_buffer_push(port); 836 837 /* start the next DMA for RX. */ 838 mxs_auart_dma_prep_rx(s); 839 } 840 841 static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s) 842 { 843 struct dma_async_tx_descriptor *desc; 844 struct scatterlist *sgl = &s->rx_sgl; 845 struct dma_chan *channel = s->rx_dma_chan; 846 u32 pio[1]; 847 848 /* [1] : send PIO */ 849 pio[0] = AUART_CTRL0_RXTO_ENABLE 850 | AUART_CTRL0_RXTIMEOUT(0x80) 851 | AUART_CTRL0_XFER_COUNT(UART_XMIT_SIZE); 852 desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)pio, 853 1, DMA_TRANS_NONE, 0); 854 if (!desc) { 855 dev_err(s->dev, "step 1 error\n"); 856 return -EINVAL; 857 } 858 859 /* [2] : send DMA request */ 860 sg_init_one(sgl, s->rx_dma_buf, UART_XMIT_SIZE); 861 dma_map_sg(s->dev, sgl, 1, DMA_FROM_DEVICE); 862 desc = dmaengine_prep_slave_sg(channel, sgl, 1, DMA_DEV_TO_MEM, 863 DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 864 if (!desc) { 865 dev_err(s->dev, "step 2 error\n"); 866 return -1; 867 } 868 869 /* [3] : submit the DMA, but do not issue it. */ 870 desc->callback = dma_rx_callback; 871 desc->callback_param = s; 872 dmaengine_submit(desc); 873 dma_async_issue_pending(channel); 874 return 0; 875 } 876 877 static void mxs_auart_dma_exit_channel(struct mxs_auart_port *s) 878 { 879 if (s->tx_dma_chan) { 880 dma_release_channel(s->tx_dma_chan); 881 s->tx_dma_chan = NULL; 882 } 883 if (s->rx_dma_chan) { 884 dma_release_channel(s->rx_dma_chan); 885 s->rx_dma_chan = NULL; 886 } 887 888 kfree(s->tx_dma_buf); 889 kfree(s->rx_dma_buf); 890 s->tx_dma_buf = NULL; 891 s->rx_dma_buf = NULL; 892 } 893 894 static void mxs_auart_dma_exit(struct mxs_auart_port *s) 895 { 896 897 mxs_clr(AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE | AUART_CTRL2_DMAONERR, 898 s, REG_CTRL2); 899 900 mxs_auart_dma_exit_channel(s); 901 s->flags &= ~MXS_AUART_DMA_ENABLED; 902 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags); 903 clear_bit(MXS_AUART_DMA_RX_READY, &s->flags); 904 } 905 906 static int mxs_auart_dma_init(struct mxs_auart_port *s) 907 { 908 if (auart_dma_enabled(s)) 909 return 0; 910 911 /* init for RX */ 912 s->rx_dma_chan = dma_request_slave_channel(s->dev, "rx"); 913 if (!s->rx_dma_chan) 914 goto err_out; 915 s->rx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA); 916 if (!s->rx_dma_buf) 917 goto err_out; 918 919 /* init for TX */ 920 s->tx_dma_chan = dma_request_slave_channel(s->dev, "tx"); 921 if (!s->tx_dma_chan) 922 goto err_out; 923 s->tx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA); 924 if (!s->tx_dma_buf) 925 goto err_out; 926 927 /* set the flags */ 928 s->flags |= MXS_AUART_DMA_ENABLED; 929 dev_dbg(s->dev, "enabled the DMA support."); 930 931 /* The DMA buffer is now the FIFO the TTY subsystem can use */ 932 s->port.fifosize = UART_XMIT_SIZE; 933 934 return 0; 935 936 err_out: 937 mxs_auart_dma_exit_channel(s); 938 return -EINVAL; 939 940 } 941 942 #define RTS_AT_AUART() !mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_RTS) 943 #define CTS_AT_AUART() !mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_CTS) 944 static void mxs_auart_settermios(struct uart_port *u, 945 struct ktermios *termios, 946 const struct ktermios *old) 947 { 948 struct mxs_auart_port *s = to_auart_port(u); 949 u32 ctrl, ctrl2, div; 950 unsigned int cflag, baud, baud_min, baud_max; 951 952 cflag = termios->c_cflag; 953 954 ctrl = AUART_LINECTRL_FEN; 955 ctrl2 = mxs_read(s, REG_CTRL2); 956 957 ctrl |= AUART_LINECTRL_WLEN(tty_get_char_size(cflag)); 958 959 /* parity */ 960 if (cflag & PARENB) { 961 ctrl |= AUART_LINECTRL_PEN; 962 if ((cflag & PARODD) == 0) 963 ctrl |= AUART_LINECTRL_EPS; 964 if (cflag & CMSPAR) 965 ctrl |= AUART_LINECTRL_SPS; 966 } 967 968 u->read_status_mask = AUART_STAT_OERR; 969 970 if (termios->c_iflag & INPCK) 971 u->read_status_mask |= AUART_STAT_PERR; 972 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) 973 u->read_status_mask |= AUART_STAT_BERR; 974 975 /* 976 * Characters to ignore 977 */ 978 u->ignore_status_mask = 0; 979 if (termios->c_iflag & IGNPAR) 980 u->ignore_status_mask |= AUART_STAT_PERR; 981 if (termios->c_iflag & IGNBRK) { 982 u->ignore_status_mask |= AUART_STAT_BERR; 983 /* 984 * If we're ignoring parity and break indicators, 985 * ignore overruns too (for real raw support). 986 */ 987 if (termios->c_iflag & IGNPAR) 988 u->ignore_status_mask |= AUART_STAT_OERR; 989 } 990 991 /* 992 * ignore all characters if CREAD is not set 993 */ 994 if (cflag & CREAD) 995 ctrl2 |= AUART_CTRL2_RXE; 996 else 997 ctrl2 &= ~AUART_CTRL2_RXE; 998 999 /* figure out the stop bits requested */ 1000 if (cflag & CSTOPB) 1001 ctrl |= AUART_LINECTRL_STP2; 1002 1003 /* figure out the hardware flow control settings */ 1004 ctrl2 &= ~(AUART_CTRL2_CTSEN | AUART_CTRL2_RTSEN); 1005 if (cflag & CRTSCTS) { 1006 /* 1007 * The DMA has a bug(see errata:2836) in mx23. 1008 * So we can not implement the DMA for auart in mx23, 1009 * we can only implement the DMA support for auart 1010 * in mx28. 1011 */ 1012 if (is_imx28_auart(s) 1013 && test_bit(MXS_AUART_RTSCTS, &s->flags)) { 1014 if (!mxs_auart_dma_init(s)) 1015 /* enable DMA tranfer */ 1016 ctrl2 |= AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE 1017 | AUART_CTRL2_DMAONERR; 1018 } 1019 /* Even if RTS is GPIO line RTSEN can be enabled because 1020 * the pinctrl configuration decides about RTS pin function */ 1021 ctrl2 |= AUART_CTRL2_RTSEN; 1022 if (CTS_AT_AUART()) 1023 ctrl2 |= AUART_CTRL2_CTSEN; 1024 } 1025 1026 /* set baud rate */ 1027 if (is_asm9260_auart(s)) { 1028 baud = uart_get_baud_rate(u, termios, old, 1029 u->uartclk * 4 / 0x3FFFFF, 1030 u->uartclk / 16); 1031 div = u->uartclk * 4 / baud; 1032 } else { 1033 baud_min = DIV_ROUND_UP(u->uartclk * 32, 1034 AUART_LINECTRL_BAUD_DIV_MAX); 1035 baud_max = u->uartclk * 32 / AUART_LINECTRL_BAUD_DIV_MIN; 1036 baud = uart_get_baud_rate(u, termios, old, baud_min, baud_max); 1037 div = DIV_ROUND_CLOSEST(u->uartclk * 32, baud); 1038 } 1039 1040 ctrl |= AUART_LINECTRL_BAUD_DIVFRAC(div & 0x3F); 1041 ctrl |= AUART_LINECTRL_BAUD_DIVINT(div >> 6); 1042 mxs_write(ctrl, s, REG_LINECTRL); 1043 1044 mxs_write(ctrl2, s, REG_CTRL2); 1045 1046 uart_update_timeout(u, termios->c_cflag, baud); 1047 1048 /* prepare for the DMA RX. */ 1049 if (auart_dma_enabled(s) && 1050 !test_and_set_bit(MXS_AUART_DMA_RX_READY, &s->flags)) { 1051 if (!mxs_auart_dma_prep_rx(s)) { 1052 /* Disable the normal RX interrupt. */ 1053 mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN, 1054 s, REG_INTR); 1055 } else { 1056 mxs_auart_dma_exit(s); 1057 dev_err(s->dev, "We can not start up the DMA.\n"); 1058 } 1059 } 1060 1061 /* CTS flow-control and modem-status interrupts */ 1062 if (UART_ENABLE_MS(u, termios->c_cflag)) 1063 mxs_auart_enable_ms(u); 1064 else 1065 mxs_auart_disable_ms(u); 1066 } 1067 1068 static void mxs_auart_set_ldisc(struct uart_port *port, 1069 struct ktermios *termios) 1070 { 1071 if (termios->c_line == N_PPS) { 1072 port->flags |= UPF_HARDPPS_CD; 1073 mxs_auart_enable_ms(port); 1074 } else { 1075 port->flags &= ~UPF_HARDPPS_CD; 1076 } 1077 } 1078 1079 static irqreturn_t mxs_auart_irq_handle(int irq, void *context) 1080 { 1081 u32 istat; 1082 struct mxs_auart_port *s = context; 1083 u32 mctrl_temp = s->mctrl_prev; 1084 u32 stat = mxs_read(s, REG_STAT); 1085 1086 istat = mxs_read(s, REG_INTR); 1087 1088 /* ack irq */ 1089 mxs_clr(istat & (AUART_INTR_RTIS | AUART_INTR_TXIS | AUART_INTR_RXIS 1090 | AUART_INTR_CTSMIS), s, REG_INTR); 1091 1092 /* 1093 * Dealing with GPIO interrupt 1094 */ 1095 if (irq == s->gpio_irq[UART_GPIO_CTS] || 1096 irq == s->gpio_irq[UART_GPIO_DCD] || 1097 irq == s->gpio_irq[UART_GPIO_DSR] || 1098 irq == s->gpio_irq[UART_GPIO_RI]) 1099 mxs_auart_modem_status(s, 1100 mctrl_gpio_get(s->gpios, &mctrl_temp)); 1101 1102 if (istat & AUART_INTR_CTSMIS) { 1103 if (CTS_AT_AUART() && s->ms_irq_enabled) 1104 uart_handle_cts_change(&s->port, 1105 stat & AUART_STAT_CTS); 1106 mxs_clr(AUART_INTR_CTSMIS, s, REG_INTR); 1107 istat &= ~AUART_INTR_CTSMIS; 1108 } 1109 1110 if (istat & (AUART_INTR_RTIS | AUART_INTR_RXIS)) { 1111 if (!auart_dma_enabled(s)) 1112 mxs_auart_rx_chars(s); 1113 istat &= ~(AUART_INTR_RTIS | AUART_INTR_RXIS); 1114 } 1115 1116 if (istat & AUART_INTR_TXIS) { 1117 mxs_auart_tx_chars(s); 1118 istat &= ~AUART_INTR_TXIS; 1119 } 1120 1121 return IRQ_HANDLED; 1122 } 1123 1124 static void mxs_auart_reset_deassert(struct mxs_auart_port *s) 1125 { 1126 int i; 1127 unsigned int reg; 1128 1129 mxs_clr(AUART_CTRL0_SFTRST, s, REG_CTRL0); 1130 1131 for (i = 0; i < 10000; i++) { 1132 reg = mxs_read(s, REG_CTRL0); 1133 if (!(reg & AUART_CTRL0_SFTRST)) 1134 break; 1135 udelay(3); 1136 } 1137 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0); 1138 } 1139 1140 static void mxs_auart_reset_assert(struct mxs_auart_port *s) 1141 { 1142 int i; 1143 u32 reg; 1144 1145 reg = mxs_read(s, REG_CTRL0); 1146 /* if already in reset state, keep it untouched */ 1147 if (reg & AUART_CTRL0_SFTRST) 1148 return; 1149 1150 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0); 1151 mxs_set(AUART_CTRL0_SFTRST, s, REG_CTRL0); 1152 1153 for (i = 0; i < 1000; i++) { 1154 reg = mxs_read(s, REG_CTRL0); 1155 /* reset is finished when the clock is gated */ 1156 if (reg & AUART_CTRL0_CLKGATE) 1157 return; 1158 udelay(10); 1159 } 1160 1161 dev_err(s->dev, "Failed to reset the unit."); 1162 } 1163 1164 static int mxs_auart_startup(struct uart_port *u) 1165 { 1166 int ret; 1167 struct mxs_auart_port *s = to_auart_port(u); 1168 1169 ret = clk_prepare_enable(s->clk); 1170 if (ret) 1171 return ret; 1172 1173 if (uart_console(u)) { 1174 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0); 1175 } else { 1176 /* reset the unit to a well known state */ 1177 mxs_auart_reset_assert(s); 1178 mxs_auart_reset_deassert(s); 1179 } 1180 1181 mxs_set(AUART_CTRL2_UARTEN, s, REG_CTRL2); 1182 1183 mxs_write(AUART_INTR_RXIEN | AUART_INTR_RTIEN | AUART_INTR_CTSMIEN, 1184 s, REG_INTR); 1185 1186 /* Reset FIFO size (it could have changed if DMA was enabled) */ 1187 u->fifosize = MXS_AUART_FIFO_SIZE; 1188 1189 /* 1190 * Enable fifo so all four bytes of a DMA word are written to 1191 * output (otherwise, only the LSB is written, ie. 1 in 4 bytes) 1192 */ 1193 mxs_set(AUART_LINECTRL_FEN, s, REG_LINECTRL); 1194 1195 /* get initial status of modem lines */ 1196 mctrl_gpio_get(s->gpios, &s->mctrl_prev); 1197 1198 s->ms_irq_enabled = false; 1199 return 0; 1200 } 1201 1202 static void mxs_auart_shutdown(struct uart_port *u) 1203 { 1204 struct mxs_auart_port *s = to_auart_port(u); 1205 1206 mxs_auart_disable_ms(u); 1207 1208 if (auart_dma_enabled(s)) 1209 mxs_auart_dma_exit(s); 1210 1211 if (uart_console(u)) { 1212 mxs_clr(AUART_CTRL2_UARTEN, s, REG_CTRL2); 1213 1214 mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN | 1215 AUART_INTR_CTSMIEN, s, REG_INTR); 1216 mxs_set(AUART_CTRL0_CLKGATE, s, REG_CTRL0); 1217 } else { 1218 mxs_auart_reset_assert(s); 1219 } 1220 1221 clk_disable_unprepare(s->clk); 1222 } 1223 1224 static unsigned int mxs_auart_tx_empty(struct uart_port *u) 1225 { 1226 struct mxs_auart_port *s = to_auart_port(u); 1227 1228 if ((mxs_read(s, REG_STAT) & 1229 (AUART_STAT_TXFE | AUART_STAT_BUSY)) == AUART_STAT_TXFE) 1230 return TIOCSER_TEMT; 1231 1232 return 0; 1233 } 1234 1235 static void mxs_auart_start_tx(struct uart_port *u) 1236 { 1237 struct mxs_auart_port *s = to_auart_port(u); 1238 1239 /* enable transmitter */ 1240 mxs_set(AUART_CTRL2_TXE, s, REG_CTRL2); 1241 1242 mxs_auart_tx_chars(s); 1243 } 1244 1245 static void mxs_auart_stop_tx(struct uart_port *u) 1246 { 1247 struct mxs_auart_port *s = to_auart_port(u); 1248 1249 mxs_clr(AUART_CTRL2_TXE, s, REG_CTRL2); 1250 } 1251 1252 static void mxs_auart_stop_rx(struct uart_port *u) 1253 { 1254 struct mxs_auart_port *s = to_auart_port(u); 1255 1256 mxs_clr(AUART_CTRL2_RXE, s, REG_CTRL2); 1257 } 1258 1259 static void mxs_auart_break_ctl(struct uart_port *u, int ctl) 1260 { 1261 struct mxs_auart_port *s = to_auart_port(u); 1262 1263 if (ctl) 1264 mxs_set(AUART_LINECTRL_BRK, s, REG_LINECTRL); 1265 else 1266 mxs_clr(AUART_LINECTRL_BRK, s, REG_LINECTRL); 1267 } 1268 1269 static const struct uart_ops mxs_auart_ops = { 1270 .tx_empty = mxs_auart_tx_empty, 1271 .start_tx = mxs_auart_start_tx, 1272 .stop_tx = mxs_auart_stop_tx, 1273 .stop_rx = mxs_auart_stop_rx, 1274 .enable_ms = mxs_auart_enable_ms, 1275 .break_ctl = mxs_auart_break_ctl, 1276 .set_mctrl = mxs_auart_set_mctrl, 1277 .get_mctrl = mxs_auart_get_mctrl, 1278 .startup = mxs_auart_startup, 1279 .shutdown = mxs_auart_shutdown, 1280 .set_termios = mxs_auart_settermios, 1281 .set_ldisc = mxs_auart_set_ldisc, 1282 .type = mxs_auart_type, 1283 .release_port = mxs_auart_release_port, 1284 .request_port = mxs_auart_request_port, 1285 .config_port = mxs_auart_config_port, 1286 .verify_port = mxs_auart_verify_port, 1287 }; 1288 1289 static struct mxs_auart_port *auart_port[MXS_AUART_PORTS]; 1290 1291 #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE 1292 static void mxs_auart_console_putchar(struct uart_port *port, unsigned char ch) 1293 { 1294 struct mxs_auart_port *s = to_auart_port(port); 1295 unsigned int to = 1000; 1296 1297 while (mxs_read(s, REG_STAT) & AUART_STAT_TXFF) { 1298 if (!to--) 1299 break; 1300 udelay(1); 1301 } 1302 1303 mxs_write(ch, s, REG_DATA); 1304 } 1305 1306 static void 1307 auart_console_write(struct console *co, const char *str, unsigned int count) 1308 { 1309 struct mxs_auart_port *s; 1310 struct uart_port *port; 1311 unsigned int old_ctrl0, old_ctrl2; 1312 unsigned int to = 20000; 1313 1314 if (co->index >= MXS_AUART_PORTS || co->index < 0) 1315 return; 1316 1317 s = auart_port[co->index]; 1318 port = &s->port; 1319 1320 clk_enable(s->clk); 1321 1322 /* First save the CR then disable the interrupts */ 1323 old_ctrl2 = mxs_read(s, REG_CTRL2); 1324 old_ctrl0 = mxs_read(s, REG_CTRL0); 1325 1326 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0); 1327 mxs_set(AUART_CTRL2_UARTEN | AUART_CTRL2_TXE, s, REG_CTRL2); 1328 1329 uart_console_write(port, str, count, mxs_auart_console_putchar); 1330 1331 /* Finally, wait for transmitter to become empty ... */ 1332 while (mxs_read(s, REG_STAT) & AUART_STAT_BUSY) { 1333 udelay(1); 1334 if (!to--) 1335 break; 1336 } 1337 1338 /* 1339 * ... and restore the TCR if we waited long enough for the transmitter 1340 * to be idle. This might keep the transmitter enabled although it is 1341 * unused, but that is better than to disable it while it is still 1342 * transmitting. 1343 */ 1344 if (!(mxs_read(s, REG_STAT) & AUART_STAT_BUSY)) { 1345 mxs_write(old_ctrl0, s, REG_CTRL0); 1346 mxs_write(old_ctrl2, s, REG_CTRL2); 1347 } 1348 1349 clk_disable(s->clk); 1350 } 1351 1352 static void __init 1353 auart_console_get_options(struct mxs_auart_port *s, int *baud, 1354 int *parity, int *bits) 1355 { 1356 struct uart_port *port = &s->port; 1357 unsigned int lcr_h, quot; 1358 1359 if (!(mxs_read(s, REG_CTRL2) & AUART_CTRL2_UARTEN)) 1360 return; 1361 1362 lcr_h = mxs_read(s, REG_LINECTRL); 1363 1364 *parity = 'n'; 1365 if (lcr_h & AUART_LINECTRL_PEN) { 1366 if (lcr_h & AUART_LINECTRL_EPS) 1367 *parity = 'e'; 1368 else 1369 *parity = 'o'; 1370 } 1371 1372 if ((lcr_h & AUART_LINECTRL_WLEN_MASK) == AUART_LINECTRL_WLEN(7)) 1373 *bits = 7; 1374 else 1375 *bits = 8; 1376 1377 quot = ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVINT_MASK)) 1378 >> (AUART_LINECTRL_BAUD_DIVINT_SHIFT - 6); 1379 quot |= ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVFRAC_MASK)) 1380 >> AUART_LINECTRL_BAUD_DIVFRAC_SHIFT; 1381 if (quot == 0) 1382 quot = 1; 1383 1384 *baud = (port->uartclk << 2) / quot; 1385 } 1386 1387 static int __init 1388 auart_console_setup(struct console *co, char *options) 1389 { 1390 struct mxs_auart_port *s; 1391 int baud = 9600; 1392 int bits = 8; 1393 int parity = 'n'; 1394 int flow = 'n'; 1395 int ret; 1396 1397 /* 1398 * Check whether an invalid uart number has been specified, and 1399 * if so, search for the first available port that does have 1400 * console support. 1401 */ 1402 if (co->index == -1 || co->index >= ARRAY_SIZE(auart_port)) 1403 co->index = 0; 1404 s = auart_port[co->index]; 1405 if (!s) 1406 return -ENODEV; 1407 1408 ret = clk_prepare_enable(s->clk); 1409 if (ret) 1410 return ret; 1411 1412 if (options) 1413 uart_parse_options(options, &baud, &parity, &bits, &flow); 1414 else 1415 auart_console_get_options(s, &baud, &parity, &bits); 1416 1417 ret = uart_set_options(&s->port, co, baud, parity, bits, flow); 1418 1419 clk_disable_unprepare(s->clk); 1420 1421 return ret; 1422 } 1423 1424 static struct console auart_console = { 1425 .name = "ttyAPP", 1426 .write = auart_console_write, 1427 .device = uart_console_device, 1428 .setup = auart_console_setup, 1429 .flags = CON_PRINTBUFFER, 1430 .index = -1, 1431 .data = &auart_driver, 1432 }; 1433 #endif 1434 1435 static struct uart_driver auart_driver = { 1436 .owner = THIS_MODULE, 1437 .driver_name = "ttyAPP", 1438 .dev_name = "ttyAPP", 1439 .major = 0, 1440 .minor = 0, 1441 .nr = MXS_AUART_PORTS, 1442 #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE 1443 .cons = &auart_console, 1444 #endif 1445 }; 1446 1447 static void mxs_init_regs(struct mxs_auart_port *s) 1448 { 1449 if (is_asm9260_auart(s)) 1450 s->vendor = &vendor_alphascale_asm9260; 1451 else 1452 s->vendor = &vendor_freescale_stmp37xx; 1453 } 1454 1455 static int mxs_get_clks(struct mxs_auart_port *s, 1456 struct platform_device *pdev) 1457 { 1458 int err; 1459 1460 if (!is_asm9260_auart(s)) { 1461 s->clk = devm_clk_get(&pdev->dev, NULL); 1462 return PTR_ERR_OR_ZERO(s->clk); 1463 } 1464 1465 s->clk = devm_clk_get(s->dev, "mod"); 1466 if (IS_ERR(s->clk)) { 1467 dev_err(s->dev, "Failed to get \"mod\" clk\n"); 1468 return PTR_ERR(s->clk); 1469 } 1470 1471 s->clk_ahb = devm_clk_get(s->dev, "ahb"); 1472 if (IS_ERR(s->clk_ahb)) { 1473 dev_err(s->dev, "Failed to get \"ahb\" clk\n"); 1474 return PTR_ERR(s->clk_ahb); 1475 } 1476 1477 err = clk_prepare_enable(s->clk_ahb); 1478 if (err) { 1479 dev_err(s->dev, "Failed to enable ahb_clk!\n"); 1480 return err; 1481 } 1482 1483 err = clk_set_rate(s->clk, clk_get_rate(s->clk_ahb)); 1484 if (err) { 1485 dev_err(s->dev, "Failed to set rate!\n"); 1486 goto disable_clk_ahb; 1487 } 1488 1489 err = clk_prepare_enable(s->clk); 1490 if (err) { 1491 dev_err(s->dev, "Failed to enable clk!\n"); 1492 goto disable_clk_ahb; 1493 } 1494 1495 return 0; 1496 1497 disable_clk_ahb: 1498 clk_disable_unprepare(s->clk_ahb); 1499 return err; 1500 } 1501 1502 static int mxs_auart_init_gpios(struct mxs_auart_port *s, struct device *dev) 1503 { 1504 enum mctrl_gpio_idx i; 1505 struct gpio_desc *gpiod; 1506 1507 s->gpios = mctrl_gpio_init_noauto(dev, 0); 1508 if (IS_ERR(s->gpios)) 1509 return PTR_ERR(s->gpios); 1510 1511 /* Block (enabled before) DMA option if RTS or CTS is GPIO line */ 1512 if (!RTS_AT_AUART() || !CTS_AT_AUART()) { 1513 if (test_bit(MXS_AUART_RTSCTS, &s->flags)) 1514 dev_warn(dev, 1515 "DMA and flow control via gpio may cause some problems. DMA disabled!\n"); 1516 clear_bit(MXS_AUART_RTSCTS, &s->flags); 1517 } 1518 1519 for (i = 0; i < UART_GPIO_MAX; i++) { 1520 gpiod = mctrl_gpio_to_gpiod(s->gpios, i); 1521 if (gpiod && (gpiod_get_direction(gpiod) == 1)) 1522 s->gpio_irq[i] = gpiod_to_irq(gpiod); 1523 else 1524 s->gpio_irq[i] = -EINVAL; 1525 } 1526 1527 return 0; 1528 } 1529 1530 static void mxs_auart_free_gpio_irq(struct mxs_auart_port *s) 1531 { 1532 enum mctrl_gpio_idx i; 1533 1534 for (i = 0; i < UART_GPIO_MAX; i++) 1535 if (s->gpio_irq[i] >= 0) 1536 free_irq(s->gpio_irq[i], s); 1537 } 1538 1539 static int mxs_auart_request_gpio_irq(struct mxs_auart_port *s) 1540 { 1541 int *irq = s->gpio_irq; 1542 enum mctrl_gpio_idx i; 1543 int err = 0; 1544 1545 for (i = 0; (i < UART_GPIO_MAX) && !err; i++) { 1546 if (irq[i] < 0) 1547 continue; 1548 1549 irq_set_status_flags(irq[i], IRQ_NOAUTOEN); 1550 err = request_irq(irq[i], mxs_auart_irq_handle, 1551 IRQ_TYPE_EDGE_BOTH, dev_name(s->dev), s); 1552 if (err) 1553 dev_err(s->dev, "%s - Can't get %d irq\n", 1554 __func__, irq[i]); 1555 } 1556 1557 /* 1558 * If something went wrong, rollback. 1559 * Be careful: i may be unsigned. 1560 */ 1561 while (err && (i-- > 0)) 1562 if (irq[i] >= 0) 1563 free_irq(irq[i], s); 1564 1565 return err; 1566 } 1567 1568 static int mxs_auart_probe(struct platform_device *pdev) 1569 { 1570 struct device_node *np = pdev->dev.of_node; 1571 struct mxs_auart_port *s; 1572 u32 version; 1573 int ret, irq; 1574 struct resource *r; 1575 1576 s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL); 1577 if (!s) 1578 return -ENOMEM; 1579 1580 s->port.dev = &pdev->dev; 1581 s->dev = &pdev->dev; 1582 1583 ret = of_alias_get_id(np, "serial"); 1584 if (ret < 0) { 1585 dev_err(&pdev->dev, "failed to get alias id: %d\n", ret); 1586 return ret; 1587 } 1588 s->port.line = ret; 1589 1590 if (of_property_read_bool(np, "uart-has-rtscts") || 1591 of_property_read_bool(np, "fsl,uart-has-rtscts") /* deprecated */) 1592 set_bit(MXS_AUART_RTSCTS, &s->flags); 1593 1594 if (s->port.line >= ARRAY_SIZE(auart_port)) { 1595 dev_err(&pdev->dev, "serial%d out of range\n", s->port.line); 1596 return -EINVAL; 1597 } 1598 1599 s->devtype = (enum mxs_auart_type)of_device_get_match_data(&pdev->dev); 1600 1601 ret = mxs_get_clks(s, pdev); 1602 if (ret) 1603 return ret; 1604 1605 r = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1606 if (!r) { 1607 ret = -ENXIO; 1608 goto out_disable_clks; 1609 } 1610 1611 s->port.mapbase = r->start; 1612 s->port.membase = ioremap(r->start, resource_size(r)); 1613 if (!s->port.membase) { 1614 ret = -ENOMEM; 1615 goto out_disable_clks; 1616 } 1617 s->port.ops = &mxs_auart_ops; 1618 s->port.iotype = UPIO_MEM; 1619 s->port.fifosize = MXS_AUART_FIFO_SIZE; 1620 s->port.uartclk = clk_get_rate(s->clk); 1621 s->port.type = PORT_IMX; 1622 s->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_MXS_AUART_CONSOLE); 1623 1624 mxs_init_regs(s); 1625 1626 s->mctrl_prev = 0; 1627 1628 irq = platform_get_irq(pdev, 0); 1629 if (irq < 0) { 1630 ret = irq; 1631 goto out_iounmap; 1632 } 1633 1634 s->port.irq = irq; 1635 ret = devm_request_irq(&pdev->dev, irq, mxs_auart_irq_handle, 0, 1636 dev_name(&pdev->dev), s); 1637 if (ret) 1638 goto out_iounmap; 1639 1640 platform_set_drvdata(pdev, s); 1641 1642 ret = mxs_auart_init_gpios(s, &pdev->dev); 1643 if (ret) { 1644 dev_err(&pdev->dev, "Failed to initialize GPIOs.\n"); 1645 goto out_iounmap; 1646 } 1647 1648 /* 1649 * Get the GPIO lines IRQ 1650 */ 1651 ret = mxs_auart_request_gpio_irq(s); 1652 if (ret) 1653 goto out_iounmap; 1654 1655 auart_port[s->port.line] = s; 1656 1657 mxs_auart_reset_deassert(s); 1658 1659 ret = uart_add_one_port(&auart_driver, &s->port); 1660 if (ret) 1661 goto out_free_qpio_irq; 1662 1663 /* ASM9260 don't have version reg */ 1664 if (is_asm9260_auart(s)) { 1665 dev_info(&pdev->dev, "Found APPUART ASM9260\n"); 1666 } else { 1667 version = mxs_read(s, REG_VERSION); 1668 dev_info(&pdev->dev, "Found APPUART %d.%d.%d\n", 1669 (version >> 24) & 0xff, 1670 (version >> 16) & 0xff, version & 0xffff); 1671 } 1672 1673 return 0; 1674 1675 out_free_qpio_irq: 1676 mxs_auart_free_gpio_irq(s); 1677 auart_port[pdev->id] = NULL; 1678 1679 out_iounmap: 1680 iounmap(s->port.membase); 1681 1682 out_disable_clks: 1683 if (is_asm9260_auart(s)) { 1684 clk_disable_unprepare(s->clk); 1685 clk_disable_unprepare(s->clk_ahb); 1686 } 1687 return ret; 1688 } 1689 1690 static int mxs_auart_remove(struct platform_device *pdev) 1691 { 1692 struct mxs_auart_port *s = platform_get_drvdata(pdev); 1693 1694 uart_remove_one_port(&auart_driver, &s->port); 1695 auart_port[pdev->id] = NULL; 1696 mxs_auart_free_gpio_irq(s); 1697 iounmap(s->port.membase); 1698 if (is_asm9260_auart(s)) { 1699 clk_disable_unprepare(s->clk); 1700 clk_disable_unprepare(s->clk_ahb); 1701 } 1702 1703 return 0; 1704 } 1705 1706 static struct platform_driver mxs_auart_driver = { 1707 .probe = mxs_auart_probe, 1708 .remove = mxs_auart_remove, 1709 .driver = { 1710 .name = "mxs-auart", 1711 .of_match_table = mxs_auart_dt_ids, 1712 }, 1713 }; 1714 1715 static int __init mxs_auart_init(void) 1716 { 1717 int r; 1718 1719 r = uart_register_driver(&auart_driver); 1720 if (r) 1721 goto out; 1722 1723 r = platform_driver_register(&mxs_auart_driver); 1724 if (r) 1725 goto out_err; 1726 1727 return 0; 1728 out_err: 1729 uart_unregister_driver(&auart_driver); 1730 out: 1731 return r; 1732 } 1733 1734 static void __exit mxs_auart_exit(void) 1735 { 1736 platform_driver_unregister(&mxs_auart_driver); 1737 uart_unregister_driver(&auart_driver); 1738 } 1739 1740 module_init(mxs_auart_init); 1741 module_exit(mxs_auart_exit); 1742 MODULE_LICENSE("GPL"); 1743 MODULE_DESCRIPTION("Freescale MXS application uart driver"); 1744 MODULE_ALIAS("platform:mxs-auart"); 1745