xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 934084a9)
1ab4382d2SGreg Kroah-Hartman /*
2ab4382d2SGreg Kroah-Hartman  *  Driver for Motorola IMX serial ports
3ab4382d2SGreg Kroah-Hartman  *
4ab4382d2SGreg Kroah-Hartman  *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5ab4382d2SGreg Kroah-Hartman  *
6ab4382d2SGreg Kroah-Hartman  *  Author: Sascha Hauer <sascha@saschahauer.de>
7ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2004 Pengutronix
8ab4382d2SGreg Kroah-Hartman  *
9ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2009 emlix GmbH
10ab4382d2SGreg Kroah-Hartman  *  Author: Fabian Godehardt (added IrDA support for iMX)
11ab4382d2SGreg Kroah-Hartman  *
12ab4382d2SGreg Kroah-Hartman  * This program is free software; you can redistribute it and/or modify
13ab4382d2SGreg Kroah-Hartman  * it under the terms of the GNU General Public License as published by
14ab4382d2SGreg Kroah-Hartman  * the Free Software Foundation; either version 2 of the License, or
15ab4382d2SGreg Kroah-Hartman  * (at your option) any later version.
16ab4382d2SGreg Kroah-Hartman  *
17ab4382d2SGreg Kroah-Hartman  * This program is distributed in the hope that it will be useful,
18ab4382d2SGreg Kroah-Hartman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19ab4382d2SGreg Kroah-Hartman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20ab4382d2SGreg Kroah-Hartman  * GNU General Public License for more details.
21ab4382d2SGreg Kroah-Hartman  *
22ab4382d2SGreg Kroah-Hartman  * You should have received a copy of the GNU General Public License
23ab4382d2SGreg Kroah-Hartman  * along with this program; if not, write to the Free Software
24ab4382d2SGreg Kroah-Hartman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25ab4382d2SGreg Kroah-Hartman  *
26ab4382d2SGreg Kroah-Hartman  * [29-Mar-2005] Mike Lee
27ab4382d2SGreg Kroah-Hartman  * Added hardware handshake
28ab4382d2SGreg Kroah-Hartman  */
29ab4382d2SGreg Kroah-Hartman 
30ab4382d2SGreg Kroah-Hartman #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31ab4382d2SGreg Kroah-Hartman #define SUPPORT_SYSRQ
32ab4382d2SGreg Kroah-Hartman #endif
33ab4382d2SGreg Kroah-Hartman 
34ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
35ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
36ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
37ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
38ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
39ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
40ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
41ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
42ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
43ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
44ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
45ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
46ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
47ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
4822698aa2SShawn Guo #include <linux/of.h>
4922698aa2SShawn Guo #include <linux/of_device.h>
50e32a9f8fSSachin Kamat #include <linux/io.h>
51b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
52ab4382d2SGreg Kroah-Hartman 
53ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
5482906b13SArnd Bergmann #include <linux/platform_data/serial-imx.h>
55b4cdc8f6SHuang Shijie #include <linux/platform_data/dma-imx.h>
56ab4382d2SGreg Kroah-Hartman 
57ab4382d2SGreg Kroah-Hartman /* Register definitions */
58ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
59ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
60ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
61ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
62ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
63ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
64ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
65ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
66ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
67ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
68ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
69ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
70ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
71ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
72fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
73fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
75ab4382d2SGreg Kroah-Hartman 
76ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
7755d8693aSJiada Wang #define URXD_DUMMY_READ (1<<16)
78ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
79ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
80ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
81ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
82ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
83ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
8426c47412SDirk Behme #define URXD_RX_DATA	(0xFF<<0)
8525985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
86ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
87ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
88ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
89b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
90ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
91ab4382d2SGreg Kroah-Hartman #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
92ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
93ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
94ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
95ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
96ab4382d2SGreg Kroah-Hartman #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
97fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
98b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
99ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
100ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
101ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
102ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
103ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
104ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
105ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
106ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
107ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
108ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
109ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
110ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
11101f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
112ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
113ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
114ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
115ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
116ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
117ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
118ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
119ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
120ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
121b38cb7d2SFabio Estevam #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
122ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
123ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
124ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
125fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
126ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
127ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
128ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
129ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
130ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
131ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
132ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
133ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
134b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
135ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
136ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
137ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
138ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
139ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
140ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
1417be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
142ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
143ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
144ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
145ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
146ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
147ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
148ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
149ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
150ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
151ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
152ab4382d2SGreg Kroah-Hartman #define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */
153ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
154ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
155ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
156ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
157ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
158ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
159ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
160ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
161ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
162ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
163ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
164ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
165ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
166ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
167ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
168ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
169ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
170ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
171ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
172ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
173ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
174ab4382d2SGreg Kroah-Hartman 
175ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
176ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
177ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
178ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
179ab4382d2SGreg Kroah-Hartman 
180ab4382d2SGreg Kroah-Hartman /*
181ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
182ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
183ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
184ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
185ab4382d2SGreg Kroah-Hartman  */
186ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
187ab4382d2SGreg Kroah-Hartman 
188ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
189ab4382d2SGreg Kroah-Hartman 
190ab4382d2SGreg Kroah-Hartman #define UART_NR 8
191ab4382d2SGreg Kroah-Hartman 
192fe6b540aSShawn Guo /* i.mx21 type uart runs on all i.mx except i.mx1 */
193fe6b540aSShawn Guo enum imx_uart_type {
194fe6b540aSShawn Guo 	IMX1_UART,
195fe6b540aSShawn Guo 	IMX21_UART,
196a496e628SHuang Shijie 	IMX6Q_UART,
197fe6b540aSShawn Guo };
198fe6b540aSShawn Guo 
199fe6b540aSShawn Guo /* device type dependent stuff */
200fe6b540aSShawn Guo struct imx_uart_data {
201fe6b540aSShawn Guo 	unsigned uts_reg;
202fe6b540aSShawn Guo 	enum imx_uart_type devtype;
203fe6b540aSShawn Guo };
204fe6b540aSShawn Guo 
205ab4382d2SGreg Kroah-Hartman struct imx_port {
206ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
207ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
208ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
209ab4382d2SGreg Kroah-Hartman 	int			txirq, rxirq, rtsirq;
210ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
21120ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
212ab4382d2SGreg Kroah-Hartman 	unsigned int		use_irda:1;
213ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_rx:1;
214ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_tx:1;
215ab4382d2SGreg Kroah-Hartman 	unsigned short		trcv_delay; /* transceiver delay */
2163a9465faSSascha Hauer 	struct clk		*clk_ipg;
2173a9465faSSascha Hauer 	struct clk		*clk_per;
2187d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
219b4cdc8f6SHuang Shijie 
220b4cdc8f6SHuang Shijie 	/* DMA fields */
221b4cdc8f6SHuang Shijie 	unsigned int		dma_is_inited:1;
222b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
223b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
224b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
225b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
226b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
227b4cdc8f6SHuang Shijie 	void			*rx_buf;
2287cb92fd2SHuang Shijie 	unsigned int		tx_bytes;
229b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
2309ce4f8f3SGreg Kroah-Hartman 	wait_queue_head_t	dma_wait;
231ab4382d2SGreg Kroah-Hartman };
232ab4382d2SGreg Kroah-Hartman 
2330ad5a814SDirk Behme struct imx_port_ucrs {
2340ad5a814SDirk Behme 	unsigned int	ucr1;
2350ad5a814SDirk Behme 	unsigned int	ucr2;
2360ad5a814SDirk Behme 	unsigned int	ucr3;
2370ad5a814SDirk Behme };
2380ad5a814SDirk Behme 
239ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_IRDA
240ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	((sport)->use_irda)
241ab4382d2SGreg Kroah-Hartman #else
242ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	(0)
243ab4382d2SGreg Kroah-Hartman #endif
244ab4382d2SGreg Kroah-Hartman 
245fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
246fe6b540aSShawn Guo 	[IMX1_UART] = {
247fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
248fe6b540aSShawn Guo 		.devtype = IMX1_UART,
249fe6b540aSShawn Guo 	},
250fe6b540aSShawn Guo 	[IMX21_UART] = {
251fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
252fe6b540aSShawn Guo 		.devtype = IMX21_UART,
253fe6b540aSShawn Guo 	},
254a496e628SHuang Shijie 	[IMX6Q_UART] = {
255a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
256a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
257a496e628SHuang Shijie 	},
258fe6b540aSShawn Guo };
259fe6b540aSShawn Guo 
260fe6b540aSShawn Guo static struct platform_device_id imx_uart_devtype[] = {
261fe6b540aSShawn Guo 	{
262fe6b540aSShawn Guo 		.name = "imx1-uart",
263fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
264fe6b540aSShawn Guo 	}, {
265fe6b540aSShawn Guo 		.name = "imx21-uart",
266fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
267fe6b540aSShawn Guo 	}, {
268a496e628SHuang Shijie 		.name = "imx6q-uart",
269a496e628SHuang Shijie 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
270a496e628SHuang Shijie 	}, {
271fe6b540aSShawn Guo 		/* sentinel */
272fe6b540aSShawn Guo 	}
273fe6b540aSShawn Guo };
274fe6b540aSShawn Guo MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
275fe6b540aSShawn Guo 
27622698aa2SShawn Guo static struct of_device_id imx_uart_dt_ids[] = {
277a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
27822698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
27922698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
28022698aa2SShawn Guo 	{ /* sentinel */ }
28122698aa2SShawn Guo };
28222698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
28322698aa2SShawn Guo 
284fe6b540aSShawn Guo static inline unsigned uts_reg(struct imx_port *sport)
285fe6b540aSShawn Guo {
286fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
287fe6b540aSShawn Guo }
288fe6b540aSShawn Guo 
289fe6b540aSShawn Guo static inline int is_imx1_uart(struct imx_port *sport)
290fe6b540aSShawn Guo {
291fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
292fe6b540aSShawn Guo }
293fe6b540aSShawn Guo 
294fe6b540aSShawn Guo static inline int is_imx21_uart(struct imx_port *sport)
295fe6b540aSShawn Guo {
296fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX21_UART;
297fe6b540aSShawn Guo }
298fe6b540aSShawn Guo 
299a496e628SHuang Shijie static inline int is_imx6q_uart(struct imx_port *sport)
300a496e628SHuang Shijie {
301a496e628SHuang Shijie 	return sport->devdata->devtype == IMX6Q_UART;
302a496e628SHuang Shijie }
303ab4382d2SGreg Kroah-Hartman /*
30444a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
30544a75411Sfabio.estevam@freescale.com  */
30693d94b37SFabio Estevam #if defined(CONFIG_SERIAL_IMX_CONSOLE)
30744a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_save(struct uart_port *port,
30844a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
30944a75411Sfabio.estevam@freescale.com {
31044a75411Sfabio.estevam@freescale.com 	/* save control registers */
31144a75411Sfabio.estevam@freescale.com 	ucr->ucr1 = readl(port->membase + UCR1);
31244a75411Sfabio.estevam@freescale.com 	ucr->ucr2 = readl(port->membase + UCR2);
31344a75411Sfabio.estevam@freescale.com 	ucr->ucr3 = readl(port->membase + UCR3);
31444a75411Sfabio.estevam@freescale.com }
31544a75411Sfabio.estevam@freescale.com 
31644a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_restore(struct uart_port *port,
31744a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
31844a75411Sfabio.estevam@freescale.com {
31944a75411Sfabio.estevam@freescale.com 	/* restore control registers */
32044a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr1, port->membase + UCR1);
32144a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr2, port->membase + UCR2);
32244a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr3, port->membase + UCR3);
32344a75411Sfabio.estevam@freescale.com }
324e8bfa760SFabio Estevam #endif
32544a75411Sfabio.estevam@freescale.com 
32644a75411Sfabio.estevam@freescale.com /*
327ab4382d2SGreg Kroah-Hartman  * Handle any change of modem status signal since we were last called.
328ab4382d2SGreg Kroah-Hartman  */
329ab4382d2SGreg Kroah-Hartman static void imx_mctrl_check(struct imx_port *sport)
330ab4382d2SGreg Kroah-Hartman {
331ab4382d2SGreg Kroah-Hartman 	unsigned int status, changed;
332ab4382d2SGreg Kroah-Hartman 
333ab4382d2SGreg Kroah-Hartman 	status = sport->port.ops->get_mctrl(&sport->port);
334ab4382d2SGreg Kroah-Hartman 	changed = status ^ sport->old_status;
335ab4382d2SGreg Kroah-Hartman 
336ab4382d2SGreg Kroah-Hartman 	if (changed == 0)
337ab4382d2SGreg Kroah-Hartman 		return;
338ab4382d2SGreg Kroah-Hartman 
339ab4382d2SGreg Kroah-Hartman 	sport->old_status = status;
340ab4382d2SGreg Kroah-Hartman 
341ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_RI)
342ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rng++;
343ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_DSR)
344ab4382d2SGreg Kroah-Hartman 		sport->port.icount.dsr++;
345ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CAR)
346ab4382d2SGreg Kroah-Hartman 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
347ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CTS)
348ab4382d2SGreg Kroah-Hartman 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
349ab4382d2SGreg Kroah-Hartman 
350ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
351ab4382d2SGreg Kroah-Hartman }
352ab4382d2SGreg Kroah-Hartman 
353ab4382d2SGreg Kroah-Hartman /*
354ab4382d2SGreg Kroah-Hartman  * This is our per-port timeout handler, for checking the
355ab4382d2SGreg Kroah-Hartman  * modem status signals.
356ab4382d2SGreg Kroah-Hartman  */
357ab4382d2SGreg Kroah-Hartman static void imx_timeout(unsigned long data)
358ab4382d2SGreg Kroah-Hartman {
359ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)data;
360ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
361ab4382d2SGreg Kroah-Hartman 
362ab4382d2SGreg Kroah-Hartman 	if (sport->port.state) {
363ab4382d2SGreg Kroah-Hartman 		spin_lock_irqsave(&sport->port.lock, flags);
364ab4382d2SGreg Kroah-Hartman 		imx_mctrl_check(sport);
365ab4382d2SGreg Kroah-Hartman 		spin_unlock_irqrestore(&sport->port.lock, flags);
366ab4382d2SGreg Kroah-Hartman 
367ab4382d2SGreg Kroah-Hartman 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
368ab4382d2SGreg Kroah-Hartman 	}
369ab4382d2SGreg Kroah-Hartman }
370ab4382d2SGreg Kroah-Hartman 
371ab4382d2SGreg Kroah-Hartman /*
372ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
373ab4382d2SGreg Kroah-Hartman  */
374ab4382d2SGreg Kroah-Hartman static void imx_stop_tx(struct uart_port *port)
375ab4382d2SGreg Kroah-Hartman {
376ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
377ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
378ab4382d2SGreg Kroah-Hartman 
379ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
380ab4382d2SGreg Kroah-Hartman 		/* half duplex - wait for end of transmission */
381ab4382d2SGreg Kroah-Hartman 		int n = 256;
382ab4382d2SGreg Kroah-Hartman 		while ((--n > 0) &&
383ab4382d2SGreg Kroah-Hartman 		      !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
384ab4382d2SGreg Kroah-Hartman 			udelay(5);
385ab4382d2SGreg Kroah-Hartman 			barrier();
386ab4382d2SGreg Kroah-Hartman 		}
387ab4382d2SGreg Kroah-Hartman 		/*
388ab4382d2SGreg Kroah-Hartman 		 * irda transceiver - wait a bit more to avoid
389ab4382d2SGreg Kroah-Hartman 		 * cutoff, hardware dependent
390ab4382d2SGreg Kroah-Hartman 		 */
391ab4382d2SGreg Kroah-Hartman 		udelay(sport->trcv_delay);
392ab4382d2SGreg Kroah-Hartman 
393ab4382d2SGreg Kroah-Hartman 		/*
394ab4382d2SGreg Kroah-Hartman 		 * half duplex - reactivate receive mode,
395ab4382d2SGreg Kroah-Hartman 		 * flush receive pipe echo crap
396ab4382d2SGreg Kroah-Hartman 		 */
397ab4382d2SGreg Kroah-Hartman 		if (readl(sport->port.membase + USR2) & USR2_TXDC) {
398ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
399ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
400ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
401ab4382d2SGreg Kroah-Hartman 
402ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
403ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_TCEN);
404ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
405ab4382d2SGreg Kroah-Hartman 
406ab4382d2SGreg Kroah-Hartman 			while (readl(sport->port.membase + URXD0) &
407ab4382d2SGreg Kroah-Hartman 			       URXD_CHARRDY)
408ab4382d2SGreg Kroah-Hartman 				barrier();
409ab4382d2SGreg Kroah-Hartman 
410ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
411ab4382d2SGreg Kroah-Hartman 			temp |= UCR1_RRDYEN;
412ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
413ab4382d2SGreg Kroah-Hartman 
414ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
415ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_DREN;
416ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
417ab4382d2SGreg Kroah-Hartman 		}
418ab4382d2SGreg Kroah-Hartman 		return;
419ab4382d2SGreg Kroah-Hartman 	}
420ab4382d2SGreg Kroah-Hartman 
4219ce4f8f3SGreg Kroah-Hartman 	/*
4229ce4f8f3SGreg Kroah-Hartman 	 * We are maybe in the SMP context, so if the DMA TX thread is running
4239ce4f8f3SGreg Kroah-Hartman 	 * on other cpu, we have to wait for it to finish.
4249ce4f8f3SGreg Kroah-Hartman 	 */
4259ce4f8f3SGreg Kroah-Hartman 	if (sport->dma_is_enabled && sport->dma_is_txing)
4269ce4f8f3SGreg Kroah-Hartman 		return;
427b4cdc8f6SHuang Shijie 
428ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
429ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
430ab4382d2SGreg Kroah-Hartman }
431ab4382d2SGreg Kroah-Hartman 
432ab4382d2SGreg Kroah-Hartman /*
433ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
434ab4382d2SGreg Kroah-Hartman  */
435ab4382d2SGreg Kroah-Hartman static void imx_stop_rx(struct uart_port *port)
436ab4382d2SGreg Kroah-Hartman {
437ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
438ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
439ab4382d2SGreg Kroah-Hartman 
44045564a66SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_rxing) {
44145564a66SHuang Shijie 		if (sport->port.suspended) {
44245564a66SHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
44345564a66SHuang Shijie 			sport->dma_is_rxing = 0;
44445564a66SHuang Shijie 		} else {
4459ce4f8f3SGreg Kroah-Hartman 			return;
44645564a66SHuang Shijie 		}
44745564a66SHuang Shijie 	}
448b4cdc8f6SHuang Shijie 
449ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
450ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
45185878399SHuang Shijie 
45285878399SHuang Shijie 	/* disable the `Receiver Ready Interrrupt` */
45385878399SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
45485878399SHuang Shijie 	writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
455ab4382d2SGreg Kroah-Hartman }
456ab4382d2SGreg Kroah-Hartman 
457ab4382d2SGreg Kroah-Hartman /*
458ab4382d2SGreg Kroah-Hartman  * Set the modem control timer to fire immediately.
459ab4382d2SGreg Kroah-Hartman  */
460ab4382d2SGreg Kroah-Hartman static void imx_enable_ms(struct uart_port *port)
461ab4382d2SGreg Kroah-Hartman {
462ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
463ab4382d2SGreg Kroah-Hartman 
464ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
465ab4382d2SGreg Kroah-Hartman }
466ab4382d2SGreg Kroah-Hartman 
46791a1a909SJiada Wang static void imx_dma_tx(struct imx_port *sport);
468ab4382d2SGreg Kroah-Hartman static inline void imx_transmit_buffer(struct imx_port *sport)
469ab4382d2SGreg Kroah-Hartman {
470ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
47191a1a909SJiada Wang 	unsigned long temp;
472ab4382d2SGreg Kroah-Hartman 
4735e42e9a3SPeter Hurley 	if (sport->port.x_char) {
4745e42e9a3SPeter Hurley 		/* Send next char */
4755e42e9a3SPeter Hurley 		writel(sport->port.x_char, sport->port.membase + URTX0);
4767e2fb5aaSJiada Wang 		sport->port.icount.tx++;
4777e2fb5aaSJiada Wang 		sport->port.x_char = 0;
4785e42e9a3SPeter Hurley 		return;
4795e42e9a3SPeter Hurley 	}
4805e42e9a3SPeter Hurley 
4815e42e9a3SPeter Hurley 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
4825e42e9a3SPeter Hurley 		imx_stop_tx(&sport->port);
4835e42e9a3SPeter Hurley 		return;
4845e42e9a3SPeter Hurley 	}
4855e42e9a3SPeter Hurley 
48691a1a909SJiada Wang 	if (sport->dma_is_enabled) {
48791a1a909SJiada Wang 		/*
48891a1a909SJiada Wang 		 * We've just sent a X-char Ensure the TX DMA is enabled
48991a1a909SJiada Wang 		 * and the TX IRQ is disabled.
49091a1a909SJiada Wang 		 **/
49191a1a909SJiada Wang 		temp = readl(sport->port.membase + UCR1);
49291a1a909SJiada Wang 		temp &= ~UCR1_TXMPTYEN;
49391a1a909SJiada Wang 		if (sport->dma_is_txing) {
49491a1a909SJiada Wang 			temp |= UCR1_TDMAEN;
49591a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
49691a1a909SJiada Wang 		} else {
49791a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
49891a1a909SJiada Wang 			imx_dma_tx(sport);
49991a1a909SJiada Wang 		}
50091a1a909SJiada Wang 	}
50191a1a909SJiada Wang 
502ab4382d2SGreg Kroah-Hartman 	while (!uart_circ_empty(xmit) &&
5035e42e9a3SPeter Hurley 	       !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
504ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
505ab4382d2SGreg Kroah-Hartman 		 * out the port here */
506ab4382d2SGreg Kroah-Hartman 		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
507ab4382d2SGreg Kroah-Hartman 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
508ab4382d2SGreg Kroah-Hartman 		sport->port.icount.tx++;
509ab4382d2SGreg Kroah-Hartman 	}
510ab4382d2SGreg Kroah-Hartman 
511ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
512ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
513ab4382d2SGreg Kroah-Hartman 
514ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
515ab4382d2SGreg Kroah-Hartman 		imx_stop_tx(&sport->port);
516ab4382d2SGreg Kroah-Hartman }
517ab4382d2SGreg Kroah-Hartman 
518b4cdc8f6SHuang Shijie static void dma_tx_callback(void *data)
519b4cdc8f6SHuang Shijie {
520b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
521b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
522b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
523b4cdc8f6SHuang Shijie 	unsigned long flags;
524a2c718ceSDirk Behme 	unsigned long temp;
525b4cdc8f6SHuang Shijie 
52642f752b3SDirk Behme 	spin_lock_irqsave(&sport->port.lock, flags);
52742f752b3SDirk Behme 
528b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
529b4cdc8f6SHuang Shijie 
530a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
531a2c718ceSDirk Behme 	temp &= ~UCR1_TDMAEN;
532a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
533a2c718ceSDirk Behme 
53442f752b3SDirk Behme 	/* update the stat */
53542f752b3SDirk Behme 	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
53642f752b3SDirk Behme 	sport->port.icount.tx += sport->tx_bytes;
53742f752b3SDirk Behme 
53842f752b3SDirk Behme 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
53942f752b3SDirk Behme 
540b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
541b4cdc8f6SHuang Shijie 
542b4cdc8f6SHuang Shijie 	spin_unlock_irqrestore(&sport->port.lock, flags);
543b4cdc8f6SHuang Shijie 
544d64b8607SJiada Wang 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
545b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
5469ce4f8f3SGreg Kroah-Hartman 
5479ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait)) {
5489ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
5499ce4f8f3SGreg Kroah-Hartman 		dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
5509ce4f8f3SGreg Kroah-Hartman 		return;
5519ce4f8f3SGreg Kroah-Hartman 	}
5520bbc9b81SJiada Wang 
5530bbc9b81SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
5540bbc9b81SJiada Wang 	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
5550bbc9b81SJiada Wang 		imx_dma_tx(sport);
5560bbc9b81SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
557b4cdc8f6SHuang Shijie }
558b4cdc8f6SHuang Shijie 
5597cb92fd2SHuang Shijie static void imx_dma_tx(struct imx_port *sport)
560b4cdc8f6SHuang Shijie {
561b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
562b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
563b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
564b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
565b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
566a2c718ceSDirk Behme 	unsigned long temp;
567b4cdc8f6SHuang Shijie 	int ret;
568b4cdc8f6SHuang Shijie 
56942f752b3SDirk Behme 	if (sport->dma_is_txing)
570b4cdc8f6SHuang Shijie 		return;
571b4cdc8f6SHuang Shijie 
572b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
573b4cdc8f6SHuang Shijie 
5747942f857SDirk Behme 	if (xmit->tail < xmit->head) {
5757942f857SDirk Behme 		sport->dma_tx_nents = 1;
5767942f857SDirk Behme 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
5777942f857SDirk Behme 	} else {
578b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
579b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
580b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
581b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
582b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
583b4cdc8f6SHuang Shijie 	}
584b4cdc8f6SHuang Shijie 
585b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
586b4cdc8f6SHuang Shijie 	if (ret == 0) {
587b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
588b4cdc8f6SHuang Shijie 		return;
589b4cdc8f6SHuang Shijie 	}
590b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
591b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
592b4cdc8f6SHuang Shijie 	if (!desc) {
59324649821SDirk Behme 		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
59424649821SDirk Behme 			     DMA_TO_DEVICE);
595b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
596b4cdc8f6SHuang Shijie 		return;
597b4cdc8f6SHuang Shijie 	}
598b4cdc8f6SHuang Shijie 	desc->callback = dma_tx_callback;
599b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
600b4cdc8f6SHuang Shijie 
601b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
602b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
603a2c718ceSDirk Behme 
604a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
605a2c718ceSDirk Behme 	temp |= UCR1_TDMAEN;
606a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
607a2c718ceSDirk Behme 
608b4cdc8f6SHuang Shijie 	/* fire it */
609b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
610b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
611b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
612b4cdc8f6SHuang Shijie 	return;
613b4cdc8f6SHuang Shijie }
614b4cdc8f6SHuang Shijie 
615ab4382d2SGreg Kroah-Hartman /*
616ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
617ab4382d2SGreg Kroah-Hartman  */
618ab4382d2SGreg Kroah-Hartman static void imx_start_tx(struct uart_port *port)
619ab4382d2SGreg Kroah-Hartman {
620ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
621ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
622ab4382d2SGreg Kroah-Hartman 
623ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
624ab4382d2SGreg Kroah-Hartman 		/* half duplex in IrDA mode; have to disable receive mode */
625ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
626ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR4_DREN);
627ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
628ab4382d2SGreg Kroah-Hartman 
629ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
630ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RRDYEN);
631ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
632ab4382d2SGreg Kroah-Hartman 	}
633ab4382d2SGreg Kroah-Hartman 
634b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
635ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
636ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
637b4cdc8f6SHuang Shijie 	}
638ab4382d2SGreg Kroah-Hartman 
639ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
640ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
641ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_TRDYEN;
642ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
643ab4382d2SGreg Kroah-Hartman 
644ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
645ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_TCEN;
646ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
647ab4382d2SGreg Kroah-Hartman 	}
648ab4382d2SGreg Kroah-Hartman 
649b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
65091a1a909SJiada Wang 		if (sport->port.x_char) {
65191a1a909SJiada Wang 			/* We have X-char to send, so enable TX IRQ and
65291a1a909SJiada Wang 			 * disable TX DMA to let TX interrupt to send X-char */
65391a1a909SJiada Wang 			temp = readl(sport->port.membase + UCR1);
65491a1a909SJiada Wang 			temp &= ~UCR1_TDMAEN;
65591a1a909SJiada Wang 			temp |= UCR1_TXMPTYEN;
65691a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
65791a1a909SJiada Wang 			return;
65891a1a909SJiada Wang 		}
65991a1a909SJiada Wang 
6605e42e9a3SPeter Hurley 		if (!uart_circ_empty(&port->state->xmit) &&
6615e42e9a3SPeter Hurley 		    !uart_tx_stopped(port))
6627cb92fd2SHuang Shijie 			imx_dma_tx(sport);
663b4cdc8f6SHuang Shijie 		return;
664b4cdc8f6SHuang Shijie 	}
665ab4382d2SGreg Kroah-Hartman }
666ab4382d2SGreg Kroah-Hartman 
667ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rtsint(int irq, void *dev_id)
668ab4382d2SGreg Kroah-Hartman {
669ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
6705680e941SUwe Kleine-König 	unsigned int val;
671ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
672ab4382d2SGreg Kroah-Hartman 
673ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
674ab4382d2SGreg Kroah-Hartman 
675ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
6765680e941SUwe Kleine-König 	val = readl(sport->port.membase + USR1) & USR1_RTSS;
677ab4382d2SGreg Kroah-Hartman 	uart_handle_cts_change(&sport->port, !!val);
678ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
679ab4382d2SGreg Kroah-Hartman 
680ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
681ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
682ab4382d2SGreg Kroah-Hartman }
683ab4382d2SGreg Kroah-Hartman 
684ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_txint(int irq, void *dev_id)
685ab4382d2SGreg Kroah-Hartman {
686ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
687ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
688ab4382d2SGreg Kroah-Hartman 
689ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
690ab4382d2SGreg Kroah-Hartman 	imx_transmit_buffer(sport);
691ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
692ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
693ab4382d2SGreg Kroah-Hartman }
694ab4382d2SGreg Kroah-Hartman 
695ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rxint(int irq, void *dev_id)
696ab4382d2SGreg Kroah-Hartman {
697ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
698ab4382d2SGreg Kroah-Hartman 	unsigned int rx, flg, ignored = 0;
69992a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
700ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
701ab4382d2SGreg Kroah-Hartman 
702ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
703ab4382d2SGreg Kroah-Hartman 
704ab4382d2SGreg Kroah-Hartman 	while (readl(sport->port.membase + USR2) & USR2_RDR) {
705ab4382d2SGreg Kroah-Hartman 		flg = TTY_NORMAL;
706ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
707ab4382d2SGreg Kroah-Hartman 
708ab4382d2SGreg Kroah-Hartman 		rx = readl(sport->port.membase + URXD0);
709ab4382d2SGreg Kroah-Hartman 
710ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + USR2);
711ab4382d2SGreg Kroah-Hartman 		if (temp & USR2_BRCD) {
712ab4382d2SGreg Kroah-Hartman 			writel(USR2_BRCD, sport->port.membase + USR2);
713ab4382d2SGreg Kroah-Hartman 			if (uart_handle_break(&sport->port))
714ab4382d2SGreg Kroah-Hartman 				continue;
715ab4382d2SGreg Kroah-Hartman 		}
716ab4382d2SGreg Kroah-Hartman 
717ab4382d2SGreg Kroah-Hartman 		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
718ab4382d2SGreg Kroah-Hartman 			continue;
719ab4382d2SGreg Kroah-Hartman 
720019dc9eaSHui Wang 		if (unlikely(rx & URXD_ERR)) {
721019dc9eaSHui Wang 			if (rx & URXD_BRK)
722019dc9eaSHui Wang 				sport->port.icount.brk++;
723019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
724ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
725ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
726ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
727ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
728ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
729ab4382d2SGreg Kroah-Hartman 
730ab4382d2SGreg Kroah-Hartman 			if (rx & sport->port.ignore_status_mask) {
731ab4382d2SGreg Kroah-Hartman 				if (++ignored > 100)
732ab4382d2SGreg Kroah-Hartman 					goto out;
733ab4382d2SGreg Kroah-Hartman 				continue;
734ab4382d2SGreg Kroah-Hartman 			}
735ab4382d2SGreg Kroah-Hartman 
7368d267fd9SEric Nelson 			rx &= (sport->port.read_status_mask | 0xFF);
737ab4382d2SGreg Kroah-Hartman 
738019dc9eaSHui Wang 			if (rx & URXD_BRK)
739019dc9eaSHui Wang 				flg = TTY_BREAK;
740019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
741ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
742ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
743ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
744ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
745ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
746ab4382d2SGreg Kroah-Hartman 
747ab4382d2SGreg Kroah-Hartman #ifdef SUPPORT_SYSRQ
748ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
749ab4382d2SGreg Kroah-Hartman #endif
750ab4382d2SGreg Kroah-Hartman 		}
751ab4382d2SGreg Kroah-Hartman 
75255d8693aSJiada Wang 		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
75355d8693aSJiada Wang 			goto out;
75455d8693aSJiada Wang 
75592a19f9cSJiri Slaby 		tty_insert_flip_char(port, rx, flg);
756ab4382d2SGreg Kroah-Hartman 	}
757ab4382d2SGreg Kroah-Hartman 
758ab4382d2SGreg Kroah-Hartman out:
759ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
7602e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
761ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
762ab4382d2SGreg Kroah-Hartman }
763ab4382d2SGreg Kroah-Hartman 
7647cb92fd2SHuang Shijie static int start_rx_dma(struct imx_port *sport);
765b4cdc8f6SHuang Shijie /*
766b4cdc8f6SHuang Shijie  * If the RXFIFO is filled with some data, and then we
767b4cdc8f6SHuang Shijie  * arise a DMA operation to receive them.
768b4cdc8f6SHuang Shijie  */
769b4cdc8f6SHuang Shijie static void imx_dma_rxint(struct imx_port *sport)
770b4cdc8f6SHuang Shijie {
771b4cdc8f6SHuang Shijie 	unsigned long temp;
77273631813SJiada Wang 	unsigned long flags;
77373631813SJiada Wang 
77473631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
775b4cdc8f6SHuang Shijie 
776b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + USR2);
777b4cdc8f6SHuang Shijie 	if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
778b4cdc8f6SHuang Shijie 		sport->dma_is_rxing = 1;
779b4cdc8f6SHuang Shijie 
780b4cdc8f6SHuang Shijie 		/* disable the `Recerver Ready Interrrupt` */
781b4cdc8f6SHuang Shijie 		temp = readl(sport->port.membase + UCR1);
782b4cdc8f6SHuang Shijie 		temp &= ~(UCR1_RRDYEN);
783b4cdc8f6SHuang Shijie 		writel(temp, sport->port.membase + UCR1);
784b4cdc8f6SHuang Shijie 
785b4cdc8f6SHuang Shijie 		/* tell the DMA to receive the data. */
7867cb92fd2SHuang Shijie 		start_rx_dma(sport);
787b4cdc8f6SHuang Shijie 	}
78873631813SJiada Wang 
78973631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
790b4cdc8f6SHuang Shijie }
791b4cdc8f6SHuang Shijie 
792ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_int(int irq, void *dev_id)
793ab4382d2SGreg Kroah-Hartman {
794ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
795ab4382d2SGreg Kroah-Hartman 	unsigned int sts;
796f1f836e4SAlexander Stein 	unsigned int sts2;
797ab4382d2SGreg Kroah-Hartman 
798ab4382d2SGreg Kroah-Hartman 	sts = readl(sport->port.membase + USR1);
799ab4382d2SGreg Kroah-Hartman 
800b4cdc8f6SHuang Shijie 	if (sts & USR1_RRDY) {
801b4cdc8f6SHuang Shijie 		if (sport->dma_is_enabled)
802b4cdc8f6SHuang Shijie 			imx_dma_rxint(sport);
803b4cdc8f6SHuang Shijie 		else
804ab4382d2SGreg Kroah-Hartman 			imx_rxint(irq, dev_id);
805b4cdc8f6SHuang Shijie 	}
806ab4382d2SGreg Kroah-Hartman 
807ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_TRDY &&
808ab4382d2SGreg Kroah-Hartman 			readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
809ab4382d2SGreg Kroah-Hartman 		imx_txint(irq, dev_id);
810ab4382d2SGreg Kroah-Hartman 
811ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_RTSD)
812ab4382d2SGreg Kroah-Hartman 		imx_rtsint(irq, dev_id);
813ab4382d2SGreg Kroah-Hartman 
814db1a9b55SFabio Estevam 	if (sts & USR1_AWAKE)
815db1a9b55SFabio Estevam 		writel(USR1_AWAKE, sport->port.membase + USR1);
816db1a9b55SFabio Estevam 
817f1f836e4SAlexander Stein 	sts2 = readl(sport->port.membase + USR2);
818f1f836e4SAlexander Stein 	if (sts2 & USR2_ORE) {
819f1f836e4SAlexander Stein 		dev_err(sport->port.dev, "Rx FIFO overrun\n");
820f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
821f1f836e4SAlexander Stein 		writel(sts2 | USR2_ORE, sport->port.membase + USR2);
822f1f836e4SAlexander Stein 	}
823f1f836e4SAlexander Stein 
824ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
825ab4382d2SGreg Kroah-Hartman }
826ab4382d2SGreg Kroah-Hartman 
827ab4382d2SGreg Kroah-Hartman /*
828ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
829ab4382d2SGreg Kroah-Hartman  */
830ab4382d2SGreg Kroah-Hartman static unsigned int imx_tx_empty(struct uart_port *port)
831ab4382d2SGreg Kroah-Hartman {
832ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
8331ce43e58SHuang Shijie 	unsigned int ret;
834ab4382d2SGreg Kroah-Hartman 
8351ce43e58SHuang Shijie 	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
8361ce43e58SHuang Shijie 
8371ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
8381ce43e58SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_txing)
8391ce43e58SHuang Shijie 		ret = 0;
8401ce43e58SHuang Shijie 
8411ce43e58SHuang Shijie 	return ret;
842ab4382d2SGreg Kroah-Hartman }
843ab4382d2SGreg Kroah-Hartman 
844ab4382d2SGreg Kroah-Hartman /*
845ab4382d2SGreg Kroah-Hartman  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
846ab4382d2SGreg Kroah-Hartman  */
847ab4382d2SGreg Kroah-Hartman static unsigned int imx_get_mctrl(struct uart_port *port)
848ab4382d2SGreg Kroah-Hartman {
849ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
850ab4382d2SGreg Kroah-Hartman 	unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
851ab4382d2SGreg Kroah-Hartman 
852ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + USR1) & USR1_RTSS)
853ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_CTS;
854ab4382d2SGreg Kroah-Hartman 
855ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR2) & UCR2_CTS)
856ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_RTS;
857ab4382d2SGreg Kroah-Hartman 
8586b471a98SHuang Shijie 	if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
8596b471a98SHuang Shijie 		tmp |= TIOCM_LOOP;
8606b471a98SHuang Shijie 
861ab4382d2SGreg Kroah-Hartman 	return tmp;
862ab4382d2SGreg Kroah-Hartman }
863ab4382d2SGreg Kroah-Hartman 
864ab4382d2SGreg Kroah-Hartman static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
865ab4382d2SGreg Kroah-Hartman {
866ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
867ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
868ab4382d2SGreg Kroah-Hartman 
869bb2f861aSFugang Duan 	temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
870ab4382d2SGreg Kroah-Hartman 	if (mctrl & TIOCM_RTS)
871bb2f861aSFugang Duan 		temp |= UCR2_CTS | UCR2_CTSC;
872ab4382d2SGreg Kroah-Hartman 
873ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
8746b471a98SHuang Shijie 
8756b471a98SHuang Shijie 	temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
8766b471a98SHuang Shijie 	if (mctrl & TIOCM_LOOP)
8776b471a98SHuang Shijie 		temp |= UTS_LOOP;
8786b471a98SHuang Shijie 	writel(temp, sport->port.membase + uts_reg(sport));
879ab4382d2SGreg Kroah-Hartman }
880ab4382d2SGreg Kroah-Hartman 
881ab4382d2SGreg Kroah-Hartman /*
882ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
883ab4382d2SGreg Kroah-Hartman  */
884ab4382d2SGreg Kroah-Hartman static void imx_break_ctl(struct uart_port *port, int break_state)
885ab4382d2SGreg Kroah-Hartman {
886ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
887ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
888ab4382d2SGreg Kroah-Hartman 
889ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
890ab4382d2SGreg Kroah-Hartman 
891ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
892ab4382d2SGreg Kroah-Hartman 
893ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
894ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_SNDBRK;
895ab4382d2SGreg Kroah-Hartman 
896ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
897ab4382d2SGreg Kroah-Hartman 
898ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
899ab4382d2SGreg Kroah-Hartman }
900ab4382d2SGreg Kroah-Hartman 
901ab4382d2SGreg Kroah-Hartman #define TXTL 2 /* reset default */
902ab4382d2SGreg Kroah-Hartman #define RXTL 1 /* reset default */
903ab4382d2SGreg Kroah-Hartman 
904ab4382d2SGreg Kroah-Hartman static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
905ab4382d2SGreg Kroah-Hartman {
906ab4382d2SGreg Kroah-Hartman 	unsigned int val;
907ab4382d2SGreg Kroah-Hartman 
9087be0670fSDirk Behme 	/* set receiver / transmitter trigger level */
9097be0670fSDirk Behme 	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
9107be0670fSDirk Behme 	val |= TXTL << UFCR_TXTL_SHF | RXTL;
911ab4382d2SGreg Kroah-Hartman 	writel(val, sport->port.membase + UFCR);
912ab4382d2SGreg Kroah-Hartman 	return 0;
913ab4382d2SGreg Kroah-Hartman }
914ab4382d2SGreg Kroah-Hartman 
915b4cdc8f6SHuang Shijie #define RX_BUF_SIZE	(PAGE_SIZE)
916b4cdc8f6SHuang Shijie static void imx_rx_dma_done(struct imx_port *sport)
917b4cdc8f6SHuang Shijie {
918b4cdc8f6SHuang Shijie 	unsigned long temp;
91973631813SJiada Wang 	unsigned long flags;
92073631813SJiada Wang 
92173631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
922b4cdc8f6SHuang Shijie 
923b4cdc8f6SHuang Shijie 	/* Enable this interrupt when the RXFIFO is empty. */
924b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
925b4cdc8f6SHuang Shijie 	temp |= UCR1_RRDYEN;
926b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
927b4cdc8f6SHuang Shijie 
928b4cdc8f6SHuang Shijie 	sport->dma_is_rxing = 0;
9299ce4f8f3SGreg Kroah-Hartman 
9309ce4f8f3SGreg Kroah-Hartman 	/* Is the shutdown waiting for us? */
9319ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait))
9329ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
93373631813SJiada Wang 
93473631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
935b4cdc8f6SHuang Shijie }
936b4cdc8f6SHuang Shijie 
937b4cdc8f6SHuang Shijie /*
938b4cdc8f6SHuang Shijie  * There are three kinds of RX DMA interrupts(such as in the MX6Q):
939b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
940b4cdc8f6SHuang Shijie  *   [2] the Aging timer expires(wait for 8 bytes long)
941b4cdc8f6SHuang Shijie  *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
942b4cdc8f6SHuang Shijie  *
943b4cdc8f6SHuang Shijie  * The [2] is trigger when a character was been sitting in the FIFO
944b4cdc8f6SHuang Shijie  * meanwhile [3] can wait for 32 bytes long when the RX line is
945b4cdc8f6SHuang Shijie  * on IDLE state and RxFIFO is empty.
946b4cdc8f6SHuang Shijie  */
947b4cdc8f6SHuang Shijie static void dma_rx_callback(void *data)
948b4cdc8f6SHuang Shijie {
949b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
950b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
951b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
9527cb92fd2SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
953b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
954b4cdc8f6SHuang Shijie 	enum dma_status status;
955b4cdc8f6SHuang Shijie 	unsigned int count;
956b4cdc8f6SHuang Shijie 
957b4cdc8f6SHuang Shijie 	/* unmap it first */
958b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
959b4cdc8f6SHuang Shijie 
960f0ef8834SHuang Shijie 	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
961b4cdc8f6SHuang Shijie 	count = RX_BUF_SIZE - state.residue;
962b4cdc8f6SHuang Shijie 	dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
963b4cdc8f6SHuang Shijie 
964b4cdc8f6SHuang Shijie 	if (count) {
96555d8693aSJiada Wang 		if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ))
9667cb92fd2SHuang Shijie 			tty_insert_flip_string(port, sport->rx_buf, count);
9677cb92fd2SHuang Shijie 		tty_flip_buffer_push(port);
9687cb92fd2SHuang Shijie 
9697cb92fd2SHuang Shijie 		start_rx_dma(sport);
970ee5e7c10SRobin Gong 	} else if (readl(sport->port.membase + USR2) & USR2_RDR) {
971ee5e7c10SRobin Gong 		/*
972ee5e7c10SRobin Gong 		 * start rx_dma directly once data in RXFIFO, more efficient
973ee5e7c10SRobin Gong 		 * than before:
974ee5e7c10SRobin Gong 		 *	1. call imx_rx_dma_done to stop dma if no data received
975ee5e7c10SRobin Gong 		 *	2. wait next  RDR interrupt to start dma transfer.
976ee5e7c10SRobin Gong 		 */
977ee5e7c10SRobin Gong 		start_rx_dma(sport);
978ee5e7c10SRobin Gong 	} else {
979ee5e7c10SRobin Gong 		/*
980ee5e7c10SRobin Gong 		 * stop dma to prevent too many IDLE event trigged if no data
981ee5e7c10SRobin Gong 		 * in RXFIFO
982ee5e7c10SRobin Gong 		 */
983b4cdc8f6SHuang Shijie 		imx_rx_dma_done(sport);
984b4cdc8f6SHuang Shijie 	}
985ee5e7c10SRobin Gong }
986b4cdc8f6SHuang Shijie 
987b4cdc8f6SHuang Shijie static int start_rx_dma(struct imx_port *sport)
988b4cdc8f6SHuang Shijie {
989b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
990b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
991b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
992b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
993b4cdc8f6SHuang Shijie 	int ret;
994b4cdc8f6SHuang Shijie 
995b4cdc8f6SHuang Shijie 	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
996b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
997b4cdc8f6SHuang Shijie 	if (ret == 0) {
998b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
999b4cdc8f6SHuang Shijie 		return -EINVAL;
1000b4cdc8f6SHuang Shijie 	}
1001b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
1002b4cdc8f6SHuang Shijie 					DMA_PREP_INTERRUPT);
1003b4cdc8f6SHuang Shijie 	if (!desc) {
100424649821SDirk Behme 		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1005b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1006b4cdc8f6SHuang Shijie 		return -EINVAL;
1007b4cdc8f6SHuang Shijie 	}
1008b4cdc8f6SHuang Shijie 	desc->callback = dma_rx_callback;
1009b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
1010b4cdc8f6SHuang Shijie 
1011b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
1012b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
1013b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
1014b4cdc8f6SHuang Shijie 	return 0;
1015b4cdc8f6SHuang Shijie }
1016b4cdc8f6SHuang Shijie 
1017b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
1018b4cdc8f6SHuang Shijie {
1019b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
1020b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
1021b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
1022b4cdc8f6SHuang Shijie 
1023b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
1024b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
1025b4cdc8f6SHuang Shijie 	}
1026b4cdc8f6SHuang Shijie 
1027b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
1028b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
1029b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
1030b4cdc8f6SHuang Shijie 	}
1031b4cdc8f6SHuang Shijie 
1032b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 0;
1033b4cdc8f6SHuang Shijie }
1034b4cdc8f6SHuang Shijie 
1035b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
1036b4cdc8f6SHuang Shijie {
1037b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
1038b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1039b4cdc8f6SHuang Shijie 	int ret;
1040b4cdc8f6SHuang Shijie 
1041b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
1042b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1043b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
1044b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
1045b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1046b4cdc8f6SHuang Shijie 		goto err;
1047b4cdc8f6SHuang Shijie 	}
1048b4cdc8f6SHuang Shijie 
1049b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1050b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1051b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1052b4cdc8f6SHuang Shijie 	slave_config.src_maxburst = RXTL;
1053b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1054b4cdc8f6SHuang Shijie 	if (ret) {
1055b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1056b4cdc8f6SHuang Shijie 		goto err;
1057b4cdc8f6SHuang Shijie 	}
1058b4cdc8f6SHuang Shijie 
1059b4cdc8f6SHuang Shijie 	sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1060b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1061b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1062b4cdc8f6SHuang Shijie 		goto err;
1063b4cdc8f6SHuang Shijie 	}
1064b4cdc8f6SHuang Shijie 
1065b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1066b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1067b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1068b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1069b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1070b4cdc8f6SHuang Shijie 		goto err;
1071b4cdc8f6SHuang Shijie 	}
1072b4cdc8f6SHuang Shijie 
1073b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1074b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1075b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1076b4cdc8f6SHuang Shijie 	slave_config.dst_maxburst = TXTL;
1077b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1078b4cdc8f6SHuang Shijie 	if (ret) {
1079b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1080b4cdc8f6SHuang Shijie 		goto err;
1081b4cdc8f6SHuang Shijie 	}
1082b4cdc8f6SHuang Shijie 
1083b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 1;
1084b4cdc8f6SHuang Shijie 
1085b4cdc8f6SHuang Shijie 	return 0;
1086b4cdc8f6SHuang Shijie err:
1087b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1088b4cdc8f6SHuang Shijie 	return ret;
1089b4cdc8f6SHuang Shijie }
1090b4cdc8f6SHuang Shijie 
1091b4cdc8f6SHuang Shijie static void imx_enable_dma(struct imx_port *sport)
1092b4cdc8f6SHuang Shijie {
1093b4cdc8f6SHuang Shijie 	unsigned long temp;
1094b4cdc8f6SHuang Shijie 
10959ce4f8f3SGreg Kroah-Hartman 	init_waitqueue_head(&sport->dma_wait);
10969ce4f8f3SGreg Kroah-Hartman 
1097b4cdc8f6SHuang Shijie 	/* set UCR1 */
1098b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1099b4cdc8f6SHuang Shijie 	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1100b4cdc8f6SHuang Shijie 		/* wait for 32 idle frames for IDDMA interrupt */
1101b4cdc8f6SHuang Shijie 		UCR1_ICD_REG(3);
1102b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1103b4cdc8f6SHuang Shijie 
1104b4cdc8f6SHuang Shijie 	/* set UCR4 */
1105b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1106b4cdc8f6SHuang Shijie 	temp |= UCR4_IDDMAEN;
1107b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1108b4cdc8f6SHuang Shijie 
1109b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1110b4cdc8f6SHuang Shijie }
1111b4cdc8f6SHuang Shijie 
1112b4cdc8f6SHuang Shijie static void imx_disable_dma(struct imx_port *sport)
1113b4cdc8f6SHuang Shijie {
1114b4cdc8f6SHuang Shijie 	unsigned long temp;
1115b4cdc8f6SHuang Shijie 
1116b4cdc8f6SHuang Shijie 	/* clear UCR1 */
1117b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1118b4cdc8f6SHuang Shijie 	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1119b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1120b4cdc8f6SHuang Shijie 
1121b4cdc8f6SHuang Shijie 	/* clear UCR2 */
1122b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR2);
1123b4cdc8f6SHuang Shijie 	temp &= ~(UCR2_CTSC | UCR2_CTS);
1124b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR2);
1125b4cdc8f6SHuang Shijie 
1126b4cdc8f6SHuang Shijie 	/* clear UCR4 */
1127b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1128b4cdc8f6SHuang Shijie 	temp &= ~UCR4_IDDMAEN;
1129b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1130b4cdc8f6SHuang Shijie 
1131b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1132b4cdc8f6SHuang Shijie }
1133b4cdc8f6SHuang Shijie 
1134ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1135ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1136ab4382d2SGreg Kroah-Hartman 
1137ab4382d2SGreg Kroah-Hartman static int imx_startup(struct uart_port *port)
1138ab4382d2SGreg Kroah-Hartman {
1139ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1140772f8991SHuang Shijie 	int retval, i;
1141ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
1142ab4382d2SGreg Kroah-Hartman 
114328eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
114428eb4274SHuang Shijie 	if (retval)
1145cb0f0a5fSFabio Estevam 		return retval;
114628eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
11470c375501SHuang Shijie 	if (retval) {
11480c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
1149cb0f0a5fSFabio Estevam 		return retval;
11500c375501SHuang Shijie 	}
115128eb4274SHuang Shijie 
1152ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1153ab4382d2SGreg Kroah-Hartman 
1154ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1155ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1156ab4382d2SGreg Kroah-Hartman 	 */
1157ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR4);
1158ab4382d2SGreg Kroah-Hartman 
1159ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1160ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_IRSC;
1161ab4382d2SGreg Kroah-Hartman 
1162ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
1163ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1164ab4382d2SGreg Kroah-Hartman 	temp |= CTSTL << UCR4_CTSTL_SHF;
1165ab4382d2SGreg Kroah-Hartman 
1166ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
1167ab4382d2SGreg Kroah-Hartman 
1168772f8991SHuang Shijie 	/* Reset fifo's and state machines */
1169772f8991SHuang Shijie 	i = 100;
1170772f8991SHuang Shijie 
1171ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1172ab4382d2SGreg Kroah-Hartman 	temp &= ~UCR2_SRST;
1173ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1174772f8991SHuang Shijie 
1175772f8991SHuang Shijie 	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1176ab4382d2SGreg Kroah-Hartman 		udelay(1);
1177ab4382d2SGreg Kroah-Hartman 
1178068500e0SAnton Bondarenko 	/* Can we enable the DMA support? */
1179068500e0SAnton Bondarenko 	if (is_imx6q_uart(sport) && !uart_console(port) &&
1180068500e0SAnton Bondarenko 	    !sport->dma_is_inited)
1181068500e0SAnton Bondarenko 		imx_uart_dma_init(sport);
1182068500e0SAnton Bondarenko 
11839ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1184ab4382d2SGreg Kroah-Hartman 	/*
1185ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1186ab4382d2SGreg Kroah-Hartman 	 */
1187ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
1188ab4382d2SGreg Kroah-Hartman 
1189068500e0SAnton Bondarenko 	if (sport->dma_is_inited && !sport->dma_is_enabled)
1190068500e0SAnton Bondarenko 		imx_enable_dma(sport);
1191068500e0SAnton Bondarenko 
1192ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1193ab4382d2SGreg Kroah-Hartman 	temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
1194ab4382d2SGreg Kroah-Hartman 
1195ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1196ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_IREN;
1197ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RTSDEN);
1198ab4382d2SGreg Kroah-Hartman 	}
1199ab4382d2SGreg Kroah-Hartman 
1200ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
1201ab4382d2SGreg Kroah-Hartman 
12026f026d6bSJiada Wang 	/* Clear any pending ORE flag before enabling interrupt */
12036f026d6bSJiada Wang 	temp = readl(sport->port.membase + USR2);
12046f026d6bSJiada Wang 	writel(temp | USR2_ORE, sport->port.membase + USR2);
12056f026d6bSJiada Wang 
12066f026d6bSJiada Wang 	temp = readl(sport->port.membase + UCR4);
12076f026d6bSJiada Wang 	temp |= UCR4_OREN;
12086f026d6bSJiada Wang 	writel(temp, sport->port.membase + UCR4);
12096f026d6bSJiada Wang 
1210ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1211ab4382d2SGreg Kroah-Hartman 	temp |= (UCR2_RXEN | UCR2_TXEN);
1212bff09b09SLucas Stach 	if (!sport->have_rtscts)
1213bff09b09SLucas Stach 		temp |= UCR2_IRTS;
1214ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1215ab4382d2SGreg Kroah-Hartman 
1216a496e628SHuang Shijie 	if (!is_imx1_uart(sport)) {
1217ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1218b38cb7d2SFabio Estevam 		temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
1219ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1220ab4382d2SGreg Kroah-Hartman 	}
1221ab4382d2SGreg Kroah-Hartman 
1222ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1223ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
1224ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_rx)
1225ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_INVR;
1226ab4382d2SGreg Kroah-Hartman 		else
1227ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_INVR);
1228ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1229ab4382d2SGreg Kroah-Hartman 
1230ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1231ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_tx)
1232ab4382d2SGreg Kroah-Hartman 			temp |= UCR3_INVT;
1233ab4382d2SGreg Kroah-Hartman 		else
1234ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR3_INVT);
1235ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1236ab4382d2SGreg Kroah-Hartman 	}
1237ab4382d2SGreg Kroah-Hartman 
1238ab4382d2SGreg Kroah-Hartman 	/*
1239ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1240ab4382d2SGreg Kroah-Hartman 	 */
1241ab4382d2SGreg Kroah-Hartman 	imx_enable_ms(&sport->port);
1242ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1243ab4382d2SGreg Kroah-Hartman 
1244ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1245ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1246574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1247ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_rx = pdata->irda_inv_rx;
1248ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_tx = pdata->irda_inv_tx;
1249ab4382d2SGreg Kroah-Hartman 		sport->trcv_delay = pdata->transceiver_delay;
1250ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1251ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(1);
1252ab4382d2SGreg Kroah-Hartman 	}
1253ab4382d2SGreg Kroah-Hartman 
1254ab4382d2SGreg Kroah-Hartman 	return 0;
1255ab4382d2SGreg Kroah-Hartman }
1256ab4382d2SGreg Kroah-Hartman 
1257ab4382d2SGreg Kroah-Hartman static void imx_shutdown(struct uart_port *port)
1258ab4382d2SGreg Kroah-Hartman {
1259ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1260ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
12619ec1882dSXinyu Chen 	unsigned long flags;
1262ab4382d2SGreg Kroah-Hartman 
1263b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1264a4688bcdSHuang Shijie 		int ret;
1265a4688bcdSHuang Shijie 
12669ce4f8f3SGreg Kroah-Hartman 		/* We have to wait for the DMA to finish. */
1267a4688bcdSHuang Shijie 		ret = wait_event_interruptible(sport->dma_wait,
12689ce4f8f3SGreg Kroah-Hartman 			!sport->dma_is_rxing && !sport->dma_is_txing);
1269a4688bcdSHuang Shijie 		if (ret != 0) {
1270a4688bcdSHuang Shijie 			sport->dma_is_rxing = 0;
1271a4688bcdSHuang Shijie 			sport->dma_is_txing = 0;
1272a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_tx);
1273a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
1274a4688bcdSHuang Shijie 		}
127573631813SJiada Wang 		spin_lock_irqsave(&sport->port.lock, flags);
1276a4688bcdSHuang Shijie 		imx_stop_tx(port);
1277b4cdc8f6SHuang Shijie 		imx_stop_rx(port);
1278b4cdc8f6SHuang Shijie 		imx_disable_dma(sport);
127973631813SJiada Wang 		spin_unlock_irqrestore(&sport->port.lock, flags);
1280b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1281b4cdc8f6SHuang Shijie 	}
1282b4cdc8f6SHuang Shijie 
12839ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1284ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1285ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR2_TXEN);
1286ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
12879ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1288ab4382d2SGreg Kroah-Hartman 
1289ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1290ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1291574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1292ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1293ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(0);
1294ab4382d2SGreg Kroah-Hartman 	}
1295ab4382d2SGreg Kroah-Hartman 
1296ab4382d2SGreg Kroah-Hartman 	/*
1297ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1298ab4382d2SGreg Kroah-Hartman 	 */
1299ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1300ab4382d2SGreg Kroah-Hartman 
1301ab4382d2SGreg Kroah-Hartman 	/*
1302ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1303ab4382d2SGreg Kroah-Hartman 	 */
1304ab4382d2SGreg Kroah-Hartman 
13059ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1306ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1307ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1308ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1309ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_IREN);
1310ab4382d2SGreg Kroah-Hartman 
1311ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
13129ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
131328eb4274SHuang Shijie 
131428eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
131528eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1316ab4382d2SGreg Kroah-Hartman }
1317ab4382d2SGreg Kroah-Hartman 
1318eb56b7edSHuang Shijie static void imx_flush_buffer(struct uart_port *port)
1319eb56b7edSHuang Shijie {
1320eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
132182e86ae9SDirk Behme 	struct scatterlist *sgl = &sport->tx_sgl[0];
1322a2c718ceSDirk Behme 	unsigned long temp;
1323934084a9SFabio Estevam 	int i = 100, ubir, ubmr, ubrc, uts;
1324eb56b7edSHuang Shijie 
132582e86ae9SDirk Behme 	if (!sport->dma_chan_tx)
132682e86ae9SDirk Behme 		return;
132782e86ae9SDirk Behme 
1328eb56b7edSHuang Shijie 	sport->tx_bytes = 0;
1329eb56b7edSHuang Shijie 	dmaengine_terminate_all(sport->dma_chan_tx);
133082e86ae9SDirk Behme 	if (sport->dma_is_txing) {
133182e86ae9SDirk Behme 		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
133282e86ae9SDirk Behme 			     DMA_TO_DEVICE);
1333a2c718ceSDirk Behme 		temp = readl(sport->port.membase + UCR1);
1334a2c718ceSDirk Behme 		temp &= ~UCR1_TDMAEN;
1335a2c718ceSDirk Behme 		writel(temp, sport->port.membase + UCR1);
133682e86ae9SDirk Behme 		sport->dma_is_txing = false;
1337eb56b7edSHuang Shijie 	}
1338934084a9SFabio Estevam 
1339934084a9SFabio Estevam 	/*
1340934084a9SFabio Estevam 	 * According to the Reference Manual description of the UART SRST bit:
1341934084a9SFabio Estevam 	 * "Reset the transmit and receive state machines,
1342934084a9SFabio Estevam 	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1343934084a9SFabio Estevam 	 * and UTS[6-3]". As we don't need to restore the old values from
1344934084a9SFabio Estevam 	 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1345934084a9SFabio Estevam 	 */
1346934084a9SFabio Estevam 	ubir = readl(sport->port.membase + UBIR);
1347934084a9SFabio Estevam 	ubmr = readl(sport->port.membase + UBMR);
1348934084a9SFabio Estevam 	ubrc = readl(sport->port.membase + UBRC);
1349934084a9SFabio Estevam 	uts = readl(sport->port.membase + IMX21_UTS);
1350934084a9SFabio Estevam 
1351934084a9SFabio Estevam 	temp = readl(sport->port.membase + UCR2);
1352934084a9SFabio Estevam 	temp &= ~UCR2_SRST;
1353934084a9SFabio Estevam 	writel(temp, sport->port.membase + UCR2);
1354934084a9SFabio Estevam 
1355934084a9SFabio Estevam 	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1356934084a9SFabio Estevam 		udelay(1);
1357934084a9SFabio Estevam 
1358934084a9SFabio Estevam 	/* Restore the registers */
1359934084a9SFabio Estevam 	writel(ubir, sport->port.membase + UBIR);
1360934084a9SFabio Estevam 	writel(ubmr, sport->port.membase + UBMR);
1361934084a9SFabio Estevam 	writel(ubrc, sport->port.membase + UBRC);
1362934084a9SFabio Estevam 	writel(uts, sport->port.membase + IMX21_UTS);
1363eb56b7edSHuang Shijie }
1364eb56b7edSHuang Shijie 
1365ab4382d2SGreg Kroah-Hartman static void
1366ab4382d2SGreg Kroah-Hartman imx_set_termios(struct uart_port *port, struct ktermios *termios,
1367ab4382d2SGreg Kroah-Hartman 		   struct ktermios *old)
1368ab4382d2SGreg Kroah-Hartman {
1369ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1370ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
1371ab4382d2SGreg Kroah-Hartman 	unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1372ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1373ab4382d2SGreg Kroah-Hartman 	unsigned int div, ufcr;
1374ab4382d2SGreg Kroah-Hartman 	unsigned long num, denom;
1375ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1376ab4382d2SGreg Kroah-Hartman 
1377ab4382d2SGreg Kroah-Hartman 	/*
1378ab4382d2SGreg Kroah-Hartman 	 * If we don't support modem control lines, don't allow
1379ab4382d2SGreg Kroah-Hartman 	 * these to be set.
1380ab4382d2SGreg Kroah-Hartman 	 */
1381ab4382d2SGreg Kroah-Hartman 	if (0) {
1382ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1383ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= CLOCAL;
1384ab4382d2SGreg Kroah-Hartman 	}
1385ab4382d2SGreg Kroah-Hartman 
1386ab4382d2SGreg Kroah-Hartman 	/*
1387ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1388ab4382d2SGreg Kroah-Hartman 	 */
1389ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1390ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1391ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1392ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1393ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1394ab4382d2SGreg Kroah-Hartman 	}
1395ab4382d2SGreg Kroah-Hartman 
1396ab4382d2SGreg Kroah-Hartman 	if ((termios->c_cflag & CSIZE) == CS8)
1397ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1398ab4382d2SGreg Kroah-Hartman 	else
1399ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_SRST | UCR2_IRTS;
1400ab4382d2SGreg Kroah-Hartman 
1401ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CRTSCTS) {
1402ab4382d2SGreg Kroah-Hartman 		if (sport->have_rtscts) {
1403ab4382d2SGreg Kroah-Hartman 			ucr2 &= ~UCR2_IRTS;
1404ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_CTSC;
1405ab4382d2SGreg Kroah-Hartman 		} else {
1406ab4382d2SGreg Kroah-Hartman 			termios->c_cflag &= ~CRTSCTS;
1407ab4382d2SGreg Kroah-Hartman 		}
1408ab4382d2SGreg Kroah-Hartman 	}
1409ab4382d2SGreg Kroah-Hartman 
1410ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1411ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1412ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1413ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1414ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1415ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1416ab4382d2SGreg Kroah-Hartman 	}
1417ab4382d2SGreg Kroah-Hartman 
1418995234daSEric Miao 	del_timer_sync(&sport->timer);
1419995234daSEric Miao 
1420ab4382d2SGreg Kroah-Hartman 	/*
1421ab4382d2SGreg Kroah-Hartman 	 * Ask the core to calculate the divisor for us.
1422ab4382d2SGreg Kroah-Hartman 	 */
1423ab4382d2SGreg Kroah-Hartman 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1424ab4382d2SGreg Kroah-Hartman 	quot = uart_get_divisor(port, baud);
1425ab4382d2SGreg Kroah-Hartman 
1426ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1427ab4382d2SGreg Kroah-Hartman 
1428ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1429ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1430ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1431ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1432ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1433ab4382d2SGreg Kroah-Hartman 
1434ab4382d2SGreg Kroah-Hartman 	/*
1435ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1436ab4382d2SGreg Kroah-Hartman 	 */
1437ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1438ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1439865cea85SEric Nelson 		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1440ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1441ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1442ab4382d2SGreg Kroah-Hartman 		/*
1443ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1444ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1445ab4382d2SGreg Kroah-Hartman 		 */
1446ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1447ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1448ab4382d2SGreg Kroah-Hartman 	}
1449ab4382d2SGreg Kroah-Hartman 
145055d8693aSJiada Wang 	if ((termios->c_cflag & CREAD) == 0)
145155d8693aSJiada Wang 		sport->port.ignore_status_mask |= URXD_DUMMY_READ;
145255d8693aSJiada Wang 
1453ab4382d2SGreg Kroah-Hartman 	/*
1454ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1455ab4382d2SGreg Kroah-Hartman 	 */
1456ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1457ab4382d2SGreg Kroah-Hartman 
1458ab4382d2SGreg Kroah-Hartman 	/*
1459ab4382d2SGreg Kroah-Hartman 	 * disable interrupts and drain transmitter
1460ab4382d2SGreg Kroah-Hartman 	 */
1461ab4382d2SGreg Kroah-Hartman 	old_ucr1 = readl(sport->port.membase + UCR1);
1462ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1463ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR1);
1464ab4382d2SGreg Kroah-Hartman 
1465ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
1466ab4382d2SGreg Kroah-Hartman 		barrier();
1467ab4382d2SGreg Kroah-Hartman 
1468ab4382d2SGreg Kroah-Hartman 	/* then, disable everything */
1469ab4382d2SGreg Kroah-Hartman 	old_txrxen = readl(sport->port.membase + UCR2);
1470ab4382d2SGreg Kroah-Hartman 	writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
1471ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR2);
1472ab4382d2SGreg Kroah-Hartman 	old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
1473ab4382d2SGreg Kroah-Hartman 
1474ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1475ab4382d2SGreg Kroah-Hartman 		/*
1476ab4382d2SGreg Kroah-Hartman 		 * use maximum available submodule frequency to
1477ab4382d2SGreg Kroah-Hartman 		 * avoid missing short pulses due to low sampling rate
1478ab4382d2SGreg Kroah-Hartman 		 */
1479ab4382d2SGreg Kroah-Hartman 		div = 1;
1480ab4382d2SGreg Kroah-Hartman 	} else {
148109bd00f6SHubert Feurstein 		/* custom-baudrate handling */
148209bd00f6SHubert Feurstein 		div = sport->port.uartclk / (baud * 16);
148309bd00f6SHubert Feurstein 		if (baud == 38400 && quot != div)
148409bd00f6SHubert Feurstein 			baud = sport->port.uartclk / (quot * 16);
148509bd00f6SHubert Feurstein 
1486ab4382d2SGreg Kroah-Hartman 		div = sport->port.uartclk / (baud * 16);
1487ab4382d2SGreg Kroah-Hartman 		if (div > 7)
1488ab4382d2SGreg Kroah-Hartman 			div = 7;
1489ab4382d2SGreg Kroah-Hartman 		if (!div)
1490ab4382d2SGreg Kroah-Hartman 			div = 1;
1491ab4382d2SGreg Kroah-Hartman 	}
1492ab4382d2SGreg Kroah-Hartman 
1493ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1494ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1495ab4382d2SGreg Kroah-Hartman 
1496ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1497ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1498ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1499ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1500ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1501ab4382d2SGreg Kroah-Hartman 
1502ab4382d2SGreg Kroah-Hartman 	num -= 1;
1503ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1504ab4382d2SGreg Kroah-Hartman 
1505ab4382d2SGreg Kroah-Hartman 	ufcr = readl(sport->port.membase + UFCR);
1506ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
150720ff2fe6SHuang Shijie 	if (sport->dte_mode)
150820ff2fe6SHuang Shijie 		ufcr |= UFCR_DCEDTE;
1509ab4382d2SGreg Kroah-Hartman 	writel(ufcr, sport->port.membase + UFCR);
1510ab4382d2SGreg Kroah-Hartman 
1511ab4382d2SGreg Kroah-Hartman 	writel(num, sport->port.membase + UBIR);
1512ab4382d2SGreg Kroah-Hartman 	writel(denom, sport->port.membase + UBMR);
1513ab4382d2SGreg Kroah-Hartman 
1514a496e628SHuang Shijie 	if (!is_imx1_uart(sport))
1515ab4382d2SGreg Kroah-Hartman 		writel(sport->port.uartclk / div / 1000,
1516fe6b540aSShawn Guo 				sport->port.membase + IMX21_ONEMS);
1517ab4382d2SGreg Kroah-Hartman 
1518ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1, sport->port.membase + UCR1);
1519ab4382d2SGreg Kroah-Hartman 
1520ab4382d2SGreg Kroah-Hartman 	/* set the parity, stop bits and data size */
1521ab4382d2SGreg Kroah-Hartman 	writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
1522ab4382d2SGreg Kroah-Hartman 
1523ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1524ab4382d2SGreg Kroah-Hartman 		imx_enable_ms(&sport->port);
1525ab4382d2SGreg Kroah-Hartman 
1526ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1527ab4382d2SGreg Kroah-Hartman }
1528ab4382d2SGreg Kroah-Hartman 
1529ab4382d2SGreg Kroah-Hartman static const char *imx_type(struct uart_port *port)
1530ab4382d2SGreg Kroah-Hartman {
1531ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1532ab4382d2SGreg Kroah-Hartman 
1533ab4382d2SGreg Kroah-Hartman 	return sport->port.type == PORT_IMX ? "IMX" : NULL;
1534ab4382d2SGreg Kroah-Hartman }
1535ab4382d2SGreg Kroah-Hartman 
1536ab4382d2SGreg Kroah-Hartman /*
1537ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1538ab4382d2SGreg Kroah-Hartman  */
1539ab4382d2SGreg Kroah-Hartman static void imx_config_port(struct uart_port *port, int flags)
1540ab4382d2SGreg Kroah-Hartman {
1541ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1542ab4382d2SGreg Kroah-Hartman 
1543da82f997SAlexander Shiyan 	if (flags & UART_CONFIG_TYPE)
1544ab4382d2SGreg Kroah-Hartman 		sport->port.type = PORT_IMX;
1545ab4382d2SGreg Kroah-Hartman }
1546ab4382d2SGreg Kroah-Hartman 
1547ab4382d2SGreg Kroah-Hartman /*
1548ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1549ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1550ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1551ab4382d2SGreg Kroah-Hartman  */
1552ab4382d2SGreg Kroah-Hartman static int
1553ab4382d2SGreg Kroah-Hartman imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1554ab4382d2SGreg Kroah-Hartman {
1555ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1556ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1557ab4382d2SGreg Kroah-Hartman 
1558ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1559ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1560ab4382d2SGreg Kroah-Hartman 	if (sport->port.irq != ser->irq)
1561ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1562ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1563ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1564ab4382d2SGreg Kroah-Hartman 	if (sport->port.uartclk / 16 != ser->baud_base)
1565ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1566a50c44ceSOlof Johansson 	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1567ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1568ab4382d2SGreg Kroah-Hartman 	if (sport->port.iobase != ser->port)
1569ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1570ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1571ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1572ab4382d2SGreg Kroah-Hartman 	return ret;
1573ab4382d2SGreg Kroah-Hartman }
1574ab4382d2SGreg Kroah-Hartman 
157501f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
15766b8bdad9SDaniel Thompson 
15776b8bdad9SDaniel Thompson static int imx_poll_init(struct uart_port *port)
15786b8bdad9SDaniel Thompson {
15796b8bdad9SDaniel Thompson 	struct imx_port *sport = (struct imx_port *)port;
15806b8bdad9SDaniel Thompson 	unsigned long flags;
15816b8bdad9SDaniel Thompson 	unsigned long temp;
15826b8bdad9SDaniel Thompson 	int retval;
15836b8bdad9SDaniel Thompson 
15846b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_ipg);
15856b8bdad9SDaniel Thompson 	if (retval)
15866b8bdad9SDaniel Thompson 		return retval;
15876b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_per);
15886b8bdad9SDaniel Thompson 	if (retval)
15896b8bdad9SDaniel Thompson 		clk_disable_unprepare(sport->clk_ipg);
15906b8bdad9SDaniel Thompson 
15916b8bdad9SDaniel Thompson 	imx_setup_ufcr(sport, 0);
15926b8bdad9SDaniel Thompson 
15936b8bdad9SDaniel Thompson 	spin_lock_irqsave(&sport->port.lock, flags);
15946b8bdad9SDaniel Thompson 
15956b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR1);
15966b8bdad9SDaniel Thompson 	if (is_imx1_uart(sport))
15976b8bdad9SDaniel Thompson 		temp |= IMX1_UCR1_UARTCLKEN;
15986b8bdad9SDaniel Thompson 	temp |= UCR1_UARTEN | UCR1_RRDYEN;
15996b8bdad9SDaniel Thompson 	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
16006b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR1);
16016b8bdad9SDaniel Thompson 
16026b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR2);
16036b8bdad9SDaniel Thompson 	temp |= UCR2_RXEN;
16046b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR2);
16056b8bdad9SDaniel Thompson 
16066b8bdad9SDaniel Thompson 	spin_unlock_irqrestore(&sport->port.lock, flags);
16076b8bdad9SDaniel Thompson 
16086b8bdad9SDaniel Thompson 	return 0;
16096b8bdad9SDaniel Thompson }
16106b8bdad9SDaniel Thompson 
161101f56abdSSaleem Abdulrasool static int imx_poll_get_char(struct uart_port *port)
161201f56abdSSaleem Abdulrasool {
1613f968ef34SDaniel Thompson 	if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
161426c47412SDirk Behme 		return NO_POLL_CHAR;
161501f56abdSSaleem Abdulrasool 
1616f968ef34SDaniel Thompson 	return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
161701f56abdSSaleem Abdulrasool }
161801f56abdSSaleem Abdulrasool 
161901f56abdSSaleem Abdulrasool static void imx_poll_put_char(struct uart_port *port, unsigned char c)
162001f56abdSSaleem Abdulrasool {
162101f56abdSSaleem Abdulrasool 	unsigned int status;
162201f56abdSSaleem Abdulrasool 
162301f56abdSSaleem Abdulrasool 	/* drain */
162401f56abdSSaleem Abdulrasool 	do {
1625f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR1);
162601f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
162701f56abdSSaleem Abdulrasool 
162801f56abdSSaleem Abdulrasool 	/* write */
1629f968ef34SDaniel Thompson 	writel_relaxed(c, port->membase + URTX0);
163001f56abdSSaleem Abdulrasool 
163101f56abdSSaleem Abdulrasool 	/* flush */
163201f56abdSSaleem Abdulrasool 	do {
1633f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR2);
163401f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
163501f56abdSSaleem Abdulrasool }
163601f56abdSSaleem Abdulrasool #endif
163701f56abdSSaleem Abdulrasool 
1638ab4382d2SGreg Kroah-Hartman static struct uart_ops imx_pops = {
1639ab4382d2SGreg Kroah-Hartman 	.tx_empty	= imx_tx_empty,
1640ab4382d2SGreg Kroah-Hartman 	.set_mctrl	= imx_set_mctrl,
1641ab4382d2SGreg Kroah-Hartman 	.get_mctrl	= imx_get_mctrl,
1642ab4382d2SGreg Kroah-Hartman 	.stop_tx	= imx_stop_tx,
1643ab4382d2SGreg Kroah-Hartman 	.start_tx	= imx_start_tx,
1644ab4382d2SGreg Kroah-Hartman 	.stop_rx	= imx_stop_rx,
1645ab4382d2SGreg Kroah-Hartman 	.enable_ms	= imx_enable_ms,
1646ab4382d2SGreg Kroah-Hartman 	.break_ctl	= imx_break_ctl,
1647ab4382d2SGreg Kroah-Hartman 	.startup	= imx_startup,
1648ab4382d2SGreg Kroah-Hartman 	.shutdown	= imx_shutdown,
1649eb56b7edSHuang Shijie 	.flush_buffer	= imx_flush_buffer,
1650ab4382d2SGreg Kroah-Hartman 	.set_termios	= imx_set_termios,
1651ab4382d2SGreg Kroah-Hartman 	.type		= imx_type,
1652ab4382d2SGreg Kroah-Hartman 	.config_port	= imx_config_port,
1653ab4382d2SGreg Kroah-Hartman 	.verify_port	= imx_verify_port,
165401f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
16556b8bdad9SDaniel Thompson 	.poll_init      = imx_poll_init,
165601f56abdSSaleem Abdulrasool 	.poll_get_char  = imx_poll_get_char,
165701f56abdSSaleem Abdulrasool 	.poll_put_char  = imx_poll_put_char,
165801f56abdSSaleem Abdulrasool #endif
1659ab4382d2SGreg Kroah-Hartman };
1660ab4382d2SGreg Kroah-Hartman 
1661ab4382d2SGreg Kroah-Hartman static struct imx_port *imx_ports[UART_NR];
1662ab4382d2SGreg Kroah-Hartman 
1663ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_SERIAL_IMX_CONSOLE
1664ab4382d2SGreg Kroah-Hartman static void imx_console_putchar(struct uart_port *port, int ch)
1665ab4382d2SGreg Kroah-Hartman {
1666ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1667ab4382d2SGreg Kroah-Hartman 
1668fe6b540aSShawn Guo 	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1669ab4382d2SGreg Kroah-Hartman 		barrier();
1670ab4382d2SGreg Kroah-Hartman 
1671ab4382d2SGreg Kroah-Hartman 	writel(ch, sport->port.membase + URTX0);
1672ab4382d2SGreg Kroah-Hartman }
1673ab4382d2SGreg Kroah-Hartman 
1674ab4382d2SGreg Kroah-Hartman /*
1675ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
1676ab4382d2SGreg Kroah-Hartman  */
1677ab4382d2SGreg Kroah-Hartman static void
1678ab4382d2SGreg Kroah-Hartman imx_console_write(struct console *co, const char *s, unsigned int count)
1679ab4382d2SGreg Kroah-Hartman {
1680ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = imx_ports[co->index];
16810ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
16820ad5a814SDirk Behme 	unsigned int ucr1;
1683f30e8260SShawn Guo 	unsigned long flags = 0;
1684677fe555SThomas Gleixner 	int locked = 1;
16851cf93e0dSHuang Shijie 	int retval;
16861cf93e0dSHuang Shijie 
16871cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_per);
16881cf93e0dSHuang Shijie 	if (retval)
16891cf93e0dSHuang Shijie 		return;
16901cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_ipg);
16911cf93e0dSHuang Shijie 	if (retval) {
16921cf93e0dSHuang Shijie 		clk_disable(sport->clk_per);
16931cf93e0dSHuang Shijie 		return;
16941cf93e0dSHuang Shijie 	}
16959ec1882dSXinyu Chen 
1696677fe555SThomas Gleixner 	if (sport->port.sysrq)
1697677fe555SThomas Gleixner 		locked = 0;
1698677fe555SThomas Gleixner 	else if (oops_in_progress)
1699677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
1700677fe555SThomas Gleixner 	else
17019ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
1702ab4382d2SGreg Kroah-Hartman 
1703ab4382d2SGreg Kroah-Hartman 	/*
17040ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
1705ab4382d2SGreg Kroah-Hartman 	 */
17060ad5a814SDirk Behme 	imx_port_ucrs_save(&sport->port, &old_ucr);
17070ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
1708ab4382d2SGreg Kroah-Hartman 
1709fe6b540aSShawn Guo 	if (is_imx1_uart(sport))
1710fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
1711ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
1712ab4382d2SGreg Kroah-Hartman 	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1713ab4382d2SGreg Kroah-Hartman 
1714ab4382d2SGreg Kroah-Hartman 	writel(ucr1, sport->port.membase + UCR1);
1715ab4382d2SGreg Kroah-Hartman 
17160ad5a814SDirk Behme 	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1717ab4382d2SGreg Kroah-Hartman 
1718ab4382d2SGreg Kroah-Hartman 	uart_console_write(&sport->port, s, count, imx_console_putchar);
1719ab4382d2SGreg Kroah-Hartman 
1720ab4382d2SGreg Kroah-Hartman 	/*
1721ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
17220ad5a814SDirk Behme 	 *	and restore UCR1/2/3
1723ab4382d2SGreg Kroah-Hartman 	 */
1724ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1725ab4382d2SGreg Kroah-Hartman 
17260ad5a814SDirk Behme 	imx_port_ucrs_restore(&sport->port, &old_ucr);
17279ec1882dSXinyu Chen 
1728677fe555SThomas Gleixner 	if (locked)
17299ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
17301cf93e0dSHuang Shijie 
17311cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
17321cf93e0dSHuang Shijie 	clk_disable(sport->clk_per);
1733ab4382d2SGreg Kroah-Hartman }
1734ab4382d2SGreg Kroah-Hartman 
1735ab4382d2SGreg Kroah-Hartman /*
1736ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
1737ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
1738ab4382d2SGreg Kroah-Hartman  */
1739ab4382d2SGreg Kroah-Hartman static void __init
1740ab4382d2SGreg Kroah-Hartman imx_console_get_options(struct imx_port *sport, int *baud,
1741ab4382d2SGreg Kroah-Hartman 			   int *parity, int *bits)
1742ab4382d2SGreg Kroah-Hartman {
1743ab4382d2SGreg Kroah-Hartman 
1744ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1745ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
1746ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
1747ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
1748ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
1749ab4382d2SGreg Kroah-Hartman 
1750ab4382d2SGreg Kroah-Hartman 		ucr2 = readl(sport->port.membase + UCR2);
1751ab4382d2SGreg Kroah-Hartman 
1752ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
1753ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
1754ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
1755ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
1756ab4382d2SGreg Kroah-Hartman 			else
1757ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
1758ab4382d2SGreg Kroah-Hartman 		}
1759ab4382d2SGreg Kroah-Hartman 
1760ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
1761ab4382d2SGreg Kroah-Hartman 			*bits = 8;
1762ab4382d2SGreg Kroah-Hartman 		else
1763ab4382d2SGreg Kroah-Hartman 			*bits = 7;
1764ab4382d2SGreg Kroah-Hartman 
1765ab4382d2SGreg Kroah-Hartman 		ubir = readl(sport->port.membase + UBIR) & 0xffff;
1766ab4382d2SGreg Kroah-Hartman 		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1767ab4382d2SGreg Kroah-Hartman 
1768ab4382d2SGreg Kroah-Hartman 		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1769ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
1770ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
1771ab4382d2SGreg Kroah-Hartman 		else
1772ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
1773ab4382d2SGreg Kroah-Hartman 
17743a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
1775ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
1776ab4382d2SGreg Kroah-Hartman 
1777ab4382d2SGreg Kroah-Hartman 		{	/*
1778ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
1779ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1780ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
1781ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
1782ab4382d2SGreg Kroah-Hartman 			 */
1783ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
1784ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
1785ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
1786ab4382d2SGreg Kroah-Hartman 
1787ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
1788ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
1789ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
1790ab4382d2SGreg Kroah-Hartman 		}
1791ab4382d2SGreg Kroah-Hartman 
1792ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
179350bbdba3SSachin Kamat 			pr_info("Console IMX rounded baud rate from %d to %d\n",
1794ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
1795ab4382d2SGreg Kroah-Hartman 	}
1796ab4382d2SGreg Kroah-Hartman }
1797ab4382d2SGreg Kroah-Hartman 
1798ab4382d2SGreg Kroah-Hartman static int __init
1799ab4382d2SGreg Kroah-Hartman imx_console_setup(struct console *co, char *options)
1800ab4382d2SGreg Kroah-Hartman {
1801ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1802ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
1803ab4382d2SGreg Kroah-Hartman 	int bits = 8;
1804ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
1805ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
18061cf93e0dSHuang Shijie 	int retval;
1807ab4382d2SGreg Kroah-Hartman 
1808ab4382d2SGreg Kroah-Hartman 	/*
1809ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
1810ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
1811ab4382d2SGreg Kroah-Hartman 	 * console support.
1812ab4382d2SGreg Kroah-Hartman 	 */
1813ab4382d2SGreg Kroah-Hartman 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1814ab4382d2SGreg Kroah-Hartman 		co->index = 0;
1815ab4382d2SGreg Kroah-Hartman 	sport = imx_ports[co->index];
1816ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
1817ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
1818ab4382d2SGreg Kroah-Hartman 
18191cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
18201cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
18211cf93e0dSHuang Shijie 	if (retval)
18221cf93e0dSHuang Shijie 		goto error_console;
18231cf93e0dSHuang Shijie 
1824ab4382d2SGreg Kroah-Hartman 	if (options)
1825ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1826ab4382d2SGreg Kroah-Hartman 	else
1827ab4382d2SGreg Kroah-Hartman 		imx_console_get_options(sport, &baud, &parity, &bits);
1828ab4382d2SGreg Kroah-Hartman 
1829ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1830ab4382d2SGreg Kroah-Hartman 
18311cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
18321cf93e0dSHuang Shijie 
18331cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
18341cf93e0dSHuang Shijie 	if (retval) {
18351cf93e0dSHuang Shijie 		clk_unprepare(sport->clk_ipg);
18361cf93e0dSHuang Shijie 		goto error_console;
18371cf93e0dSHuang Shijie 	}
18381cf93e0dSHuang Shijie 
18391cf93e0dSHuang Shijie 	retval = clk_prepare(sport->clk_per);
18401cf93e0dSHuang Shijie 	if (retval)
18411cf93e0dSHuang Shijie 		clk_disable_unprepare(sport->clk_ipg);
18421cf93e0dSHuang Shijie 
18431cf93e0dSHuang Shijie error_console:
18441cf93e0dSHuang Shijie 	return retval;
1845ab4382d2SGreg Kroah-Hartman }
1846ab4382d2SGreg Kroah-Hartman 
1847ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg;
1848ab4382d2SGreg Kroah-Hartman static struct console imx_console = {
1849ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
1850ab4382d2SGreg Kroah-Hartman 	.write		= imx_console_write,
1851ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
1852ab4382d2SGreg Kroah-Hartman 	.setup		= imx_console_setup,
1853ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
1854ab4382d2SGreg Kroah-Hartman 	.index		= -1,
1855ab4382d2SGreg Kroah-Hartman 	.data		= &imx_reg,
1856ab4382d2SGreg Kroah-Hartman };
1857ab4382d2SGreg Kroah-Hartman 
1858ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	&imx_console
1859ab4382d2SGreg Kroah-Hartman #else
1860ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
1861ab4382d2SGreg Kroah-Hartman #endif
1862ab4382d2SGreg Kroah-Hartman 
1863ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg = {
1864ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
1865ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
1866ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
1867ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
1868ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
1869ab4382d2SGreg Kroah-Hartman 	.nr             = ARRAY_SIZE(imx_ports),
1870ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
1871ab4382d2SGreg Kroah-Hartman };
1872ab4382d2SGreg Kroah-Hartman 
1873ab4382d2SGreg Kroah-Hartman static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
1874ab4382d2SGreg Kroah-Hartman {
1875ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1876db1a9b55SFabio Estevam 	unsigned int val;
1877db1a9b55SFabio Estevam 
1878db1a9b55SFabio Estevam 	/* enable wakeup from i.MX UART */
1879db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1880db1a9b55SFabio Estevam 	val |= UCR3_AWAKEN;
1881db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1882ab4382d2SGreg Kroah-Hartman 
1883ab4382d2SGreg Kroah-Hartman 	uart_suspend_port(&imx_reg, &sport->port);
1884ab4382d2SGreg Kroah-Hartman 
1885ab4382d2SGreg Kroah-Hartman 	return 0;
1886ab4382d2SGreg Kroah-Hartman }
1887ab4382d2SGreg Kroah-Hartman 
1888ab4382d2SGreg Kroah-Hartman static int serial_imx_resume(struct platform_device *dev)
1889ab4382d2SGreg Kroah-Hartman {
1890ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1891db1a9b55SFabio Estevam 	unsigned int val;
1892db1a9b55SFabio Estevam 
1893db1a9b55SFabio Estevam 	/* disable wakeup from i.MX UART */
1894db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1895db1a9b55SFabio Estevam 	val &= ~UCR3_AWAKEN;
1896db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1897ab4382d2SGreg Kroah-Hartman 
1898ab4382d2SGreg Kroah-Hartman 	uart_resume_port(&imx_reg, &sport->port);
1899ab4382d2SGreg Kroah-Hartman 
1900ab4382d2SGreg Kroah-Hartman 	return 0;
1901ab4382d2SGreg Kroah-Hartman }
1902ab4382d2SGreg Kroah-Hartman 
190322698aa2SShawn Guo #ifdef CONFIG_OF
190420bb8095SUwe Kleine-König /*
190520bb8095SUwe Kleine-König  * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
190620bb8095SUwe Kleine-König  * could successfully get all information from dt or a negative errno.
190720bb8095SUwe Kleine-König  */
190822698aa2SShawn Guo static int serial_imx_probe_dt(struct imx_port *sport,
190922698aa2SShawn Guo 		struct platform_device *pdev)
191022698aa2SShawn Guo {
191122698aa2SShawn Guo 	struct device_node *np = pdev->dev.of_node;
191222698aa2SShawn Guo 	const struct of_device_id *of_id =
191322698aa2SShawn Guo 			of_match_device(imx_uart_dt_ids, &pdev->dev);
1914ff05967aSShawn Guo 	int ret;
191522698aa2SShawn Guo 
191622698aa2SShawn Guo 	if (!np)
191720bb8095SUwe Kleine-König 		/* no device tree device */
191820bb8095SUwe Kleine-König 		return 1;
191922698aa2SShawn Guo 
1920ff05967aSShawn Guo 	ret = of_alias_get_id(np, "serial");
1921ff05967aSShawn Guo 	if (ret < 0) {
1922ff05967aSShawn Guo 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
1923a197a191SUwe Kleine-König 		return ret;
1924ff05967aSShawn Guo 	}
1925ff05967aSShawn Guo 	sport->port.line = ret;
192622698aa2SShawn Guo 
192722698aa2SShawn Guo 	if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
192822698aa2SShawn Guo 		sport->have_rtscts = 1;
192922698aa2SShawn Guo 
193022698aa2SShawn Guo 	if (of_get_property(np, "fsl,irda-mode", NULL))
193122698aa2SShawn Guo 		sport->use_irda = 1;
193222698aa2SShawn Guo 
193320ff2fe6SHuang Shijie 	if (of_get_property(np, "fsl,dte-mode", NULL))
193420ff2fe6SHuang Shijie 		sport->dte_mode = 1;
193520ff2fe6SHuang Shijie 
193622698aa2SShawn Guo 	sport->devdata = of_id->data;
193722698aa2SShawn Guo 
193822698aa2SShawn Guo 	return 0;
193922698aa2SShawn Guo }
194022698aa2SShawn Guo #else
194122698aa2SShawn Guo static inline int serial_imx_probe_dt(struct imx_port *sport,
194222698aa2SShawn Guo 		struct platform_device *pdev)
194322698aa2SShawn Guo {
194420bb8095SUwe Kleine-König 	return 1;
194522698aa2SShawn Guo }
194622698aa2SShawn Guo #endif
194722698aa2SShawn Guo 
194822698aa2SShawn Guo static void serial_imx_probe_pdata(struct imx_port *sport,
194922698aa2SShawn Guo 		struct platform_device *pdev)
195022698aa2SShawn Guo {
1951574de559SJingoo Han 	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
195222698aa2SShawn Guo 
195322698aa2SShawn Guo 	sport->port.line = pdev->id;
195422698aa2SShawn Guo 	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;
195522698aa2SShawn Guo 
195622698aa2SShawn Guo 	if (!pdata)
195722698aa2SShawn Guo 		return;
195822698aa2SShawn Guo 
195922698aa2SShawn Guo 	if (pdata->flags & IMXUART_HAVE_RTSCTS)
196022698aa2SShawn Guo 		sport->have_rtscts = 1;
196122698aa2SShawn Guo 
196222698aa2SShawn Guo 	if (pdata->flags & IMXUART_IRDA)
196322698aa2SShawn Guo 		sport->use_irda = 1;
196422698aa2SShawn Guo }
196522698aa2SShawn Guo 
1966ab4382d2SGreg Kroah-Hartman static int serial_imx_probe(struct platform_device *pdev)
1967ab4382d2SGreg Kroah-Hartman {
1968ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1969ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
1970ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1971ab4382d2SGreg Kroah-Hartman 	struct resource *res;
1972ab4382d2SGreg Kroah-Hartman 
197342d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
1974ab4382d2SGreg Kroah-Hartman 	if (!sport)
1975ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
1976ab4382d2SGreg Kroah-Hartman 
197722698aa2SShawn Guo 	ret = serial_imx_probe_dt(sport, pdev);
197820bb8095SUwe Kleine-König 	if (ret > 0)
197922698aa2SShawn Guo 		serial_imx_probe_pdata(sport, pdev);
198020bb8095SUwe Kleine-König 	else if (ret < 0)
198142d34191SSachin Kamat 		return ret;
198222698aa2SShawn Guo 
1983ab4382d2SGreg Kroah-Hartman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1984da82f997SAlexander Shiyan 	base = devm_ioremap_resource(&pdev->dev, res);
1985da82f997SAlexander Shiyan 	if (IS_ERR(base))
1986da82f997SAlexander Shiyan 		return PTR_ERR(base);
1987ab4382d2SGreg Kroah-Hartman 
1988ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
1989ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
1990ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
1991ab4382d2SGreg Kroah-Hartman 	sport->port.type = PORT_IMX,
1992ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
1993ab4382d2SGreg Kroah-Hartman 	sport->port.irq = platform_get_irq(pdev, 0);
1994ab4382d2SGreg Kroah-Hartman 	sport->rxirq = platform_get_irq(pdev, 0);
1995ab4382d2SGreg Kroah-Hartman 	sport->txirq = platform_get_irq(pdev, 1);
1996ab4382d2SGreg Kroah-Hartman 	sport->rtsirq = platform_get_irq(pdev, 2);
1997ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
1998ab4382d2SGreg Kroah-Hartman 	sport->port.ops = &imx_pops;
1999ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
2000ab4382d2SGreg Kroah-Hartman 	init_timer(&sport->timer);
2001ab4382d2SGreg Kroah-Hartman 	sport->timer.function = imx_timeout;
2002ab4382d2SGreg Kroah-Hartman 	sport->timer.data     = (unsigned long)sport;
2003ab4382d2SGreg Kroah-Hartman 
20043a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
20053a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
20063a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
2007833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
200842d34191SSachin Kamat 		return ret;
2009ab4382d2SGreg Kroah-Hartman 	}
2010ab4382d2SGreg Kroah-Hartman 
20113a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
20123a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
20133a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
2014833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
201542d34191SSachin Kamat 		return ret;
20163a9465faSSascha Hauer 	}
20173a9465faSSascha Hauer 
20183a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
2019ab4382d2SGreg Kroah-Hartman 
2020c0d1c6b0SFabio Estevam 	/*
2021c0d1c6b0SFabio Estevam 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2022c0d1c6b0SFabio Estevam 	 * chips only have one interrupt.
2023c0d1c6b0SFabio Estevam 	 */
2024c0d1c6b0SFabio Estevam 	if (sport->txirq > 0) {
2025c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
2026c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2027c0d1c6b0SFabio Estevam 		if (ret)
2028c0d1c6b0SFabio Estevam 			return ret;
2029c0d1c6b0SFabio Estevam 
2030c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
2031c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2032c0d1c6b0SFabio Estevam 		if (ret)
2033c0d1c6b0SFabio Estevam 			return ret;
2034c0d1c6b0SFabio Estevam 
2035c0d1c6b0SFabio Estevam 		/* do not use RTS IRQ on IrDA */
2036c0d1c6b0SFabio Estevam 		if (!USE_IRDA(sport)) {
2037c0d1c6b0SFabio Estevam 			ret = devm_request_irq(&pdev->dev, sport->rtsirq,
2038c0d1c6b0SFabio Estevam 					       imx_rtsint, 0,
2039c0d1c6b0SFabio Estevam 					       dev_name(&pdev->dev), sport);
2040c0d1c6b0SFabio Estevam 			if (ret)
2041c0d1c6b0SFabio Estevam 				return ret;
2042c0d1c6b0SFabio Estevam 		}
2043c0d1c6b0SFabio Estevam 	} else {
2044c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
2045c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2046c0d1c6b0SFabio Estevam 		if (ret)
2047c0d1c6b0SFabio Estevam 			return ret;
2048c0d1c6b0SFabio Estevam 	}
2049c0d1c6b0SFabio Estevam 
205022698aa2SShawn Guo 	imx_ports[sport->port.line] = sport;
2051ab4382d2SGreg Kroah-Hartman 
20520a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
2053ab4382d2SGreg Kroah-Hartman 
205445af780aSAlexander Shiyan 	return uart_add_one_port(&imx_reg, &sport->port);
2055ab4382d2SGreg Kroah-Hartman }
2056ab4382d2SGreg Kroah-Hartman 
2057ab4382d2SGreg Kroah-Hartman static int serial_imx_remove(struct platform_device *pdev)
2058ab4382d2SGreg Kroah-Hartman {
2059ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
2060ab4382d2SGreg Kroah-Hartman 
206145af780aSAlexander Shiyan 	return uart_remove_one_port(&imx_reg, &sport->port);
2062ab4382d2SGreg Kroah-Hartman }
2063ab4382d2SGreg Kroah-Hartman 
2064ab4382d2SGreg Kroah-Hartman static struct platform_driver serial_imx_driver = {
2065ab4382d2SGreg Kroah-Hartman 	.probe		= serial_imx_probe,
2066ab4382d2SGreg Kroah-Hartman 	.remove		= serial_imx_remove,
2067ab4382d2SGreg Kroah-Hartman 
2068ab4382d2SGreg Kroah-Hartman 	.suspend	= serial_imx_suspend,
2069ab4382d2SGreg Kroah-Hartman 	.resume		= serial_imx_resume,
2070fe6b540aSShawn Guo 	.id_table	= imx_uart_devtype,
2071ab4382d2SGreg Kroah-Hartman 	.driver		= {
2072ab4382d2SGreg Kroah-Hartman 		.name	= "imx-uart",
207322698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
2074ab4382d2SGreg Kroah-Hartman 	},
2075ab4382d2SGreg Kroah-Hartman };
2076ab4382d2SGreg Kroah-Hartman 
2077ab4382d2SGreg Kroah-Hartman static int __init imx_serial_init(void)
2078ab4382d2SGreg Kroah-Hartman {
2079f0fd1b73SFabio Estevam 	int ret = uart_register_driver(&imx_reg);
2080ab4382d2SGreg Kroah-Hartman 
2081ab4382d2SGreg Kroah-Hartman 	if (ret)
2082ab4382d2SGreg Kroah-Hartman 		return ret;
2083ab4382d2SGreg Kroah-Hartman 
2084ab4382d2SGreg Kroah-Hartman 	ret = platform_driver_register(&serial_imx_driver);
2085ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
2086ab4382d2SGreg Kroah-Hartman 		uart_unregister_driver(&imx_reg);
2087ab4382d2SGreg Kroah-Hartman 
2088f227824eSUwe Kleine-König 	return ret;
2089ab4382d2SGreg Kroah-Hartman }
2090ab4382d2SGreg Kroah-Hartman 
2091ab4382d2SGreg Kroah-Hartman static void __exit imx_serial_exit(void)
2092ab4382d2SGreg Kroah-Hartman {
2093ab4382d2SGreg Kroah-Hartman 	platform_driver_unregister(&serial_imx_driver);
2094ab4382d2SGreg Kroah-Hartman 	uart_unregister_driver(&imx_reg);
2095ab4382d2SGreg Kroah-Hartman }
2096ab4382d2SGreg Kroah-Hartman 
2097ab4382d2SGreg Kroah-Hartman module_init(imx_serial_init);
2098ab4382d2SGreg Kroah-Hartman module_exit(imx_serial_exit);
2099ab4382d2SGreg Kroah-Hartman 
2100ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2101ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2102ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2103ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2104