xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 26e8f1d9)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0+
2ab4382d2SGreg Kroah-Hartman /*
3f890cef2SUwe Kleine-König  * Driver for Motorola/Freescale IMX serial ports
4ab4382d2SGreg Kroah-Hartman  *
5ab4382d2SGreg Kroah-Hartman  * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6ab4382d2SGreg Kroah-Hartman  *
7ab4382d2SGreg Kroah-Hartman  * Author: Sascha Hauer <sascha@saschahauer.de>
8ab4382d2SGreg Kroah-Hartman  * Copyright (C) 2004 Pengutronix
9ab4382d2SGreg Kroah-Hartman  */
10ab4382d2SGreg Kroah-Hartman 
11ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
12ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
13ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
14ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
15ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
16ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
17ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
18ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
19ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
20ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
21ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
22ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
23bd78ecd6SAhmad Fatoum #include <linux/ktime.h>
24fcfed1beSAnson Huang #include <linux/pinctrl/consumer.h>
25ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
26ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
2722698aa2SShawn Guo #include <linux/of.h>
2822698aa2SShawn Guo #include <linux/of_device.h>
29e32a9f8fSSachin Kamat #include <linux/io.h>
30b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
31ab4382d2SGreg Kroah-Hartman 
32ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
33c6547c2eSSascha Hauer #include <linux/dma/imx-dma.h>
34ab4382d2SGreg Kroah-Hartman 
3558362d5bSUwe Kleine-König #include "serial_mctrl_gpio.h"
3658362d5bSUwe Kleine-König 
37ab4382d2SGreg Kroah-Hartman /* Register definitions */
38ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
39ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
40ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
41ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
42ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
43ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
44ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
45ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
46ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
47ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
48ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
49ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
50ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
51ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
52fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
53fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
54fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
55ab4382d2SGreg Kroah-Hartman 
56ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
5755d8693aSJiada Wang #define URXD_DUMMY_READ (1<<16)
58ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
59ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
60ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
61ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
62ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
63ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
6426c47412SDirk Behme #define URXD_RX_DATA	(0xFF<<0)
6525985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
66ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
67ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
68ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
69b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
70ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
71302e8dccSUwe Kleine-König #define UCR1_RXDMAEN	(1<<8)	/* Recv ready DMA enable */
72ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
73ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
74ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
75ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
76302e8dccSUwe Kleine-König #define UCR1_TXDMAEN	(1<<3)	/* Transmitter ready DMA enable */
77fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
78b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
79ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
80ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
81ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
82ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
83ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
84ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
85ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
86ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
87ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
88ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
89ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
90ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
9101f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
92ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
93ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
94ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
95ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
96ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
97ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
98ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
99ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
100ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
101b38cb7d2SFabio Estevam #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
102ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
103ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
104ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
10527e16501SUwe Kleine-König #define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
106fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
107ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
108ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
109ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
110ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
111ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
112ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
113ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
114ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
115b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
116ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
117ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
118ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
119ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
120ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
121ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
1227be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
123ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
124ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
125ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
126ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
127ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
128ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
129ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
130ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
131ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
132ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
13386a04ba6SLucas Stach #define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
13427e16501SUwe Kleine-König #define USR1_DTRD	(1<<7)	 /* DTR Delta */
135ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
136ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
137ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
138ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
139ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
140ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
141ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
14290ebc483SUwe Kleine-König #define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
14390ebc483SUwe Kleine-König #define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
144ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
145ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
14690ebc483SUwe Kleine-König #define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
147ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
148ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
149ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
150ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
151ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
152ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
153ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
154ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
155ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
156ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
157ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
158ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
159ab4382d2SGreg Kroah-Hartman 
160ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
161ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
162ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
163ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
164ab4382d2SGreg Kroah-Hartman 
165ab4382d2SGreg Kroah-Hartman /*
166ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
167ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
168ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
169ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
170ab4382d2SGreg Kroah-Hartman  */
171ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
172ab4382d2SGreg Kroah-Hartman 
173ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
174ab4382d2SGreg Kroah-Hartman 
175ab4382d2SGreg Kroah-Hartman #define UART_NR 8
176ab4382d2SGreg Kroah-Hartman 
177f95661b2SUwe Kleine-König /* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
178fe6b540aSShawn Guo enum imx_uart_type {
179fe6b540aSShawn Guo 	IMX1_UART,
180fe6b540aSShawn Guo 	IMX21_UART,
1811c06bde6SMartyn Welch 	IMX53_UART,
182a496e628SHuang Shijie 	IMX6Q_UART,
183fe6b540aSShawn Guo };
184fe6b540aSShawn Guo 
185fe6b540aSShawn Guo /* device type dependent stuff */
186fe6b540aSShawn Guo struct imx_uart_data {
187fe6b540aSShawn Guo 	unsigned uts_reg;
188fe6b540aSShawn Guo 	enum imx_uart_type devtype;
189fe6b540aSShawn Guo };
190fe6b540aSShawn Guo 
191cb1a6092SUwe Kleine-König enum imx_tx_state {
192cb1a6092SUwe Kleine-König 	OFF,
193cb1a6092SUwe Kleine-König 	WAIT_AFTER_RTS,
194cb1a6092SUwe Kleine-König 	SEND,
195cb1a6092SUwe Kleine-König 	WAIT_AFTER_SEND,
196cb1a6092SUwe Kleine-König };
197cb1a6092SUwe Kleine-König 
198ab4382d2SGreg Kroah-Hartman struct imx_port {
199ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
200ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
201ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
202ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
2037b7e8e8eSFabio Estevam 	unsigned int		have_rtsgpio:1;
20420ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
2055a08a487SGeorge Hilliard 	unsigned int		inverted_tx:1;
2065a08a487SGeorge Hilliard 	unsigned int		inverted_rx:1;
2073a9465faSSascha Hauer 	struct clk		*clk_ipg;
2083a9465faSSascha Hauer 	struct clk		*clk_per;
2097d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
210b4cdc8f6SHuang Shijie 
21158362d5bSUwe Kleine-König 	struct mctrl_gpios *gpios;
21258362d5bSUwe Kleine-König 
2133a0ab62fSUwe Kleine-König 	/* shadow registers */
2143a0ab62fSUwe Kleine-König 	unsigned int ucr1;
2153a0ab62fSUwe Kleine-König 	unsigned int ucr2;
2163a0ab62fSUwe Kleine-König 	unsigned int ucr3;
2173a0ab62fSUwe Kleine-König 	unsigned int ucr4;
2183a0ab62fSUwe Kleine-König 	unsigned int ufcr;
2193a0ab62fSUwe Kleine-König 
220b4cdc8f6SHuang Shijie 	/* DMA fields */
221b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
222b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
223b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
224b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
225b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
226b4cdc8f6SHuang Shijie 	void			*rx_buf;
2279d297239SNandor Han 	struct circ_buf		rx_ring;
228db0a196bSFabien Lahoudere 	unsigned int		rx_buf_size;
229db0a196bSFabien Lahoudere 	unsigned int		rx_period_length;
2309d297239SNandor Han 	unsigned int		rx_periods;
2319d297239SNandor Han 	dma_cookie_t		rx_cookie;
2327cb92fd2SHuang Shijie 	unsigned int		tx_bytes;
233b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
23490bb6bd3SShenwei Wang 	unsigned int            saved_reg[10];
235c868cbb7SEduardo Valentin 	bool			context_saved;
236cb1a6092SUwe Kleine-König 
237cb1a6092SUwe Kleine-König 	enum imx_tx_state	tx_state;
238bd78ecd6SAhmad Fatoum 	struct hrtimer		trigger_start_tx;
239bd78ecd6SAhmad Fatoum 	struct hrtimer		trigger_stop_tx;
240ab4382d2SGreg Kroah-Hartman };
241ab4382d2SGreg Kroah-Hartman 
2420ad5a814SDirk Behme struct imx_port_ucrs {
2430ad5a814SDirk Behme 	unsigned int	ucr1;
2440ad5a814SDirk Behme 	unsigned int	ucr2;
2450ad5a814SDirk Behme 	unsigned int	ucr3;
2460ad5a814SDirk Behme };
2470ad5a814SDirk Behme 
248fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
249fe6b540aSShawn Guo 	[IMX1_UART] = {
250fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
251fe6b540aSShawn Guo 		.devtype = IMX1_UART,
252fe6b540aSShawn Guo 	},
253fe6b540aSShawn Guo 	[IMX21_UART] = {
254fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
255fe6b540aSShawn Guo 		.devtype = IMX21_UART,
256fe6b540aSShawn Guo 	},
2571c06bde6SMartyn Welch 	[IMX53_UART] = {
2581c06bde6SMartyn Welch 		.uts_reg = IMX21_UTS,
2591c06bde6SMartyn Welch 		.devtype = IMX53_UART,
2601c06bde6SMartyn Welch 	},
261a496e628SHuang Shijie 	[IMX6Q_UART] = {
262a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
263a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
264a496e628SHuang Shijie 	},
265fe6b540aSShawn Guo };
266fe6b540aSShawn Guo 
267ad3d4fdcSSanjeev Sharma static const struct of_device_id imx_uart_dt_ids[] = {
268a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
2691c06bde6SMartyn Welch 	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
27022698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
27122698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
27222698aa2SShawn Guo 	{ /* sentinel */ }
27322698aa2SShawn Guo };
27422698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
27522698aa2SShawn Guo 
27627c84426SUwe Kleine-König static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
27727c84426SUwe Kleine-König {
2783a0ab62fSUwe Kleine-König 	switch (offset) {
2793a0ab62fSUwe Kleine-König 	case UCR1:
2803a0ab62fSUwe Kleine-König 		sport->ucr1 = val;
2813a0ab62fSUwe Kleine-König 		break;
2823a0ab62fSUwe Kleine-König 	case UCR2:
2833a0ab62fSUwe Kleine-König 		sport->ucr2 = val;
2843a0ab62fSUwe Kleine-König 		break;
2853a0ab62fSUwe Kleine-König 	case UCR3:
2863a0ab62fSUwe Kleine-König 		sport->ucr3 = val;
2873a0ab62fSUwe Kleine-König 		break;
2883a0ab62fSUwe Kleine-König 	case UCR4:
2893a0ab62fSUwe Kleine-König 		sport->ucr4 = val;
2903a0ab62fSUwe Kleine-König 		break;
2913a0ab62fSUwe Kleine-König 	case UFCR:
2923a0ab62fSUwe Kleine-König 		sport->ufcr = val;
2933a0ab62fSUwe Kleine-König 		break;
2943a0ab62fSUwe Kleine-König 	default:
2953a0ab62fSUwe Kleine-König 		break;
2963a0ab62fSUwe Kleine-König 	}
29727c84426SUwe Kleine-König 	writel(val, sport->port.membase + offset);
29827c84426SUwe Kleine-König }
29927c84426SUwe Kleine-König 
30027c84426SUwe Kleine-König static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
30127c84426SUwe Kleine-König {
3023a0ab62fSUwe Kleine-König 	switch (offset) {
3033a0ab62fSUwe Kleine-König 	case UCR1:
3043a0ab62fSUwe Kleine-König 		return sport->ucr1;
3053a0ab62fSUwe Kleine-König 		break;
3063a0ab62fSUwe Kleine-König 	case UCR2:
3073a0ab62fSUwe Kleine-König 		/*
3083a0ab62fSUwe Kleine-König 		 * UCR2_SRST is the only bit in the cached registers that might
3093a0ab62fSUwe Kleine-König 		 * differ from the value that was last written. As it only
310728e74a4SUwe Kleine-König 		 * automatically becomes one after being cleared, reread
311728e74a4SUwe Kleine-König 		 * conditionally.
3123a0ab62fSUwe Kleine-König 		 */
3130aa821d8SStefan Agner 		if (!(sport->ucr2 & UCR2_SRST))
3143a0ab62fSUwe Kleine-König 			sport->ucr2 = readl(sport->port.membase + offset);
3153a0ab62fSUwe Kleine-König 		return sport->ucr2;
3163a0ab62fSUwe Kleine-König 		break;
3173a0ab62fSUwe Kleine-König 	case UCR3:
3183a0ab62fSUwe Kleine-König 		return sport->ucr3;
3193a0ab62fSUwe Kleine-König 		break;
3203a0ab62fSUwe Kleine-König 	case UCR4:
3213a0ab62fSUwe Kleine-König 		return sport->ucr4;
3223a0ab62fSUwe Kleine-König 		break;
3233a0ab62fSUwe Kleine-König 	case UFCR:
3243a0ab62fSUwe Kleine-König 		return sport->ufcr;
3253a0ab62fSUwe Kleine-König 		break;
3263a0ab62fSUwe Kleine-König 	default:
32727c84426SUwe Kleine-König 		return readl(sport->port.membase + offset);
32827c84426SUwe Kleine-König 	}
3293a0ab62fSUwe Kleine-König }
33027c84426SUwe Kleine-König 
3319d1a50a2SUwe Kleine-König static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
332fe6b540aSShawn Guo {
333fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
334fe6b540aSShawn Guo }
335fe6b540aSShawn Guo 
3369d1a50a2SUwe Kleine-König static inline int imx_uart_is_imx1(struct imx_port *sport)
337fe6b540aSShawn Guo {
338fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
339fe6b540aSShawn Guo }
340fe6b540aSShawn Guo 
3419d1a50a2SUwe Kleine-König static inline int imx_uart_is_imx21(struct imx_port *sport)
342fe6b540aSShawn Guo {
343fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX21_UART;
344fe6b540aSShawn Guo }
345fe6b540aSShawn Guo 
3469d1a50a2SUwe Kleine-König static inline int imx_uart_is_imx53(struct imx_port *sport)
3471c06bde6SMartyn Welch {
3481c06bde6SMartyn Welch 	return sport->devdata->devtype == IMX53_UART;
3491c06bde6SMartyn Welch }
3501c06bde6SMartyn Welch 
3519d1a50a2SUwe Kleine-König static inline int imx_uart_is_imx6q(struct imx_port *sport)
352a496e628SHuang Shijie {
353a496e628SHuang Shijie 	return sport->devdata->devtype == IMX6Q_UART;
354a496e628SHuang Shijie }
355ab4382d2SGreg Kroah-Hartman /*
35644a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
35744a75411Sfabio.estevam@freescale.com  */
3580db4f9b9SFugang Duan #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
3599d1a50a2SUwe Kleine-König static void imx_uart_ucrs_save(struct imx_port *sport,
36044a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
36144a75411Sfabio.estevam@freescale.com {
36244a75411Sfabio.estevam@freescale.com 	/* save control registers */
36327c84426SUwe Kleine-König 	ucr->ucr1 = imx_uart_readl(sport, UCR1);
36427c84426SUwe Kleine-König 	ucr->ucr2 = imx_uart_readl(sport, UCR2);
36527c84426SUwe Kleine-König 	ucr->ucr3 = imx_uart_readl(sport, UCR3);
36644a75411Sfabio.estevam@freescale.com }
36744a75411Sfabio.estevam@freescale.com 
3689d1a50a2SUwe Kleine-König static void imx_uart_ucrs_restore(struct imx_port *sport,
36944a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
37044a75411Sfabio.estevam@freescale.com {
37144a75411Sfabio.estevam@freescale.com 	/* restore control registers */
37227c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr1, UCR1);
37327c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr2, UCR2);
37427c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr->ucr3, UCR3);
37544a75411Sfabio.estevam@freescale.com }
376e8bfa760SFabio Estevam #endif
37744a75411Sfabio.estevam@freescale.com 
3784e828c3eSSergey Organov /* called with port.lock taken and irqs caller dependent */
3799d1a50a2SUwe Kleine-König static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
38058362d5bSUwe Kleine-König {
381bc2be239SFabio Estevam 	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
38258362d5bSUwe Kleine-König 
3837c7f9bc9SLukas Wunner 	mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
38458362d5bSUwe Kleine-König }
38558362d5bSUwe Kleine-König 
3864e828c3eSSergey Organov /* called with port.lock taken and irqs caller dependent */
3879d1a50a2SUwe Kleine-König static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
38858362d5bSUwe Kleine-König {
389bc2be239SFabio Estevam 	*ucr2 &= ~UCR2_CTSC;
390bc2be239SFabio Estevam 	*ucr2 |= UCR2_CTS;
39158362d5bSUwe Kleine-König 
3927c7f9bc9SLukas Wunner 	mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
39358362d5bSUwe Kleine-König }
39458362d5bSUwe Kleine-König 
395bd78ecd6SAhmad Fatoum static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
396bd78ecd6SAhmad Fatoum {
397f751ae1cSJiri Slaby        hrtimer_start(hrt, ms_to_ktime(msec), HRTIMER_MODE_REL);
398bd78ecd6SAhmad Fatoum }
399bd78ecd6SAhmad Fatoum 
4006aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
4019d1a50a2SUwe Kleine-König static void imx_uart_start_rx(struct uart_port *port)
40276821e22SUwe Kleine-König {
40376821e22SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
40476821e22SUwe Kleine-König 	unsigned int ucr1, ucr2;
40576821e22SUwe Kleine-König 
40676821e22SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
40776821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
40876821e22SUwe Kleine-König 
40976821e22SUwe Kleine-König 	ucr2 |= UCR2_RXEN;
41076821e22SUwe Kleine-König 
41176821e22SUwe Kleine-König 	if (sport->dma_is_enabled) {
41276821e22SUwe Kleine-König 		ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
41376821e22SUwe Kleine-König 	} else {
41476821e22SUwe Kleine-König 		ucr1 |= UCR1_RRDYEN;
41581ca8e82SUwe Kleine-König 		ucr2 |= UCR2_ATEN;
41676821e22SUwe Kleine-König 	}
41776821e22SUwe Kleine-König 
41876821e22SUwe Kleine-König 	/* Write UCR2 first as it includes RXEN */
41976821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
42076821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
42176821e22SUwe Kleine-König }
42276821e22SUwe Kleine-König 
42376821e22SUwe Kleine-König /* called with port.lock taken and irqs off */
4249d1a50a2SUwe Kleine-König static void imx_uart_stop_tx(struct uart_port *port)
425ab4382d2SGreg Kroah-Hartman {
426ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
427cb1a6092SUwe Kleine-König 	u32 ucr1, ucr4, usr2;
428cb1a6092SUwe Kleine-König 
429cb1a6092SUwe Kleine-König 	if (sport->tx_state == OFF)
430cb1a6092SUwe Kleine-König 		return;
431ab4382d2SGreg Kroah-Hartman 
4329ce4f8f3SGreg Kroah-Hartman 	/*
4339ce4f8f3SGreg Kroah-Hartman 	 * We are maybe in the SMP context, so if the DMA TX thread is running
4349ce4f8f3SGreg Kroah-Hartman 	 * on other cpu, we have to wait for it to finish.
4359ce4f8f3SGreg Kroah-Hartman 	 */
436686351f3SUwe Kleine-König 	if (sport->dma_is_txing)
4379ce4f8f3SGreg Kroah-Hartman 		return;
438b4cdc8f6SHuang Shijie 
4394444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
440c514a6f8SSergey Organov 	imx_uart_writel(sport, ucr1 & ~UCR1_TRDYEN, UCR1);
44117b8f2a3SUwe Kleine-König 
442cb1a6092SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
443cb1a6092SUwe Kleine-König 	if (!(usr2 & USR2_TXDC)) {
444cb1a6092SUwe Kleine-König 		/* The shifter is still busy, so retry once TC triggers */
445cb1a6092SUwe Kleine-König 		return;
446cb1a6092SUwe Kleine-König 	}
447cb1a6092SUwe Kleine-König 
448cb1a6092SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
449cb1a6092SUwe Kleine-König 	ucr4 &= ~UCR4_TCEN;
450cb1a6092SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
451cb1a6092SUwe Kleine-König 
452cb1a6092SUwe Kleine-König 	/* in rs485 mode disable transmitter */
453cb1a6092SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED) {
454cb1a6092SUwe Kleine-König 		if (sport->tx_state == SEND) {
455cb1a6092SUwe Kleine-König 			sport->tx_state = WAIT_AFTER_SEND;
456582e9a24SHarald Seiler 
457582e9a24SHarald Seiler 			if (port->rs485.delay_rts_after_send > 0) {
458bd78ecd6SAhmad Fatoum 				start_hrtimer_ms(&sport->trigger_stop_tx,
459bd78ecd6SAhmad Fatoum 					 port->rs485.delay_rts_after_send);
460bd78ecd6SAhmad Fatoum 				return;
461cb1a6092SUwe Kleine-König 			}
462cb1a6092SUwe Kleine-König 
463582e9a24SHarald Seiler 			/* continue without any delay */
464582e9a24SHarald Seiler 		}
465582e9a24SHarald Seiler 
466cb1a6092SUwe Kleine-König 		if (sport->tx_state == WAIT_AFTER_RTS ||
467bd78ecd6SAhmad Fatoum 		    sport->tx_state == WAIT_AFTER_SEND) {
468cb1a6092SUwe Kleine-König 			u32 ucr2;
469cb1a6092SUwe Kleine-König 
470bd78ecd6SAhmad Fatoum 			hrtimer_try_to_cancel(&sport->trigger_start_tx);
471cb1a6092SUwe Kleine-König 
472cb1a6092SUwe Kleine-König 			ucr2 = imx_uart_readl(sport, UCR2);
47317b8f2a3SUwe Kleine-König 			if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
4749d1a50a2SUwe Kleine-König 				imx_uart_rts_active(sport, &ucr2);
4751a613626SFabio Estevam 			else
4769d1a50a2SUwe Kleine-König 				imx_uart_rts_inactive(sport, &ucr2);
4774444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr2, UCR2);
47817b8f2a3SUwe Kleine-König 
4799d1a50a2SUwe Kleine-König 			imx_uart_start_rx(port);
48076821e22SUwe Kleine-König 
481cb1a6092SUwe Kleine-König 			sport->tx_state = OFF;
482cb1a6092SUwe Kleine-König 		}
483cb1a6092SUwe Kleine-König 	} else {
484cb1a6092SUwe Kleine-König 		sport->tx_state = OFF;
48517b8f2a3SUwe Kleine-König 	}
486ab4382d2SGreg Kroah-Hartman }
487ab4382d2SGreg Kroah-Hartman 
4886aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
4899d1a50a2SUwe Kleine-König static void imx_uart_stop_rx(struct uart_port *port)
490ab4382d2SGreg Kroah-Hartman {
491ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
492028e0838SFugang Duan 	u32 ucr1, ucr2, ucr4;
493ab4382d2SGreg Kroah-Hartman 
4944444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
49576821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
496028e0838SFugang Duan 	ucr4 = imx_uart_readl(sport, UCR4);
49776821e22SUwe Kleine-König 
49876821e22SUwe Kleine-König 	if (sport->dma_is_enabled) {
49976821e22SUwe Kleine-König 		ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
50076821e22SUwe Kleine-König 	} else {
50176821e22SUwe Kleine-König 		ucr1 &= ~UCR1_RRDYEN;
50281ca8e82SUwe Kleine-König 		ucr2 &= ~UCR2_ATEN;
503028e0838SFugang Duan 		ucr4 &= ~UCR4_OREN;
50476821e22SUwe Kleine-König 	}
50576821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
506028e0838SFugang Duan 	imx_uart_writel(sport, ucr4, UCR4);
50776821e22SUwe Kleine-König 
50876821e22SUwe Kleine-König 	ucr2 &= ~UCR2_RXEN;
50976821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
510ab4382d2SGreg Kroah-Hartman }
511ab4382d2SGreg Kroah-Hartman 
5126aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
5139d1a50a2SUwe Kleine-König static void imx_uart_enable_ms(struct uart_port *port)
514ab4382d2SGreg Kroah-Hartman {
515ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
516ab4382d2SGreg Kroah-Hartman 
517ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
51858362d5bSUwe Kleine-König 
51958362d5bSUwe Kleine-König 	mctrl_gpio_enable_ms(sport->gpios);
520ab4382d2SGreg Kroah-Hartman }
521ab4382d2SGreg Kroah-Hartman 
5229d1a50a2SUwe Kleine-König static void imx_uart_dma_tx(struct imx_port *sport);
5236aed2a88SUwe Kleine-König 
5246aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
5259d1a50a2SUwe Kleine-König static inline void imx_uart_transmit_buffer(struct imx_port *sport)
526ab4382d2SGreg Kroah-Hartman {
527ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
528ab4382d2SGreg Kroah-Hartman 
5295e42e9a3SPeter Hurley 	if (sport->port.x_char) {
5305e42e9a3SPeter Hurley 		/* Send next char */
53127c84426SUwe Kleine-König 		imx_uart_writel(sport, sport->port.x_char, URTX0);
5327e2fb5aaSJiada Wang 		sport->port.icount.tx++;
5337e2fb5aaSJiada Wang 		sport->port.x_char = 0;
5345e42e9a3SPeter Hurley 		return;
5355e42e9a3SPeter Hurley 	}
5365e42e9a3SPeter Hurley 
5375e42e9a3SPeter Hurley 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
5389d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
5395e42e9a3SPeter Hurley 		return;
5405e42e9a3SPeter Hurley 	}
5415e42e9a3SPeter Hurley 
54291a1a909SJiada Wang 	if (sport->dma_is_enabled) {
5434444dcf1SUwe Kleine-König 		u32 ucr1;
54491a1a909SJiada Wang 		/*
54591a1a909SJiada Wang 		 * We've just sent a X-char Ensure the TX DMA is enabled
54691a1a909SJiada Wang 		 * and the TX IRQ is disabled.
54791a1a909SJiada Wang 		 **/
5484444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
549c514a6f8SSergey Organov 		ucr1 &= ~UCR1_TRDYEN;
55091a1a909SJiada Wang 		if (sport->dma_is_txing) {
5514444dcf1SUwe Kleine-König 			ucr1 |= UCR1_TXDMAEN;
5524444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
55391a1a909SJiada Wang 		} else {
5544444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
5559d1a50a2SUwe Kleine-König 			imx_uart_dma_tx(sport);
55691a1a909SJiada Wang 		}
55791a1a909SJiada Wang 
5585aabd3b0SIan Jamison 		return;
5590c549223SUwe Kleine-König 	}
5605aabd3b0SIan Jamison 
5615aabd3b0SIan Jamison 	while (!uart_circ_empty(xmit) &&
5629d1a50a2SUwe Kleine-König 	       !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
563ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
564ab4382d2SGreg Kroah-Hartman 		 * out the port here */
56527c84426SUwe Kleine-König 		imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
566*26e8f1d9SIlpo Järvinen 		uart_xmit_advance(&sport->port, 1);
567ab4382d2SGreg Kroah-Hartman 	}
568ab4382d2SGreg Kroah-Hartman 
569ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
570ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
571ab4382d2SGreg Kroah-Hartman 
572ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
5739d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
574ab4382d2SGreg Kroah-Hartman }
575ab4382d2SGreg Kroah-Hartman 
5769d1a50a2SUwe Kleine-König static void imx_uart_dma_tx_callback(void *data)
577b4cdc8f6SHuang Shijie {
578b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
579b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
580b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
581b4cdc8f6SHuang Shijie 	unsigned long flags;
5824444dcf1SUwe Kleine-König 	u32 ucr1;
583b4cdc8f6SHuang Shijie 
58442f752b3SDirk Behme 	spin_lock_irqsave(&sport->port.lock, flags);
58542f752b3SDirk Behme 
586b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
587b4cdc8f6SHuang Shijie 
5884444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
5894444dcf1SUwe Kleine-König 	ucr1 &= ~UCR1_TXDMAEN;
5904444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
591a2c718ceSDirk Behme 
592*26e8f1d9SIlpo Järvinen 	uart_xmit_advance(&sport->port, sport->tx_bytes);
59342f752b3SDirk Behme 
59442f752b3SDirk Behme 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
59542f752b3SDirk Behme 
596b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
597b4cdc8f6SHuang Shijie 
598d64b8607SJiada Wang 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
599b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
6009ce4f8f3SGreg Kroah-Hartman 
6010bbc9b81SJiada Wang 	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
6029d1a50a2SUwe Kleine-König 		imx_uart_dma_tx(sport);
60318665414SUwe Kleine-König 	else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
60418665414SUwe Kleine-König 		u32 ucr4 = imx_uart_readl(sport, UCR4);
60518665414SUwe Kleine-König 		ucr4 |= UCR4_TCEN;
60618665414SUwe Kleine-König 		imx_uart_writel(sport, ucr4, UCR4);
60718665414SUwe Kleine-König 	}
60864432a85SUwe Kleine-König 
6090bbc9b81SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
610b4cdc8f6SHuang Shijie }
611b4cdc8f6SHuang Shijie 
6126aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
6139d1a50a2SUwe Kleine-König static void imx_uart_dma_tx(struct imx_port *sport)
614b4cdc8f6SHuang Shijie {
615b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
616b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
617b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
618b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
619b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
62018665414SUwe Kleine-König 	u32 ucr1, ucr4;
621b4cdc8f6SHuang Shijie 	int ret;
622b4cdc8f6SHuang Shijie 
62342f752b3SDirk Behme 	if (sport->dma_is_txing)
624b4cdc8f6SHuang Shijie 		return;
625b4cdc8f6SHuang Shijie 
62618665414SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
62718665414SUwe Kleine-König 	ucr4 &= ~UCR4_TCEN;
62818665414SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
62918665414SUwe Kleine-König 
630b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
631b4cdc8f6SHuang Shijie 
632f7670783SFugang Duan 	if (xmit->tail < xmit->head || xmit->head == 0) {
6337942f857SDirk Behme 		sport->dma_tx_nents = 1;
6347942f857SDirk Behme 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
6357942f857SDirk Behme 	} else {
636b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
637b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
638b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
639b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
640b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
641b4cdc8f6SHuang Shijie 	}
642b4cdc8f6SHuang Shijie 
643b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
644b4cdc8f6SHuang Shijie 	if (ret == 0) {
645b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
646b4cdc8f6SHuang Shijie 		return;
647b4cdc8f6SHuang Shijie 	}
648596fd8dfSPeng Fan 	desc = dmaengine_prep_slave_sg(chan, sgl, ret,
649b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
650b4cdc8f6SHuang Shijie 	if (!desc) {
65124649821SDirk Behme 		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
65224649821SDirk Behme 			     DMA_TO_DEVICE);
653b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
654b4cdc8f6SHuang Shijie 		return;
655b4cdc8f6SHuang Shijie 	}
6569d1a50a2SUwe Kleine-König 	desc->callback = imx_uart_dma_tx_callback;
657b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
658b4cdc8f6SHuang Shijie 
659b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
660b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
661a2c718ceSDirk Behme 
6624444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
6634444dcf1SUwe Kleine-König 	ucr1 |= UCR1_TXDMAEN;
6644444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
665a2c718ceSDirk Behme 
666b4cdc8f6SHuang Shijie 	/* fire it */
667b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
668b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
669b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
670b4cdc8f6SHuang Shijie 	return;
671b4cdc8f6SHuang Shijie }
672b4cdc8f6SHuang Shijie 
6736aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
6749d1a50a2SUwe Kleine-König static void imx_uart_start_tx(struct uart_port *port)
675ab4382d2SGreg Kroah-Hartman {
676ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
6774444dcf1SUwe Kleine-König 	u32 ucr1;
678ab4382d2SGreg Kroah-Hartman 
67948669b69SUwe Kleine-König 	if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
68048669b69SUwe Kleine-König 		return;
68148669b69SUwe Kleine-König 
682cb1a6092SUwe Kleine-König 	/*
683cb1a6092SUwe Kleine-König 	 * We cannot simply do nothing here if sport->tx_state == SEND already
684cb1a6092SUwe Kleine-König 	 * because UCR1_TXMPTYEN might already have been cleared in
685cb1a6092SUwe Kleine-König 	 * imx_uart_stop_tx(), but tx_state is still SEND.
686cb1a6092SUwe Kleine-König 	 */
6874444dcf1SUwe Kleine-König 
688cb1a6092SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED) {
689cb1a6092SUwe Kleine-König 		if (sport->tx_state == OFF) {
690cb1a6092SUwe Kleine-König 			u32 ucr2 = imx_uart_readl(sport, UCR2);
69117b8f2a3SUwe Kleine-König 			if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
6929d1a50a2SUwe Kleine-König 				imx_uart_rts_active(sport, &ucr2);
6931a613626SFabio Estevam 			else
6949d1a50a2SUwe Kleine-König 				imx_uart_rts_inactive(sport, &ucr2);
6954444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr2, UCR2);
69617b8f2a3SUwe Kleine-König 
69776821e22SUwe Kleine-König 			if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
6989d1a50a2SUwe Kleine-König 				imx_uart_stop_rx(port);
69976821e22SUwe Kleine-König 
700cb1a6092SUwe Kleine-König 			sport->tx_state = WAIT_AFTER_RTS;
701582e9a24SHarald Seiler 
702582e9a24SHarald Seiler 			if (port->rs485.delay_rts_before_send > 0) {
703bd78ecd6SAhmad Fatoum 				start_hrtimer_ms(&sport->trigger_start_tx,
704bd78ecd6SAhmad Fatoum 					 port->rs485.delay_rts_before_send);
705bd78ecd6SAhmad Fatoum 				return;
706cb1a6092SUwe Kleine-König 			}
707cb1a6092SUwe Kleine-König 
708582e9a24SHarald Seiler 			/* continue without any delay */
709582e9a24SHarald Seiler 		}
710582e9a24SHarald Seiler 
711bd78ecd6SAhmad Fatoum 		if (sport->tx_state == WAIT_AFTER_SEND
712bd78ecd6SAhmad Fatoum 		    || sport->tx_state == WAIT_AFTER_RTS) {
713cb1a6092SUwe Kleine-König 
714bd78ecd6SAhmad Fatoum 			hrtimer_try_to_cancel(&sport->trigger_stop_tx);
715bd78ecd6SAhmad Fatoum 
71618665414SUwe Kleine-König 			/*
717cb1a6092SUwe Kleine-König 			 * Enable transmitter and shifter empty irq only if DMA
718cb1a6092SUwe Kleine-König 			 * is off.  In the DMA case this is done in the
719cb1a6092SUwe Kleine-König 			 * tx-callback.
72018665414SUwe Kleine-König 			 */
72118665414SUwe Kleine-König 			if (!sport->dma_is_enabled) {
72218665414SUwe Kleine-König 				u32 ucr4 = imx_uart_readl(sport, UCR4);
7234444dcf1SUwe Kleine-König 				ucr4 |= UCR4_TCEN;
7244444dcf1SUwe Kleine-König 				imx_uart_writel(sport, ucr4, UCR4);
72517b8f2a3SUwe Kleine-König 			}
726cb1a6092SUwe Kleine-König 
727cb1a6092SUwe Kleine-König 			sport->tx_state = SEND;
728cb1a6092SUwe Kleine-König 		}
729cb1a6092SUwe Kleine-König 	} else {
730cb1a6092SUwe Kleine-König 		sport->tx_state = SEND;
73118665414SUwe Kleine-König 	}
73217b8f2a3SUwe Kleine-König 
733b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
7344444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
735c514a6f8SSergey Organov 		imx_uart_writel(sport, ucr1 | UCR1_TRDYEN, UCR1);
736b4cdc8f6SHuang Shijie 	}
737ab4382d2SGreg Kroah-Hartman 
738b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
73991a1a909SJiada Wang 		if (sport->port.x_char) {
74091a1a909SJiada Wang 			/* We have X-char to send, so enable TX IRQ and
74191a1a909SJiada Wang 			 * disable TX DMA to let TX interrupt to send X-char */
7424444dcf1SUwe Kleine-König 			ucr1 = imx_uart_readl(sport, UCR1);
7434444dcf1SUwe Kleine-König 			ucr1 &= ~UCR1_TXDMAEN;
744c514a6f8SSergey Organov 			ucr1 |= UCR1_TRDYEN;
7454444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ucr1, UCR1);
74691a1a909SJiada Wang 			return;
74791a1a909SJiada Wang 		}
74891a1a909SJiada Wang 
7495e42e9a3SPeter Hurley 		if (!uart_circ_empty(&port->state->xmit) &&
7505e42e9a3SPeter Hurley 		    !uart_tx_stopped(port))
7519d1a50a2SUwe Kleine-König 			imx_uart_dma_tx(sport);
752b4cdc8f6SHuang Shijie 		return;
753b4cdc8f6SHuang Shijie 	}
754ab4382d2SGreg Kroah-Hartman }
755ab4382d2SGreg Kroah-Hartman 
756101aa46bSUwe Kleine-König static irqreturn_t __imx_uart_rtsint(int irq, void *dev_id)
757ab4382d2SGreg Kroah-Hartman {
758ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
7594444dcf1SUwe Kleine-König 	u32 usr1;
760ab4382d2SGreg Kroah-Hartman 
76127c84426SUwe Kleine-König 	imx_uart_writel(sport, USR1_RTSD, USR1);
7624444dcf1SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
7634444dcf1SUwe Kleine-König 	uart_handle_cts_change(&sport->port, !!usr1);
764ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
765ab4382d2SGreg Kroah-Hartman 
766ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
767ab4382d2SGreg Kroah-Hartman }
768ab4382d2SGreg Kroah-Hartman 
769101aa46bSUwe Kleine-König static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
770101aa46bSUwe Kleine-König {
771101aa46bSUwe Kleine-König 	struct imx_port *sport = dev_id;
772101aa46bSUwe Kleine-König 	irqreturn_t ret;
773101aa46bSUwe Kleine-König 
774101aa46bSUwe Kleine-König 	spin_lock(&sport->port.lock);
775101aa46bSUwe Kleine-König 
776101aa46bSUwe Kleine-König 	ret = __imx_uart_rtsint(irq, dev_id);
777101aa46bSUwe Kleine-König 
778101aa46bSUwe Kleine-König 	spin_unlock(&sport->port.lock);
779101aa46bSUwe Kleine-König 
780101aa46bSUwe Kleine-König 	return ret;
781101aa46bSUwe Kleine-König }
782101aa46bSUwe Kleine-König 
7839d1a50a2SUwe Kleine-König static irqreturn_t imx_uart_txint(int irq, void *dev_id)
784ab4382d2SGreg Kroah-Hartman {
785ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
786ab4382d2SGreg Kroah-Hartman 
787c974991dSjun qian 	spin_lock(&sport->port.lock);
7889d1a50a2SUwe Kleine-König 	imx_uart_transmit_buffer(sport);
789c974991dSjun qian 	spin_unlock(&sport->port.lock);
790ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
791ab4382d2SGreg Kroah-Hartman }
792ab4382d2SGreg Kroah-Hartman 
793101aa46bSUwe Kleine-König static irqreturn_t __imx_uart_rxint(int irq, void *dev_id)
794ab4382d2SGreg Kroah-Hartman {
795ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
796ab4382d2SGreg Kroah-Hartman 	unsigned int rx, flg, ignored = 0;
79792a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
798ab4382d2SGreg Kroah-Hartman 
79927c84426SUwe Kleine-König 	while (imx_uart_readl(sport, USR2) & USR2_RDR) {
8004444dcf1SUwe Kleine-König 		u32 usr2;
8014444dcf1SUwe Kleine-König 
802ab4382d2SGreg Kroah-Hartman 		flg = TTY_NORMAL;
803ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
804ab4382d2SGreg Kroah-Hartman 
80527c84426SUwe Kleine-König 		rx = imx_uart_readl(sport, URXD0);
806ab4382d2SGreg Kroah-Hartman 
8074444dcf1SUwe Kleine-König 		usr2 = imx_uart_readl(sport, USR2);
8084444dcf1SUwe Kleine-König 		if (usr2 & USR2_BRCD) {
80927c84426SUwe Kleine-König 			imx_uart_writel(sport, USR2_BRCD, USR2);
810ab4382d2SGreg Kroah-Hartman 			if (uart_handle_break(&sport->port))
811ab4382d2SGreg Kroah-Hartman 				continue;
812ab4382d2SGreg Kroah-Hartman 		}
813ab4382d2SGreg Kroah-Hartman 
814ab4382d2SGreg Kroah-Hartman 		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
815ab4382d2SGreg Kroah-Hartman 			continue;
816ab4382d2SGreg Kroah-Hartman 
817019dc9eaSHui Wang 		if (unlikely(rx & URXD_ERR)) {
818019dc9eaSHui Wang 			if (rx & URXD_BRK)
819019dc9eaSHui Wang 				sport->port.icount.brk++;
820019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
821ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
822ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
823ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
824ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
825ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
826ab4382d2SGreg Kroah-Hartman 
827ab4382d2SGreg Kroah-Hartman 			if (rx & sport->port.ignore_status_mask) {
828ab4382d2SGreg Kroah-Hartman 				if (++ignored > 100)
829ab4382d2SGreg Kroah-Hartman 					goto out;
830ab4382d2SGreg Kroah-Hartman 				continue;
831ab4382d2SGreg Kroah-Hartman 			}
832ab4382d2SGreg Kroah-Hartman 
8338d267fd9SEric Nelson 			rx &= (sport->port.read_status_mask | 0xFF);
834ab4382d2SGreg Kroah-Hartman 
835019dc9eaSHui Wang 			if (rx & URXD_BRK)
836019dc9eaSHui Wang 				flg = TTY_BREAK;
837019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
838ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
839ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
840ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
841ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
842ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
843ab4382d2SGreg Kroah-Hartman 
844ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
845ab4382d2SGreg Kroah-Hartman 		}
846ab4382d2SGreg Kroah-Hartman 
84755d8693aSJiada Wang 		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
84855d8693aSJiada Wang 			goto out;
84955d8693aSJiada Wang 
8509b289932SManfred Schlaegl 		if (tty_insert_flip_char(port, rx, flg) == 0)
8519b289932SManfred Schlaegl 			sport->port.icount.buf_overrun++;
852ab4382d2SGreg Kroah-Hartman 	}
853ab4382d2SGreg Kroah-Hartman 
854ab4382d2SGreg Kroah-Hartman out:
8552e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
856101aa46bSUwe Kleine-König 
857ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
858ab4382d2SGreg Kroah-Hartman }
859ab4382d2SGreg Kroah-Hartman 
860101aa46bSUwe Kleine-König static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
861101aa46bSUwe Kleine-König {
862101aa46bSUwe Kleine-König 	struct imx_port *sport = dev_id;
863101aa46bSUwe Kleine-König 	irqreturn_t ret;
864101aa46bSUwe Kleine-König 
865101aa46bSUwe Kleine-König 	spin_lock(&sport->port.lock);
866101aa46bSUwe Kleine-König 
867101aa46bSUwe Kleine-König 	ret = __imx_uart_rxint(irq, dev_id);
868101aa46bSUwe Kleine-König 
869101aa46bSUwe Kleine-König 	spin_unlock(&sport->port.lock);
870101aa46bSUwe Kleine-König 
871101aa46bSUwe Kleine-König 	return ret;
872101aa46bSUwe Kleine-König }
873101aa46bSUwe Kleine-König 
8749d1a50a2SUwe Kleine-König static void imx_uart_clear_rx_errors(struct imx_port *sport);
875b4cdc8f6SHuang Shijie 
87666f95884SUwe Kleine-König /*
87766f95884SUwe Kleine-König  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
87866f95884SUwe Kleine-König  */
8799d1a50a2SUwe Kleine-König static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
88066f95884SUwe Kleine-König {
88166f95884SUwe Kleine-König 	unsigned int tmp = TIOCM_DSR;
88227c84426SUwe Kleine-König 	unsigned usr1 = imx_uart_readl(sport, USR1);
88327c84426SUwe Kleine-König 	unsigned usr2 = imx_uart_readl(sport, USR2);
88466f95884SUwe Kleine-König 
88566f95884SUwe Kleine-König 	if (usr1 & USR1_RTSS)
88666f95884SUwe Kleine-König 		tmp |= TIOCM_CTS;
88766f95884SUwe Kleine-König 
88866f95884SUwe Kleine-König 	/* in DCE mode DCDIN is always 0 */
8894b75f800SSascha Hauer 	if (!(usr2 & USR2_DCDIN))
89066f95884SUwe Kleine-König 		tmp |= TIOCM_CAR;
89166f95884SUwe Kleine-König 
89266f95884SUwe Kleine-König 	if (sport->dte_mode)
89327c84426SUwe Kleine-König 		if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
89466f95884SUwe Kleine-König 			tmp |= TIOCM_RI;
89566f95884SUwe Kleine-König 
89666f95884SUwe Kleine-König 	return tmp;
89766f95884SUwe Kleine-König }
89866f95884SUwe Kleine-König 
89966f95884SUwe Kleine-König /*
90066f95884SUwe Kleine-König  * Handle any change of modem status signal since we were last called.
90166f95884SUwe Kleine-König  */
9029d1a50a2SUwe Kleine-König static void imx_uart_mctrl_check(struct imx_port *sport)
90366f95884SUwe Kleine-König {
90466f95884SUwe Kleine-König 	unsigned int status, changed;
90566f95884SUwe Kleine-König 
9069d1a50a2SUwe Kleine-König 	status = imx_uart_get_hwmctrl(sport);
90766f95884SUwe Kleine-König 	changed = status ^ sport->old_status;
90866f95884SUwe Kleine-König 
90966f95884SUwe Kleine-König 	if (changed == 0)
91066f95884SUwe Kleine-König 		return;
91166f95884SUwe Kleine-König 
91266f95884SUwe Kleine-König 	sport->old_status = status;
91366f95884SUwe Kleine-König 
91466f95884SUwe Kleine-König 	if (changed & TIOCM_RI && status & TIOCM_RI)
91566f95884SUwe Kleine-König 		sport->port.icount.rng++;
91666f95884SUwe Kleine-König 	if (changed & TIOCM_DSR)
91766f95884SUwe Kleine-König 		sport->port.icount.dsr++;
91866f95884SUwe Kleine-König 	if (changed & TIOCM_CAR)
91966f95884SUwe Kleine-König 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
92066f95884SUwe Kleine-König 	if (changed & TIOCM_CTS)
92166f95884SUwe Kleine-König 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
92266f95884SUwe Kleine-König 
92366f95884SUwe Kleine-König 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
92466f95884SUwe Kleine-König }
92566f95884SUwe Kleine-König 
9269d1a50a2SUwe Kleine-König static irqreturn_t imx_uart_int(int irq, void *dev_id)
927ab4382d2SGreg Kroah-Hartman {
928ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
92943776896SUwe Kleine-König 	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
9304d845a62SUwe Kleine-König 	irqreturn_t ret = IRQ_NONE;
931ab4382d2SGreg Kroah-Hartman 
9329baedb7bSJohan Hovold 	spin_lock(&sport->port.lock);
933101aa46bSUwe Kleine-König 
93427c84426SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1);
93527c84426SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
93627c84426SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
93727c84426SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
93827c84426SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3);
93927c84426SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
940ab4382d2SGreg Kroah-Hartman 
94143776896SUwe Kleine-König 	/*
94243776896SUwe Kleine-König 	 * Even if a condition is true that can trigger an irq only handle it if
94343776896SUwe Kleine-König 	 * the respective irq source is enabled. This prevents some undesired
94443776896SUwe Kleine-König 	 * actions, for example if a character that sits in the RX FIFO and that
94543776896SUwe Kleine-König 	 * should be fetched via DMA is tried to be fetched using PIO. Or the
94643776896SUwe Kleine-König 	 * receiver is currently off and so reading from URXD0 results in an
94743776896SUwe Kleine-König 	 * exception. So just mask the (raw) status bits for disabled irqs.
94843776896SUwe Kleine-König 	 */
94943776896SUwe Kleine-König 	if ((ucr1 & UCR1_RRDYEN) == 0)
95043776896SUwe Kleine-König 		usr1 &= ~USR1_RRDY;
95143776896SUwe Kleine-König 	if ((ucr2 & UCR2_ATEN) == 0)
95243776896SUwe Kleine-König 		usr1 &= ~USR1_AGTIM;
953c514a6f8SSergey Organov 	if ((ucr1 & UCR1_TRDYEN) == 0)
95443776896SUwe Kleine-König 		usr1 &= ~USR1_TRDY;
95543776896SUwe Kleine-König 	if ((ucr4 & UCR4_TCEN) == 0)
95643776896SUwe Kleine-König 		usr2 &= ~USR2_TXDC;
95743776896SUwe Kleine-König 	if ((ucr3 & UCR3_DTRDEN) == 0)
95843776896SUwe Kleine-König 		usr1 &= ~USR1_DTRD;
95943776896SUwe Kleine-König 	if ((ucr1 & UCR1_RTSDEN) == 0)
96043776896SUwe Kleine-König 		usr1 &= ~USR1_RTSD;
96143776896SUwe Kleine-König 	if ((ucr3 & UCR3_AWAKEN) == 0)
96243776896SUwe Kleine-König 		usr1 &= ~USR1_AWAKE;
96343776896SUwe Kleine-König 	if ((ucr4 & UCR4_OREN) == 0)
96443776896SUwe Kleine-König 		usr2 &= ~USR2_ORE;
96543776896SUwe Kleine-König 
96643776896SUwe Kleine-König 	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
967d1d996afSMatthias Schiffer 		imx_uart_writel(sport, USR1_AGTIM, USR1);
968d1d996afSMatthias Schiffer 
969101aa46bSUwe Kleine-König 		__imx_uart_rxint(irq, dev_id);
9704d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
971b4cdc8f6SHuang Shijie 	}
972ab4382d2SGreg Kroah-Hartman 
97343776896SUwe Kleine-König 	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
974101aa46bSUwe Kleine-König 		imx_uart_transmit_buffer(sport);
9754d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
9764d845a62SUwe Kleine-König 	}
977ab4382d2SGreg Kroah-Hartman 
9780399fd61SUwe Kleine-König 	if (usr1 & USR1_DTRD) {
97927c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_DTRD, USR1);
98027e16501SUwe Kleine-König 
9819d1a50a2SUwe Kleine-König 		imx_uart_mctrl_check(sport);
98227e16501SUwe Kleine-König 
98327e16501SUwe Kleine-König 		ret = IRQ_HANDLED;
98427e16501SUwe Kleine-König 	}
98527e16501SUwe Kleine-König 
9860399fd61SUwe Kleine-König 	if (usr1 & USR1_RTSD) {
987101aa46bSUwe Kleine-König 		__imx_uart_rtsint(irq, dev_id);
9884d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
9894d845a62SUwe Kleine-König 	}
990ab4382d2SGreg Kroah-Hartman 
9910399fd61SUwe Kleine-König 	if (usr1 & USR1_AWAKE) {
99227c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_AWAKE, USR1);
9934d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
9944d845a62SUwe Kleine-König 	}
995db1a9b55SFabio Estevam 
9960399fd61SUwe Kleine-König 	if (usr2 & USR2_ORE) {
997f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
99827c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_ORE, USR2);
9994d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
1000f1f836e4SAlexander Stein 	}
1001f1f836e4SAlexander Stein 
10029baedb7bSJohan Hovold 	spin_unlock(&sport->port.lock);
1003101aa46bSUwe Kleine-König 
10044d845a62SUwe Kleine-König 	return ret;
1005ab4382d2SGreg Kroah-Hartman }
1006ab4382d2SGreg Kroah-Hartman 
1007ab4382d2SGreg Kroah-Hartman /*
1008ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
1009ab4382d2SGreg Kroah-Hartman  */
10109d1a50a2SUwe Kleine-König static unsigned int imx_uart_tx_empty(struct uart_port *port)
1011ab4382d2SGreg Kroah-Hartman {
1012ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
10131ce43e58SHuang Shijie 	unsigned int ret;
1014ab4382d2SGreg Kroah-Hartman 
101527c84426SUwe Kleine-König 	ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
10161ce43e58SHuang Shijie 
10171ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
1018686351f3SUwe Kleine-König 	if (sport->dma_is_txing)
10191ce43e58SHuang Shijie 		ret = 0;
10201ce43e58SHuang Shijie 
10211ce43e58SHuang Shijie 	return ret;
1022ab4382d2SGreg Kroah-Hartman }
1023ab4382d2SGreg Kroah-Hartman 
10246aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
10259d1a50a2SUwe Kleine-König static unsigned int imx_uart_get_mctrl(struct uart_port *port)
102658362d5bSUwe Kleine-König {
102758362d5bSUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
10289d1a50a2SUwe Kleine-König 	unsigned int ret = imx_uart_get_hwmctrl(sport);
102958362d5bSUwe Kleine-König 
103058362d5bSUwe Kleine-König 	mctrl_gpio_get(sport->gpios, &ret);
103158362d5bSUwe Kleine-König 
103258362d5bSUwe Kleine-König 	return ret;
103358362d5bSUwe Kleine-König }
103458362d5bSUwe Kleine-König 
10356aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
10369d1a50a2SUwe Kleine-König static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1037ab4382d2SGreg Kroah-Hartman {
1038ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
10394444dcf1SUwe Kleine-König 	u32 ucr3, uts;
1040ab4382d2SGreg Kroah-Hartman 
104117b8f2a3SUwe Kleine-König 	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
10424444dcf1SUwe Kleine-König 		u32 ucr2;
10434444dcf1SUwe Kleine-König 
1044197540dcSSergey Organov 		/*
1045197540dcSSergey Organov 		 * Turn off autoRTS if RTS is lowered and restore autoRTS
1046197540dcSSergey Organov 		 * setting if RTS is raised.
1047197540dcSSergey Organov 		 */
10484444dcf1SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
10494444dcf1SUwe Kleine-König 		ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
1050197540dcSSergey Organov 		if (mctrl & TIOCM_RTS) {
1051197540dcSSergey Organov 			ucr2 |= UCR2_CTS;
1052197540dcSSergey Organov 			/*
1053197540dcSSergey Organov 			 * UCR2_IRTS is unset if and only if the port is
1054197540dcSSergey Organov 			 * configured for CRTSCTS, so we use inverted UCR2_IRTS
1055197540dcSSergey Organov 			 * to get the state to restore to.
1056197540dcSSergey Organov 			 */
1057197540dcSSergey Organov 			if (!(ucr2 & UCR2_IRTS))
1058197540dcSSergey Organov 				ucr2 |= UCR2_CTSC;
1059197540dcSSergey Organov 		}
10604444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
106117b8f2a3SUwe Kleine-König 	}
10626b471a98SHuang Shijie 
10634444dcf1SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
106490ebc483SUwe Kleine-König 	if (!(mctrl & TIOCM_DTR))
10654444dcf1SUwe Kleine-König 		ucr3 |= UCR3_DSR;
10664444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr3, UCR3);
106790ebc483SUwe Kleine-König 
10689d1a50a2SUwe Kleine-König 	uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
10696b471a98SHuang Shijie 	if (mctrl & TIOCM_LOOP)
10704444dcf1SUwe Kleine-König 		uts |= UTS_LOOP;
10719d1a50a2SUwe Kleine-König 	imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
107258362d5bSUwe Kleine-König 
107358362d5bSUwe Kleine-König 	mctrl_gpio_set(sport->gpios, mctrl);
1074ab4382d2SGreg Kroah-Hartman }
1075ab4382d2SGreg Kroah-Hartman 
1076ab4382d2SGreg Kroah-Hartman /*
1077ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
1078ab4382d2SGreg Kroah-Hartman  */
10799d1a50a2SUwe Kleine-König static void imx_uart_break_ctl(struct uart_port *port, int break_state)
1080ab4382d2SGreg Kroah-Hartman {
1081ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
10824444dcf1SUwe Kleine-König 	unsigned long flags;
10834444dcf1SUwe Kleine-König 	u32 ucr1;
1084ab4382d2SGreg Kroah-Hartman 
1085ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1086ab4382d2SGreg Kroah-Hartman 
10874444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
1088ab4382d2SGreg Kroah-Hartman 
1089ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
10904444dcf1SUwe Kleine-König 		ucr1 |= UCR1_SNDBRK;
1091ab4382d2SGreg Kroah-Hartman 
10924444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1093ab4382d2SGreg Kroah-Hartman 
1094ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1095ab4382d2SGreg Kroah-Hartman }
1096ab4382d2SGreg Kroah-Hartman 
1097cc568849SUwe Kleine-König /*
1098cc568849SUwe Kleine-König  * This is our per-port timeout handler, for checking the
1099cc568849SUwe Kleine-König  * modem status signals.
1100cc568849SUwe Kleine-König  */
11019d1a50a2SUwe Kleine-König static void imx_uart_timeout(struct timer_list *t)
1102cc568849SUwe Kleine-König {
1103e99e88a9SKees Cook 	struct imx_port *sport = from_timer(sport, t, timer);
1104cc568849SUwe Kleine-König 	unsigned long flags;
1105cc568849SUwe Kleine-König 
1106cc568849SUwe Kleine-König 	if (sport->port.state) {
1107cc568849SUwe Kleine-König 		spin_lock_irqsave(&sport->port.lock, flags);
11089d1a50a2SUwe Kleine-König 		imx_uart_mctrl_check(sport);
1109cc568849SUwe Kleine-König 		spin_unlock_irqrestore(&sport->port.lock, flags);
1110cc568849SUwe Kleine-König 
1111cc568849SUwe Kleine-König 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1112cc568849SUwe Kleine-König 	}
1113cc568849SUwe Kleine-König }
1114cc568849SUwe Kleine-König 
1115b4cdc8f6SHuang Shijie /*
1116905c0decSLucas Stach  * There are two kinds of RX DMA interrupts(such as in the MX6Q):
1117b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
1118905c0decSLucas Stach  *   [2] the aging timer expires
1119b4cdc8f6SHuang Shijie  *
1120905c0decSLucas Stach  * Condition [2] is triggered when a character has been sitting in the FIFO
1121905c0decSLucas Stach  * for at least 8 byte durations.
1122b4cdc8f6SHuang Shijie  */
11239d1a50a2SUwe Kleine-König static void imx_uart_dma_rx_callback(void *data)
1124b4cdc8f6SHuang Shijie {
1125b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
1126b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
1127b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
11287cb92fd2SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
1129b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
11309d297239SNandor Han 	struct circ_buf *rx_ring = &sport->rx_ring;
1131b4cdc8f6SHuang Shijie 	enum dma_status status;
11329d297239SNandor Han 	unsigned int w_bytes = 0;
11339d297239SNandor Han 	unsigned int r_bytes;
11349d297239SNandor Han 	unsigned int bd_size;
1135b4cdc8f6SHuang Shijie 
1136fb7f1bf8SRobin Gong 	status = dmaengine_tx_status(chan, sport->rx_cookie, &state);
1137392bceedSPhilipp Zabel 
11389d297239SNandor Han 	if (status == DMA_ERROR) {
11399d1a50a2SUwe Kleine-König 		imx_uart_clear_rx_errors(sport);
11409d297239SNandor Han 		return;
11419d297239SNandor Han 	}
1142b4cdc8f6SHuang Shijie 
11439b289932SManfred Schlaegl 	if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1144976b39cdSLucas Stach 
1145976b39cdSLucas Stach 		/*
11469d297239SNandor Han 		 * The state-residue variable represents the empty space
11479d297239SNandor Han 		 * relative to the entire buffer. Taking this in consideration
11489d297239SNandor Han 		 * the head is always calculated base on the buffer total
11499d297239SNandor Han 		 * length - DMA transaction residue. The UART script from the
11509d297239SNandor Han 		 * SDMA firmware will jump to the next buffer descriptor,
11519d297239SNandor Han 		 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
11529d297239SNandor Han 		 * Taking this in consideration the tail is always at the
11539d297239SNandor Han 		 * beginning of the buffer descriptor that contains the head.
1154976b39cdSLucas Stach 		 */
11559d297239SNandor Han 
11569d297239SNandor Han 		/* Calculate the head */
11579d297239SNandor Han 		rx_ring->head = sg_dma_len(sgl) - state.residue;
11589d297239SNandor Han 
11599d297239SNandor Han 		/* Calculate the tail. */
11609d297239SNandor Han 		bd_size = sg_dma_len(sgl) / sport->rx_periods;
11619d297239SNandor Han 		rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
11629d297239SNandor Han 
11639d297239SNandor Han 		if (rx_ring->head <= sg_dma_len(sgl) &&
11649d297239SNandor Han 		    rx_ring->head > rx_ring->tail) {
11659d297239SNandor Han 
11669d297239SNandor Han 			/* Move data from tail to head */
11679d297239SNandor Han 			r_bytes = rx_ring->head - rx_ring->tail;
11689d297239SNandor Han 
11699d297239SNandor Han 			/* CPU claims ownership of RX DMA buffer */
11709d297239SNandor Han 			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
11719d297239SNandor Han 				DMA_FROM_DEVICE);
11729d297239SNandor Han 
11739d297239SNandor Han 			w_bytes = tty_insert_flip_string(port,
11749d297239SNandor Han 				sport->rx_buf + rx_ring->tail, r_bytes);
11759d297239SNandor Han 
11769d297239SNandor Han 			/* UART retrieves ownership of RX DMA buffer */
11779d297239SNandor Han 			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
11789d297239SNandor Han 				DMA_FROM_DEVICE);
11799d297239SNandor Han 
11809d297239SNandor Han 			if (w_bytes != r_bytes)
11819d297239SNandor Han 				sport->port.icount.buf_overrun++;
11829d297239SNandor Han 
11839d297239SNandor Han 			sport->port.icount.rx += w_bytes;
11849d297239SNandor Han 		} else	{
11859d297239SNandor Han 			WARN_ON(rx_ring->head > sg_dma_len(sgl));
11869d297239SNandor Han 			WARN_ON(rx_ring->head <= rx_ring->tail);
1187ee5e7c10SRobin Gong 		}
11889d297239SNandor Han 	}
11899d297239SNandor Han 
11909d297239SNandor Han 	if (w_bytes) {
11919d297239SNandor Han 		tty_flip_buffer_push(port);
11929d297239SNandor Han 		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
11939d297239SNandor Han 	}
11949d297239SNandor Han }
11959d297239SNandor Han 
11969d1a50a2SUwe Kleine-König static int imx_uart_start_rx_dma(struct imx_port *sport)
1197b4cdc8f6SHuang Shijie {
1198b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
1199b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
1200b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1201b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
1202b4cdc8f6SHuang Shijie 	int ret;
1203b4cdc8f6SHuang Shijie 
12049d297239SNandor Han 	sport->rx_ring.head = 0;
12059d297239SNandor Han 	sport->rx_ring.tail = 0;
12069d297239SNandor Han 
1207db0a196bSFabien Lahoudere 	sg_init_one(sgl, sport->rx_buf, sport->rx_buf_size);
1208b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1209b4cdc8f6SHuang Shijie 	if (ret == 0) {
1210b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
1211b4cdc8f6SHuang Shijie 		return -EINVAL;
1212b4cdc8f6SHuang Shijie 	}
12139d297239SNandor Han 
12149d297239SNandor Han 	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
12159d297239SNandor Han 		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
12169d297239SNandor Han 		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
12179d297239SNandor Han 
1218b4cdc8f6SHuang Shijie 	if (!desc) {
121924649821SDirk Behme 		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1220b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1221b4cdc8f6SHuang Shijie 		return -EINVAL;
1222b4cdc8f6SHuang Shijie 	}
12239d1a50a2SUwe Kleine-König 	desc->callback = imx_uart_dma_rx_callback;
1224b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
1225b4cdc8f6SHuang Shijie 
1226b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
12274139fd76SRomain Perier 	sport->dma_is_rxing = 1;
12289d297239SNandor Han 	sport->rx_cookie = dmaengine_submit(desc);
1229b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
1230b4cdc8f6SHuang Shijie 	return 0;
1231b4cdc8f6SHuang Shijie }
1232b4cdc8f6SHuang Shijie 
12339d1a50a2SUwe Kleine-König static void imx_uart_clear_rx_errors(struct imx_port *sport)
123441d98b5dSNandor Han {
123545ca673eSTroy Kisky 	struct tty_port *port = &sport->port.state->port;
12364444dcf1SUwe Kleine-König 	u32 usr1, usr2;
123741d98b5dSNandor Han 
12384444dcf1SUwe Kleine-König 	usr1 = imx_uart_readl(sport, USR1);
12394444dcf1SUwe Kleine-König 	usr2 = imx_uart_readl(sport, USR2);
124041d98b5dSNandor Han 
12414444dcf1SUwe Kleine-König 	if (usr2 & USR2_BRCD) {
124241d98b5dSNandor Han 		sport->port.icount.brk++;
124327c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_BRCD, USR2);
124445ca673eSTroy Kisky 		uart_handle_break(&sport->port);
124545ca673eSTroy Kisky 		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
124645ca673eSTroy Kisky 			sport->port.icount.buf_overrun++;
124745ca673eSTroy Kisky 		tty_flip_buffer_push(port);
124845ca673eSTroy Kisky 	} else {
12494444dcf1SUwe Kleine-König 		if (usr1 & USR1_FRAMERR) {
125041d98b5dSNandor Han 			sport->port.icount.frame++;
125127c84426SUwe Kleine-König 			imx_uart_writel(sport, USR1_FRAMERR, USR1);
12524444dcf1SUwe Kleine-König 		} else if (usr1 & USR1_PARITYERR) {
125341d98b5dSNandor Han 			sport->port.icount.parity++;
125427c84426SUwe Kleine-König 			imx_uart_writel(sport, USR1_PARITYERR, USR1);
125541d98b5dSNandor Han 		}
125645ca673eSTroy Kisky 	}
125741d98b5dSNandor Han 
12584444dcf1SUwe Kleine-König 	if (usr2 & USR2_ORE) {
125941d98b5dSNandor Han 		sport->port.icount.overrun++;
126027c84426SUwe Kleine-König 		imx_uart_writel(sport, USR2_ORE, USR2);
126141d98b5dSNandor Han 	}
126241d98b5dSNandor Han 
126341d98b5dSNandor Han }
126441d98b5dSNandor Han 
1265cc32382dSLucas Stach #define TXTL_DEFAULT 2 /* reset default */
12667a637784STomasz Moń #define RXTL_DEFAULT 8 /* 8 characters or aging timer */
1267184bd70bSLucas Stach #define TXTL_DMA 8 /* DMA burst setting */
1268184bd70bSLucas Stach #define RXTL_DMA 9 /* DMA burst setting */
1269cc32382dSLucas Stach 
12709d1a50a2SUwe Kleine-König static void imx_uart_setup_ufcr(struct imx_port *sport,
1271cc32382dSLucas Stach 				unsigned char txwl, unsigned char rxwl)
1272cc32382dSLucas Stach {
1273cc32382dSLucas Stach 	unsigned int val;
1274cc32382dSLucas Stach 
1275cc32382dSLucas Stach 	/* set receiver / transmitter trigger level */
127627c84426SUwe Kleine-König 	val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1277cc32382dSLucas Stach 	val |= txwl << UFCR_TXTL_SHF | rxwl;
127827c84426SUwe Kleine-König 	imx_uart_writel(sport, val, UFCR);
1279cc32382dSLucas Stach }
1280cc32382dSLucas Stach 
1281b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
1282b4cdc8f6SHuang Shijie {
1283b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
1284e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_rx);
1285b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
1286b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
12879d297239SNandor Han 		sport->rx_cookie = -EINVAL;
1288b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
1289b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
1290b4cdc8f6SHuang Shijie 	}
1291b4cdc8f6SHuang Shijie 
1292b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
1293e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_tx);
1294b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
1295b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
1296b4cdc8f6SHuang Shijie 	}
1297b4cdc8f6SHuang Shijie }
1298b4cdc8f6SHuang Shijie 
1299b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
1300b4cdc8f6SHuang Shijie {
1301b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
1302b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1303b4cdc8f6SHuang Shijie 	int ret;
1304b4cdc8f6SHuang Shijie 
1305b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
1306b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1307b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
1308b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
1309b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1310b4cdc8f6SHuang Shijie 		goto err;
1311b4cdc8f6SHuang Shijie 	}
1312b4cdc8f6SHuang Shijie 
1313b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1314b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1315b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1316184bd70bSLucas Stach 	/* one byte less than the watermark level to enable the aging timer */
1317184bd70bSLucas Stach 	slave_config.src_maxburst = RXTL_DMA - 1;
1318b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1319b4cdc8f6SHuang Shijie 	if (ret) {
1320b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1321b4cdc8f6SHuang Shijie 		goto err;
1322b4cdc8f6SHuang Shijie 	}
1323b4cdc8f6SHuang Shijie 
1324db0a196bSFabien Lahoudere 	sport->rx_buf_size = sport->rx_period_length * sport->rx_periods;
1325db0a196bSFabien Lahoudere 	sport->rx_buf = kzalloc(sport->rx_buf_size, GFP_KERNEL);
1326b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1327b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1328b4cdc8f6SHuang Shijie 		goto err;
1329b4cdc8f6SHuang Shijie 	}
13309d297239SNandor Han 	sport->rx_ring.buf = sport->rx_buf;
1331b4cdc8f6SHuang Shijie 
1332b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1333b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1334b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1335b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1336b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1337b4cdc8f6SHuang Shijie 		goto err;
1338b4cdc8f6SHuang Shijie 	}
1339b4cdc8f6SHuang Shijie 
1340b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1341b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1342b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1343184bd70bSLucas Stach 	slave_config.dst_maxburst = TXTL_DMA;
1344b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1345b4cdc8f6SHuang Shijie 	if (ret) {
1346b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1347b4cdc8f6SHuang Shijie 		goto err;
1348b4cdc8f6SHuang Shijie 	}
1349b4cdc8f6SHuang Shijie 
1350b4cdc8f6SHuang Shijie 	return 0;
1351b4cdc8f6SHuang Shijie err:
1352b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1353b4cdc8f6SHuang Shijie 	return ret;
1354b4cdc8f6SHuang Shijie }
1355b4cdc8f6SHuang Shijie 
13569d1a50a2SUwe Kleine-König static void imx_uart_enable_dma(struct imx_port *sport)
1357b4cdc8f6SHuang Shijie {
13584444dcf1SUwe Kleine-König 	u32 ucr1;
1359b4cdc8f6SHuang Shijie 
13609d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
136102b0abd3SUwe Kleine-König 
1362b4cdc8f6SHuang Shijie 	/* set UCR1 */
13634444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
13644444dcf1SUwe Kleine-König 	ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
13654444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1366b4cdc8f6SHuang Shijie 
1367b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1368b4cdc8f6SHuang Shijie }
1369b4cdc8f6SHuang Shijie 
13709d1a50a2SUwe Kleine-König static void imx_uart_disable_dma(struct imx_port *sport)
1371b4cdc8f6SHuang Shijie {
1372676a31d8SSebastian Reichel 	u32 ucr1;
1373b4cdc8f6SHuang Shijie 
1374b4cdc8f6SHuang Shijie 	/* clear UCR1 */
13754444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
13764444dcf1SUwe Kleine-König 	ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
13774444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1378b4cdc8f6SHuang Shijie 
13799d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1380184bd70bSLucas Stach 
1381b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1382b4cdc8f6SHuang Shijie }
1383b4cdc8f6SHuang Shijie 
1384ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1385ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1386ab4382d2SGreg Kroah-Hartman 
13879d1a50a2SUwe Kleine-König static int imx_uart_startup(struct uart_port *port)
1388ab4382d2SGreg Kroah-Hartman {
1389ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1390458e2c82SFabio Estevam 	int retval, i;
13914444dcf1SUwe Kleine-König 	unsigned long flags;
13924238c00bSUwe Kleine-König 	int dma_is_inited = 0;
13935a08a487SGeorge Hilliard 	u32 ucr1, ucr2, ucr3, ucr4;
1394ab4382d2SGreg Kroah-Hartman 
139528eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
139628eb4274SHuang Shijie 	if (retval)
1397cb0f0a5fSFabio Estevam 		return retval;
139828eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
13990c375501SHuang Shijie 	if (retval) {
14000c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
1401cb0f0a5fSFabio Estevam 		return retval;
14020c375501SHuang Shijie 	}
140328eb4274SHuang Shijie 
14049d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1405ab4382d2SGreg Kroah-Hartman 
1406ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1407ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1408ab4382d2SGreg Kroah-Hartman 	 */
14094444dcf1SUwe Kleine-König 	ucr4 = imx_uart_readl(sport, UCR4);
1410ab4382d2SGreg Kroah-Hartman 
1411ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
14124444dcf1SUwe Kleine-König 	ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
14134444dcf1SUwe Kleine-König 	ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1414ab4382d2SGreg Kroah-Hartman 
14154444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
1416ab4382d2SGreg Kroah-Hartman 
14177e11577eSLucas Stach 	/* Can we enable the DMA support? */
14184238c00bSUwe Kleine-König 	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
14194238c00bSUwe Kleine-König 		dma_is_inited = 1;
14207e11577eSLucas Stach 
142153794183SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
1422772f8991SHuang Shijie 	/* Reset fifo's and state machines */
1423458e2c82SFabio Estevam 	i = 100;
1424458e2c82SFabio Estevam 
14254444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
14264444dcf1SUwe Kleine-König 	ucr2 &= ~UCR2_SRST;
14274444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
1428458e2c82SFabio Estevam 
142927c84426SUwe Kleine-König 	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1430458e2c82SFabio Estevam 		udelay(1);
1431ab4382d2SGreg Kroah-Hartman 
1432ab4382d2SGreg Kroah-Hartman 	/*
1433ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1434ab4382d2SGreg Kroah-Hartman 	 */
143527c84426SUwe Kleine-König 	imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
143627c84426SUwe Kleine-König 	imx_uart_writel(sport, USR2_ORE, USR2);
1437ab4382d2SGreg Kroah-Hartman 
14384444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
14394444dcf1SUwe Kleine-König 	ucr1 |= UCR1_UARTEN;
14406376cd39SNandor Han 	if (sport->have_rtscts)
14414444dcf1SUwe Kleine-König 		ucr1 |= UCR1_RTSDEN;
1442ab4382d2SGreg Kroah-Hartman 
14434444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1444ab4382d2SGreg Kroah-Hartman 
14455a08a487SGeorge Hilliard 	ucr4 = imx_uart_readl(sport, UCR4) & ~(UCR4_OREN | UCR4_INVR);
14463ee82c6eSJohan Hovold 	if (!dma_is_inited)
14474444dcf1SUwe Kleine-König 		ucr4 |= UCR4_OREN;
14485a08a487SGeorge Hilliard 	if (sport->inverted_rx)
14495a08a487SGeorge Hilliard 		ucr4 |= UCR4_INVR;
14504444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr4, UCR4);
14516f026d6bSJiada Wang 
14525a08a487SGeorge Hilliard 	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_INVT;
14535a08a487SGeorge Hilliard 	/*
14545a08a487SGeorge Hilliard 	 * configure tx polarity before enabling tx
14555a08a487SGeorge Hilliard 	 */
14565a08a487SGeorge Hilliard 	if (sport->inverted_tx)
14575a08a487SGeorge Hilliard 		ucr3 |= UCR3_INVT;
14585a08a487SGeorge Hilliard 
14595a08a487SGeorge Hilliard 	if (!imx_uart_is_imx1(sport)) {
14605a08a487SGeorge Hilliard 		ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
14615a08a487SGeorge Hilliard 
14625a08a487SGeorge Hilliard 		if (sport->dte_mode)
14635a08a487SGeorge Hilliard 			/* disable broken interrupts */
14645a08a487SGeorge Hilliard 			ucr3 &= ~(UCR3_RI | UCR3_DCD);
14655a08a487SGeorge Hilliard 	}
14665a08a487SGeorge Hilliard 	imx_uart_writel(sport, ucr3, UCR3);
14675a08a487SGeorge Hilliard 
14684444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
14694444dcf1SUwe Kleine-König 	ucr2 |= (UCR2_RXEN | UCR2_TXEN);
1470bff09b09SLucas Stach 	if (!sport->have_rtscts)
14714444dcf1SUwe Kleine-König 		ucr2 |= UCR2_IRTS;
147216804d68SUwe Kleine-König 	/*
147316804d68SUwe Kleine-König 	 * make sure the edge sensitive RTS-irq is disabled,
147416804d68SUwe Kleine-König 	 * we're using RTSD instead.
147516804d68SUwe Kleine-König 	 */
14769d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport))
14774444dcf1SUwe Kleine-König 		ucr2 &= ~UCR2_RTSEN;
14784444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
1479ab4382d2SGreg Kroah-Hartman 
1480ab4382d2SGreg Kroah-Hartman 	/*
1481ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1482ab4382d2SGreg Kroah-Hartman 	 */
14839d1a50a2SUwe Kleine-König 	imx_uart_enable_ms(&sport->port);
148418a42088SPeter Senna Tschudin 
148576821e22SUwe Kleine-König 	if (dma_is_inited) {
14869d1a50a2SUwe Kleine-König 		imx_uart_enable_dma(sport);
14879d1a50a2SUwe Kleine-König 		imx_uart_start_rx_dma(sport);
148876821e22SUwe Kleine-König 	} else {
148976821e22SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
149076821e22SUwe Kleine-König 		ucr1 |= UCR1_RRDYEN;
149176821e22SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
149281ca8e82SUwe Kleine-König 
149381ca8e82SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
149481ca8e82SUwe Kleine-König 		ucr2 |= UCR2_ATEN;
149581ca8e82SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
149676821e22SUwe Kleine-König 	}
149718a42088SPeter Senna Tschudin 
1498ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1499ab4382d2SGreg Kroah-Hartman 
1500ab4382d2SGreg Kroah-Hartman 	return 0;
1501ab4382d2SGreg Kroah-Hartman }
1502ab4382d2SGreg Kroah-Hartman 
15039d1a50a2SUwe Kleine-König static void imx_uart_shutdown(struct uart_port *port)
1504ab4382d2SGreg Kroah-Hartman {
1505ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
15069ec1882dSXinyu Chen 	unsigned long flags;
1507339c7a87SSebastian Reichel 	u32 ucr1, ucr2, ucr4;
1508ab4382d2SGreg Kroah-Hartman 
1509b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1510e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_tx);
15117722c240SSebastian Reichel 		if (sport->dma_is_txing) {
15127722c240SSebastian Reichel 			dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
15137722c240SSebastian Reichel 				     sport->dma_tx_nents, DMA_TO_DEVICE);
15147722c240SSebastian Reichel 			sport->dma_is_txing = 0;
15157722c240SSebastian Reichel 		}
1516e5e89602SFabien Lahoudere 		dmaengine_terminate_sync(sport->dma_chan_rx);
15177722c240SSebastian Reichel 		if (sport->dma_is_rxing) {
15187722c240SSebastian Reichel 			dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
15197722c240SSebastian Reichel 				     1, DMA_FROM_DEVICE);
15207722c240SSebastian Reichel 			sport->dma_is_rxing = 0;
15217722c240SSebastian Reichel 		}
15229d297239SNandor Han 
152373631813SJiada Wang 		spin_lock_irqsave(&sport->port.lock, flags);
15249d1a50a2SUwe Kleine-König 		imx_uart_stop_tx(port);
15259d1a50a2SUwe Kleine-König 		imx_uart_stop_rx(port);
15269d1a50a2SUwe Kleine-König 		imx_uart_disable_dma(sport);
152773631813SJiada Wang 		spin_unlock_irqrestore(&sport->port.lock, flags);
1528b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1529b4cdc8f6SHuang Shijie 	}
1530b4cdc8f6SHuang Shijie 
153158362d5bSUwe Kleine-König 	mctrl_gpio_disable_ms(sport->gpios);
153258362d5bSUwe Kleine-König 
15339ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
15344444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
15350fdf1787SSebastian Reichel 	ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
15364444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
15379ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1538ab4382d2SGreg Kroah-Hartman 
1539ab4382d2SGreg Kroah-Hartman 	/*
1540ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1541ab4382d2SGreg Kroah-Hartman 	 */
1542ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1543ab4382d2SGreg Kroah-Hartman 
1544ab4382d2SGreg Kroah-Hartman 	/*
1545ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1546ab4382d2SGreg Kroah-Hartman 	 */
1547ab4382d2SGreg Kroah-Hartman 
15489ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1549edd64f30SMatthias Schiffer 
15504444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
1551c514a6f8SSergey Organov 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
15524444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
1553edd64f30SMatthias Schiffer 
1554edd64f30SMatthias Schiffer 	ucr4 = imx_uart_readl(sport, UCR4);
1555028e0838SFugang Duan 	ucr4 &= ~UCR4_TCEN;
1556edd64f30SMatthias Schiffer 	imx_uart_writel(sport, ucr4, UCR4);
1557edd64f30SMatthias Schiffer 
15589ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
155928eb4274SHuang Shijie 
156028eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
156128eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1562ab4382d2SGreg Kroah-Hartman }
1563ab4382d2SGreg Kroah-Hartman 
15646aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off */
15659d1a50a2SUwe Kleine-König static void imx_uart_flush_buffer(struct uart_port *port)
1566eb56b7edSHuang Shijie {
1567eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
156882e86ae9SDirk Behme 	struct scatterlist *sgl = &sport->tx_sgl[0];
15694444dcf1SUwe Kleine-König 	u32 ucr2;
15704f86a95dSFabio Estevam 	int i = 100, ubir, ubmr, uts;
1571eb56b7edSHuang Shijie 
157282e86ae9SDirk Behme 	if (!sport->dma_chan_tx)
157382e86ae9SDirk Behme 		return;
157482e86ae9SDirk Behme 
1575eb56b7edSHuang Shijie 	sport->tx_bytes = 0;
1576eb56b7edSHuang Shijie 	dmaengine_terminate_all(sport->dma_chan_tx);
157782e86ae9SDirk Behme 	if (sport->dma_is_txing) {
15784444dcf1SUwe Kleine-König 		u32 ucr1;
15794444dcf1SUwe Kleine-König 
158082e86ae9SDirk Behme 		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
158182e86ae9SDirk Behme 			     DMA_TO_DEVICE);
15824444dcf1SUwe Kleine-König 		ucr1 = imx_uart_readl(sport, UCR1);
15834444dcf1SUwe Kleine-König 		ucr1 &= ~UCR1_TXDMAEN;
15844444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
15850f7bdbd2SMartyn Welch 		sport->dma_is_txing = 0;
1586eb56b7edSHuang Shijie 	}
1587934084a9SFabio Estevam 
1588934084a9SFabio Estevam 	/*
1589934084a9SFabio Estevam 	 * According to the Reference Manual description of the UART SRST bit:
1590263763c1SMartyn Welch 	 *
1591934084a9SFabio Estevam 	 * "Reset the transmit and receive state machines,
1592934084a9SFabio Estevam 	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1593263763c1SMartyn Welch 	 * and UTS[6-3]".
1594263763c1SMartyn Welch 	 *
1595263763c1SMartyn Welch 	 * We don't need to restore the old values from USR1, USR2, URXD and
1596263763c1SMartyn Welch 	 * UTXD. UBRC is read only, so only save/restore the other three
1597263763c1SMartyn Welch 	 * registers.
1598934084a9SFabio Estevam 	 */
159927c84426SUwe Kleine-König 	ubir = imx_uart_readl(sport, UBIR);
160027c84426SUwe Kleine-König 	ubmr = imx_uart_readl(sport, UBMR);
160127c84426SUwe Kleine-König 	uts = imx_uart_readl(sport, IMX21_UTS);
1602934084a9SFabio Estevam 
16034444dcf1SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
16044444dcf1SUwe Kleine-König 	ucr2 &= ~UCR2_SRST;
16054444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
1606934084a9SFabio Estevam 
160727c84426SUwe Kleine-König 	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1608934084a9SFabio Estevam 		udelay(1);
1609934084a9SFabio Estevam 
1610934084a9SFabio Estevam 	/* Restore the registers */
161127c84426SUwe Kleine-König 	imx_uart_writel(sport, ubir, UBIR);
161227c84426SUwe Kleine-König 	imx_uart_writel(sport, ubmr, UBMR);
161327c84426SUwe Kleine-König 	imx_uart_writel(sport, uts, IMX21_UTS);
1614eb56b7edSHuang Shijie }
1615eb56b7edSHuang Shijie 
1616ab4382d2SGreg Kroah-Hartman static void
16179d1a50a2SUwe Kleine-König imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1618bec5b814SIlpo Järvinen 		     const struct ktermios *old)
1619ab4382d2SGreg Kroah-Hartman {
1620ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1621ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
162285f30fbfSSergey Organov 	u32 ucr2, old_ucr2, ufcr;
162358362d5bSUwe Kleine-König 	unsigned int baud, quot;
1624ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
16254444dcf1SUwe Kleine-König 	unsigned long div;
1626d47bcb4aSSergey Organov 	unsigned long num, denom, old_ubir, old_ubmr;
1627ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1628ab4382d2SGreg Kroah-Hartman 
1629ab4382d2SGreg Kroah-Hartman 	/*
1630ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1631ab4382d2SGreg Kroah-Hartman 	 */
1632ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1633ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1634ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1635ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1636ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1637ab4382d2SGreg Kroah-Hartman 	}
1638ab4382d2SGreg Kroah-Hartman 
16394e828c3eSSergey Organov 	del_timer_sync(&sport->timer);
16404e828c3eSSergey Organov 
16414e828c3eSSergey Organov 	/*
16424e828c3eSSergey Organov 	 * Ask the core to calculate the divisor for us.
16434e828c3eSSergey Organov 	 */
16444e828c3eSSergey Organov 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
16454e828c3eSSergey Organov 	quot = uart_get_divisor(port, baud);
16464e828c3eSSergey Organov 
16474e828c3eSSergey Organov 	spin_lock_irqsave(&sport->port.lock, flags);
16484e828c3eSSergey Organov 
1649011bd05dSSergey Organov 	/*
1650011bd05dSSergey Organov 	 * Read current UCR2 and save it for future use, then clear all the bits
1651011bd05dSSergey Organov 	 * except those we will or may need to preserve.
1652011bd05dSSergey Organov 	 */
1653011bd05dSSergey Organov 	old_ucr2 = imx_uart_readl(sport, UCR2);
1654011bd05dSSergey Organov 	ucr2 = old_ucr2 & (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN | UCR2_CTS);
1655011bd05dSSergey Organov 
1656011bd05dSSergey Organov 	ucr2 |= UCR2_SRST | UCR2_IRTS;
165741ffa48eSSergey Organov 	if ((termios->c_cflag & CSIZE) == CS8)
165841ffa48eSSergey Organov 		ucr2 |= UCR2_WS;
1659ab4382d2SGreg Kroah-Hartman 
1660ddf89e75SSergey Organov 	if (!sport->have_rtscts)
1661ddf89e75SSergey Organov 		termios->c_cflag &= ~CRTSCTS;
166217b8f2a3SUwe Kleine-König 
166312fe59f9SFabio Estevam 	if (port->rs485.flags & SER_RS485_ENABLED) {
166417b8f2a3SUwe Kleine-König 		/*
166517b8f2a3SUwe Kleine-König 		 * RTS is mandatory for rs485 operation, so keep
166617b8f2a3SUwe Kleine-König 		 * it under manual control and keep transmitter
166717b8f2a3SUwe Kleine-König 		 * disabled.
166817b8f2a3SUwe Kleine-König 		 */
166958362d5bSUwe Kleine-König 		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
16709d1a50a2SUwe Kleine-König 			imx_uart_rts_active(sport, &ucr2);
16711a613626SFabio Estevam 		else
16729d1a50a2SUwe Kleine-König 			imx_uart_rts_inactive(sport, &ucr2);
167358362d5bSUwe Kleine-König 
1674b777b5deSSergey Organov 	} else if (termios->c_cflag & CRTSCTS) {
1675b777b5deSSergey Organov 		/*
1676b777b5deSSergey Organov 		 * Only let receiver control RTS output if we were not requested
1677b777b5deSSergey Organov 		 * to have RTS inactive (which then should take precedence).
1678b777b5deSSergey Organov 		 */
1679b777b5deSSergey Organov 		if (ucr2 & UCR2_CTS)
1680b777b5deSSergey Organov 			ucr2 |= UCR2_CTSC;
1681b777b5deSSergey Organov 	}
1682ddf89e75SSergey Organov 
1683ddf89e75SSergey Organov 	if (termios->c_cflag & CRTSCTS)
1684ddf89e75SSergey Organov 		ucr2 &= ~UCR2_IRTS;
1685ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1686ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1687ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1688ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1689ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1690ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1691ab4382d2SGreg Kroah-Hartman 	}
1692ab4382d2SGreg Kroah-Hartman 
1693ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1694ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1695ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1696ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1697ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1698ab4382d2SGreg Kroah-Hartman 
1699ab4382d2SGreg Kroah-Hartman 	/*
1700ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1701ab4382d2SGreg Kroah-Hartman 	 */
1702ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1703ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1704865cea85SEric Nelson 		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1705ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1706ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1707ab4382d2SGreg Kroah-Hartman 		/*
1708ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1709ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1710ab4382d2SGreg Kroah-Hartman 		 */
1711ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1712ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1713ab4382d2SGreg Kroah-Hartman 	}
1714ab4382d2SGreg Kroah-Hartman 
171555d8693aSJiada Wang 	if ((termios->c_cflag & CREAD) == 0)
171655d8693aSJiada Wang 		sport->port.ignore_status_mask |= URXD_DUMMY_READ;
171755d8693aSJiada Wang 
1718ab4382d2SGreg Kroah-Hartman 	/*
1719ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1720ab4382d2SGreg Kroah-Hartman 	 */
1721ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1722ab4382d2SGreg Kroah-Hartman 
172309bd00f6SHubert Feurstein 	/* custom-baudrate handling */
172409bd00f6SHubert Feurstein 	div = sport->port.uartclk / (baud * 16);
172509bd00f6SHubert Feurstein 	if (baud == 38400 && quot != div)
172609bd00f6SHubert Feurstein 		baud = sport->port.uartclk / (quot * 16);
172709bd00f6SHubert Feurstein 
1728ab4382d2SGreg Kroah-Hartman 	div = sport->port.uartclk / (baud * 16);
1729ab4382d2SGreg Kroah-Hartman 	if (div > 7)
1730ab4382d2SGreg Kroah-Hartman 		div = 7;
1731ab4382d2SGreg Kroah-Hartman 	if (!div)
1732ab4382d2SGreg Kroah-Hartman 		div = 1;
1733ab4382d2SGreg Kroah-Hartman 
1734ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1735ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1736ab4382d2SGreg Kroah-Hartman 
1737ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1738ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1739ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1740ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1741ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1742ab4382d2SGreg Kroah-Hartman 
1743ab4382d2SGreg Kroah-Hartman 	num -= 1;
1744ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1745ab4382d2SGreg Kroah-Hartman 
174627c84426SUwe Kleine-König 	ufcr = imx_uart_readl(sport, UFCR);
1747ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
174827c84426SUwe Kleine-König 	imx_uart_writel(sport, ufcr, UFCR);
1749ab4382d2SGreg Kroah-Hartman 
1750d47bcb4aSSergey Organov 	/*
1751d47bcb4aSSergey Organov 	 *  Two registers below should always be written both and in this
1752d47bcb4aSSergey Organov 	 *  particular order. One consequence is that we need to check if any of
1753d47bcb4aSSergey Organov 	 *  them changes and then update both. We do need the check for change
1754d47bcb4aSSergey Organov 	 *  as even writing the same values seem to "restart"
1755d47bcb4aSSergey Organov 	 *  transmission/receiving logic in the hardware, that leads to data
1756d47bcb4aSSergey Organov 	 *  breakage even when rate doesn't in fact change. E.g., user switches
1757d47bcb4aSSergey Organov 	 *  RTS/CTS handshake and suddenly gets broken bytes.
1758d47bcb4aSSergey Organov 	 */
1759d47bcb4aSSergey Organov 	old_ubir = imx_uart_readl(sport, UBIR);
1760d47bcb4aSSergey Organov 	old_ubmr = imx_uart_readl(sport, UBMR);
1761d47bcb4aSSergey Organov 	if (old_ubir != num || old_ubmr != denom) {
176227c84426SUwe Kleine-König 		imx_uart_writel(sport, num, UBIR);
176327c84426SUwe Kleine-König 		imx_uart_writel(sport, denom, UBMR);
1764d47bcb4aSSergey Organov 	}
1765ab4382d2SGreg Kroah-Hartman 
17669d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport))
176727c84426SUwe Kleine-König 		imx_uart_writel(sport, sport->port.uartclk / div / 1000,
176827c84426SUwe Kleine-König 				IMX21_ONEMS);
1769ab4382d2SGreg Kroah-Hartman 
1770011bd05dSSergey Organov 	imx_uart_writel(sport, ucr2, UCR2);
1771ab4382d2SGreg Kroah-Hartman 
1772ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
17739d1a50a2SUwe Kleine-König 		imx_uart_enable_ms(&sport->port);
1774ab4382d2SGreg Kroah-Hartman 
1775ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1776ab4382d2SGreg Kroah-Hartman }
1777ab4382d2SGreg Kroah-Hartman 
17789d1a50a2SUwe Kleine-König static const char *imx_uart_type(struct uart_port *port)
1779ab4382d2SGreg Kroah-Hartman {
1780ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1781ab4382d2SGreg Kroah-Hartman 
1782ab4382d2SGreg Kroah-Hartman 	return sport->port.type == PORT_IMX ? "IMX" : NULL;
1783ab4382d2SGreg Kroah-Hartman }
1784ab4382d2SGreg Kroah-Hartman 
1785ab4382d2SGreg Kroah-Hartman /*
1786ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1787ab4382d2SGreg Kroah-Hartman  */
17889d1a50a2SUwe Kleine-König static void imx_uart_config_port(struct uart_port *port, int flags)
1789ab4382d2SGreg Kroah-Hartman {
1790ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1791ab4382d2SGreg Kroah-Hartman 
1792da82f997SAlexander Shiyan 	if (flags & UART_CONFIG_TYPE)
1793ab4382d2SGreg Kroah-Hartman 		sport->port.type = PORT_IMX;
1794ab4382d2SGreg Kroah-Hartman }
1795ab4382d2SGreg Kroah-Hartman 
1796ab4382d2SGreg Kroah-Hartman /*
1797ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1798ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1799ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1800ab4382d2SGreg Kroah-Hartman  */
1801ab4382d2SGreg Kroah-Hartman static int
18029d1a50a2SUwe Kleine-König imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1803ab4382d2SGreg Kroah-Hartman {
1804ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1805ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1806ab4382d2SGreg Kroah-Hartman 
1807ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1808ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1809ab4382d2SGreg Kroah-Hartman 	if (sport->port.irq != ser->irq)
1810ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1811ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1812ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1813ab4382d2SGreg Kroah-Hartman 	if (sport->port.uartclk / 16 != ser->baud_base)
1814ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1815a50c44ceSOlof Johansson 	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1816ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1817ab4382d2SGreg Kroah-Hartman 	if (sport->port.iobase != ser->port)
1818ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1819ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1820ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1821ab4382d2SGreg Kroah-Hartman 	return ret;
1822ab4382d2SGreg Kroah-Hartman }
1823ab4382d2SGreg Kroah-Hartman 
182401f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
18256b8bdad9SDaniel Thompson 
18269d1a50a2SUwe Kleine-König static int imx_uart_poll_init(struct uart_port *port)
18276b8bdad9SDaniel Thompson {
18286b8bdad9SDaniel Thompson 	struct imx_port *sport = (struct imx_port *)port;
18296b8bdad9SDaniel Thompson 	unsigned long flags;
18304444dcf1SUwe Kleine-König 	u32 ucr1, ucr2;
18316b8bdad9SDaniel Thompson 	int retval;
18326b8bdad9SDaniel Thompson 
18336b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_ipg);
18346b8bdad9SDaniel Thompson 	if (retval)
18356b8bdad9SDaniel Thompson 		return retval;
18366b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_per);
18376b8bdad9SDaniel Thompson 	if (retval)
18386b8bdad9SDaniel Thompson 		clk_disable_unprepare(sport->clk_ipg);
18396b8bdad9SDaniel Thompson 
18409d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
18416b8bdad9SDaniel Thompson 
18426b8bdad9SDaniel Thompson 	spin_lock_irqsave(&sport->port.lock, flags);
18436b8bdad9SDaniel Thompson 
184476821e22SUwe Kleine-König 	/*
184576821e22SUwe Kleine-König 	 * Be careful about the order of enabling bits here. First enable the
184676821e22SUwe Kleine-König 	 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
184776821e22SUwe Kleine-König 	 * This prevents that a character that already sits in the RX fifo is
184876821e22SUwe Kleine-König 	 * triggering an irq but the try to fetch it from there results in an
184976821e22SUwe Kleine-König 	 * exception because UARTEN or RXEN is still off.
185076821e22SUwe Kleine-König 	 */
18514444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
185276821e22SUwe Kleine-König 	ucr2 = imx_uart_readl(sport, UCR2);
185376821e22SUwe Kleine-König 
18549d1a50a2SUwe Kleine-König 	if (imx_uart_is_imx1(sport))
18554444dcf1SUwe Kleine-König 		ucr1 |= IMX1_UCR1_UARTCLKEN;
18566b8bdad9SDaniel Thompson 
185776821e22SUwe Kleine-König 	ucr1 |= UCR1_UARTEN;
1858c514a6f8SSergey Organov 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RTSDEN | UCR1_RRDYEN);
185976821e22SUwe Kleine-König 
1860aef1b6a2SMingrui Ren 	ucr2 |= UCR2_RXEN | UCR2_TXEN;
186181ca8e82SUwe Kleine-König 	ucr2 &= ~UCR2_ATEN;
186276821e22SUwe Kleine-König 
186376821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
18644444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr2, UCR2);
18656b8bdad9SDaniel Thompson 
186676821e22SUwe Kleine-König 	/* now enable irqs */
186776821e22SUwe Kleine-König 	imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
186881ca8e82SUwe Kleine-König 	imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
186976821e22SUwe Kleine-König 
18706b8bdad9SDaniel Thompson 	spin_unlock_irqrestore(&sport->port.lock, flags);
18716b8bdad9SDaniel Thompson 
18726b8bdad9SDaniel Thompson 	return 0;
18736b8bdad9SDaniel Thompson }
18746b8bdad9SDaniel Thompson 
18759d1a50a2SUwe Kleine-König static int imx_uart_poll_get_char(struct uart_port *port)
187601f56abdSSaleem Abdulrasool {
187727c84426SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
187827c84426SUwe Kleine-König 	if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
187926c47412SDirk Behme 		return NO_POLL_CHAR;
188001f56abdSSaleem Abdulrasool 
188127c84426SUwe Kleine-König 	return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
188201f56abdSSaleem Abdulrasool }
188301f56abdSSaleem Abdulrasool 
18849d1a50a2SUwe Kleine-König static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
188501f56abdSSaleem Abdulrasool {
188627c84426SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
188701f56abdSSaleem Abdulrasool 	unsigned int status;
188801f56abdSSaleem Abdulrasool 
188901f56abdSSaleem Abdulrasool 	/* drain */
189001f56abdSSaleem Abdulrasool 	do {
189127c84426SUwe Kleine-König 		status = imx_uart_readl(sport, USR1);
189201f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
189301f56abdSSaleem Abdulrasool 
189401f56abdSSaleem Abdulrasool 	/* write */
189527c84426SUwe Kleine-König 	imx_uart_writel(sport, c, URTX0);
189601f56abdSSaleem Abdulrasool 
189701f56abdSSaleem Abdulrasool 	/* flush */
189801f56abdSSaleem Abdulrasool 	do {
189927c84426SUwe Kleine-König 		status = imx_uart_readl(sport, USR2);
190001f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
190101f56abdSSaleem Abdulrasool }
190201f56abdSSaleem Abdulrasool #endif
190301f56abdSSaleem Abdulrasool 
19046aed2a88SUwe Kleine-König /* called with port.lock taken and irqs off or from .probe without locking */
1905ae50bb27SIlpo Järvinen static int imx_uart_rs485_config(struct uart_port *port, struct ktermios *termios,
190617b8f2a3SUwe Kleine-König 				 struct serial_rs485 *rs485conf)
190717b8f2a3SUwe Kleine-König {
190817b8f2a3SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
19094444dcf1SUwe Kleine-König 	u32 ucr2;
191017b8f2a3SUwe Kleine-König 
191117b8f2a3SUwe Kleine-König 	if (rs485conf->flags & SER_RS485_ENABLED) {
19126d215f83SStefan Agner 		/* Enable receiver if low-active RTS signal is requested */
19136d215f83SStefan Agner 		if (sport->have_rtscts &&  !sport->have_rtsgpio &&
19146d215f83SStefan Agner 		    !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
19156d215f83SStefan Agner 			rs485conf->flags |= SER_RS485_RX_DURING_TX;
19166d215f83SStefan Agner 
191717b8f2a3SUwe Kleine-König 		/* disable transmitter */
19184444dcf1SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
191917b8f2a3SUwe Kleine-König 		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
19209d1a50a2SUwe Kleine-König 			imx_uart_rts_active(sport, &ucr2);
19211a613626SFabio Estevam 		else
19229d1a50a2SUwe Kleine-König 			imx_uart_rts_inactive(sport, &ucr2);
19234444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr2, UCR2);
192417b8f2a3SUwe Kleine-König 	}
192517b8f2a3SUwe Kleine-König 
19267d1cadcaSBaruch Siach 	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
19277d1cadcaSBaruch Siach 	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
192876821e22SUwe Kleine-König 	    rs485conf->flags & SER_RS485_RX_DURING_TX)
19299d1a50a2SUwe Kleine-König 		imx_uart_start_rx(port);
19307d1cadcaSBaruch Siach 
193117b8f2a3SUwe Kleine-König 	return 0;
193217b8f2a3SUwe Kleine-König }
193317b8f2a3SUwe Kleine-König 
19349d1a50a2SUwe Kleine-König static const struct uart_ops imx_uart_pops = {
19359d1a50a2SUwe Kleine-König 	.tx_empty	= imx_uart_tx_empty,
19369d1a50a2SUwe Kleine-König 	.set_mctrl	= imx_uart_set_mctrl,
19379d1a50a2SUwe Kleine-König 	.get_mctrl	= imx_uart_get_mctrl,
19389d1a50a2SUwe Kleine-König 	.stop_tx	= imx_uart_stop_tx,
19399d1a50a2SUwe Kleine-König 	.start_tx	= imx_uart_start_tx,
19409d1a50a2SUwe Kleine-König 	.stop_rx	= imx_uart_stop_rx,
19419d1a50a2SUwe Kleine-König 	.enable_ms	= imx_uart_enable_ms,
19429d1a50a2SUwe Kleine-König 	.break_ctl	= imx_uart_break_ctl,
19439d1a50a2SUwe Kleine-König 	.startup	= imx_uart_startup,
19449d1a50a2SUwe Kleine-König 	.shutdown	= imx_uart_shutdown,
19459d1a50a2SUwe Kleine-König 	.flush_buffer	= imx_uart_flush_buffer,
19469d1a50a2SUwe Kleine-König 	.set_termios	= imx_uart_set_termios,
19479d1a50a2SUwe Kleine-König 	.type		= imx_uart_type,
19489d1a50a2SUwe Kleine-König 	.config_port	= imx_uart_config_port,
19499d1a50a2SUwe Kleine-König 	.verify_port	= imx_uart_verify_port,
195001f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
19519d1a50a2SUwe Kleine-König 	.poll_init      = imx_uart_poll_init,
19529d1a50a2SUwe Kleine-König 	.poll_get_char  = imx_uart_poll_get_char,
19539d1a50a2SUwe Kleine-König 	.poll_put_char  = imx_uart_poll_put_char,
195401f56abdSSaleem Abdulrasool #endif
1955ab4382d2SGreg Kroah-Hartman };
1956ab4382d2SGreg Kroah-Hartman 
19579d1a50a2SUwe Kleine-König static struct imx_port *imx_uart_ports[UART_NR];
1958ab4382d2SGreg Kroah-Hartman 
19590db4f9b9SFugang Duan #if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
19603f8bab17SJiri Slaby static void imx_uart_console_putchar(struct uart_port *port, unsigned char ch)
1961ab4382d2SGreg Kroah-Hartman {
1962ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1963ab4382d2SGreg Kroah-Hartman 
19649d1a50a2SUwe Kleine-König 	while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
1965ab4382d2SGreg Kroah-Hartman 		barrier();
1966ab4382d2SGreg Kroah-Hartman 
196727c84426SUwe Kleine-König 	imx_uart_writel(sport, ch, URTX0);
1968ab4382d2SGreg Kroah-Hartman }
1969ab4382d2SGreg Kroah-Hartman 
1970ab4382d2SGreg Kroah-Hartman /*
1971ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
1972ab4382d2SGreg Kroah-Hartman  */
1973ab4382d2SGreg Kroah-Hartman static void
19749d1a50a2SUwe Kleine-König imx_uart_console_write(struct console *co, const char *s, unsigned int count)
1975ab4382d2SGreg Kroah-Hartman {
19769d1a50a2SUwe Kleine-König 	struct imx_port *sport = imx_uart_ports[co->index];
19770ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
197818ee37e1SJohan Hovold 	unsigned long flags;
19790ad5a814SDirk Behme 	unsigned int ucr1;
1980677fe555SThomas Gleixner 	int locked = 1;
19819ec1882dSXinyu Chen 
1982677fe555SThomas Gleixner 	if (sport->port.sysrq)
1983677fe555SThomas Gleixner 		locked = 0;
1984677fe555SThomas Gleixner 	else if (oops_in_progress)
1985677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
1986677fe555SThomas Gleixner 	else
19879ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
1988ab4382d2SGreg Kroah-Hartman 
1989ab4382d2SGreg Kroah-Hartman 	/*
19900ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
1991ab4382d2SGreg Kroah-Hartman 	 */
19929d1a50a2SUwe Kleine-König 	imx_uart_ucrs_save(sport, &old_ucr);
19930ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
1994ab4382d2SGreg Kroah-Hartman 
19959d1a50a2SUwe Kleine-König 	if (imx_uart_is_imx1(sport))
1996fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
1997ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
1998c514a6f8SSergey Organov 	ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1999ab4382d2SGreg Kroah-Hartman 
200027c84426SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
2001ab4382d2SGreg Kroah-Hartman 
200227c84426SUwe Kleine-König 	imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
2003ab4382d2SGreg Kroah-Hartman 
20049d1a50a2SUwe Kleine-König 	uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
2005ab4382d2SGreg Kroah-Hartman 
2006ab4382d2SGreg Kroah-Hartman 	/*
2007ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
20080ad5a814SDirk Behme 	 *	and restore UCR1/2/3
2009ab4382d2SGreg Kroah-Hartman 	 */
201027c84426SUwe Kleine-König 	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
2011ab4382d2SGreg Kroah-Hartman 
20129d1a50a2SUwe Kleine-König 	imx_uart_ucrs_restore(sport, &old_ucr);
20139ec1882dSXinyu Chen 
2014677fe555SThomas Gleixner 	if (locked)
20159ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
2016ab4382d2SGreg Kroah-Hartman }
2017ab4382d2SGreg Kroah-Hartman 
2018ab4382d2SGreg Kroah-Hartman /*
2019ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
2020ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
2021ab4382d2SGreg Kroah-Hartman  */
20226d0d1b5aSStefan Agner static void
20239d1a50a2SUwe Kleine-König imx_uart_console_get_options(struct imx_port *sport, int *baud,
2024ab4382d2SGreg Kroah-Hartman 			     int *parity, int *bits)
2025ab4382d2SGreg Kroah-Hartman {
2026ab4382d2SGreg Kroah-Hartman 
202727c84426SUwe Kleine-König 	if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
2028ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
2029ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
2030ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
2031ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
2032ab4382d2SGreg Kroah-Hartman 
203327c84426SUwe Kleine-König 		ucr2 = imx_uart_readl(sport, UCR2);
2034ab4382d2SGreg Kroah-Hartman 
2035ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
2036ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
2037ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
2038ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
2039ab4382d2SGreg Kroah-Hartman 			else
2040ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
2041ab4382d2SGreg Kroah-Hartman 		}
2042ab4382d2SGreg Kroah-Hartman 
2043ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
2044ab4382d2SGreg Kroah-Hartman 			*bits = 8;
2045ab4382d2SGreg Kroah-Hartman 		else
2046ab4382d2SGreg Kroah-Hartman 			*bits = 7;
2047ab4382d2SGreg Kroah-Hartman 
204827c84426SUwe Kleine-König 		ubir = imx_uart_readl(sport, UBIR) & 0xffff;
204927c84426SUwe Kleine-König 		ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
2050ab4382d2SGreg Kroah-Hartman 
205127c84426SUwe Kleine-König 		ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
2052ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
2053ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
2054ab4382d2SGreg Kroah-Hartman 		else
2055ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
2056ab4382d2SGreg Kroah-Hartman 
20573a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
2058ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
2059ab4382d2SGreg Kroah-Hartman 
2060ab4382d2SGreg Kroah-Hartman 		{	/*
2061ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
2062ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2063ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
2064ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
2065ab4382d2SGreg Kroah-Hartman 			 */
2066ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
2067ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
2068ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
2069ab4382d2SGreg Kroah-Hartman 
2070ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
2071ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
2072ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
2073ab4382d2SGreg Kroah-Hartman 		}
2074ab4382d2SGreg Kroah-Hartman 
2075ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
2076f5a9e5f7SFabio Estevam 			dev_info(sport->port.dev, "Console IMX rounded baud rate from %d to %d\n",
2077ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
2078ab4382d2SGreg Kroah-Hartman 	}
2079ab4382d2SGreg Kroah-Hartman }
2080ab4382d2SGreg Kroah-Hartman 
20816d0d1b5aSStefan Agner static int
20829d1a50a2SUwe Kleine-König imx_uart_console_setup(struct console *co, char *options)
2083ab4382d2SGreg Kroah-Hartman {
2084ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
2085ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
2086ab4382d2SGreg Kroah-Hartman 	int bits = 8;
2087ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
2088ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
20891cf93e0dSHuang Shijie 	int retval;
2090ab4382d2SGreg Kroah-Hartman 
2091ab4382d2SGreg Kroah-Hartman 	/*
2092ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
2093ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
2094ab4382d2SGreg Kroah-Hartman 	 * console support.
2095ab4382d2SGreg Kroah-Hartman 	 */
20969d1a50a2SUwe Kleine-König 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
2097ab4382d2SGreg Kroah-Hartman 		co->index = 0;
20989d1a50a2SUwe Kleine-König 	sport = imx_uart_ports[co->index];
2099ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
2100ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
2101ab4382d2SGreg Kroah-Hartman 
21021cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
21031cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
21041cf93e0dSHuang Shijie 	if (retval)
21051cf93e0dSHuang Shijie 		goto error_console;
21061cf93e0dSHuang Shijie 
2107ab4382d2SGreg Kroah-Hartman 	if (options)
2108ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
2109ab4382d2SGreg Kroah-Hartman 	else
21109d1a50a2SUwe Kleine-König 		imx_uart_console_get_options(sport, &baud, &parity, &bits);
2111ab4382d2SGreg Kroah-Hartman 
21129d1a50a2SUwe Kleine-König 	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
2113ab4382d2SGreg Kroah-Hartman 
21141cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
21151cf93e0dSHuang Shijie 
21160c727a42SFabio Estevam 	if (retval) {
2117e67c139cSFugang Duan 		clk_disable_unprepare(sport->clk_ipg);
21180c727a42SFabio Estevam 		goto error_console;
21190c727a42SFabio Estevam 	}
21200c727a42SFabio Estevam 
2121e67c139cSFugang Duan 	retval = clk_prepare_enable(sport->clk_per);
21220c727a42SFabio Estevam 	if (retval)
2123e67c139cSFugang Duan 		clk_disable_unprepare(sport->clk_ipg);
21241cf93e0dSHuang Shijie 
21251cf93e0dSHuang Shijie error_console:
21261cf93e0dSHuang Shijie 	return retval;
2127ab4382d2SGreg Kroah-Hartman }
2128ab4382d2SGreg Kroah-Hartman 
21299768a37cSFrancesco Dolcini static int
21309768a37cSFrancesco Dolcini imx_uart_console_exit(struct console *co)
21319768a37cSFrancesco Dolcini {
21329768a37cSFrancesco Dolcini 	struct imx_port *sport = imx_uart_ports[co->index];
21339768a37cSFrancesco Dolcini 
21349768a37cSFrancesco Dolcini 	clk_disable_unprepare(sport->clk_per);
21359768a37cSFrancesco Dolcini 	clk_disable_unprepare(sport->clk_ipg);
21369768a37cSFrancesco Dolcini 
21379768a37cSFrancesco Dolcini 	return 0;
21389768a37cSFrancesco Dolcini }
21399768a37cSFrancesco Dolcini 
21409d1a50a2SUwe Kleine-König static struct uart_driver imx_uart_uart_driver;
21419d1a50a2SUwe Kleine-König static struct console imx_uart_console = {
2142ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
21439d1a50a2SUwe Kleine-König 	.write		= imx_uart_console_write,
2144ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
21459d1a50a2SUwe Kleine-König 	.setup		= imx_uart_console_setup,
21469768a37cSFrancesco Dolcini 	.exit		= imx_uart_console_exit,
2147ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
2148ab4382d2SGreg Kroah-Hartman 	.index		= -1,
21499d1a50a2SUwe Kleine-König 	.data		= &imx_uart_uart_driver,
2150ab4382d2SGreg Kroah-Hartman };
2151ab4382d2SGreg Kroah-Hartman 
21529d1a50a2SUwe Kleine-König #define IMX_CONSOLE	&imx_uart_console
2153913c6c0eSLucas Stach 
2154ab4382d2SGreg Kroah-Hartman #else
2155ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
2156ab4382d2SGreg Kroah-Hartman #endif
2157ab4382d2SGreg Kroah-Hartman 
21589d1a50a2SUwe Kleine-König static struct uart_driver imx_uart_uart_driver = {
2159ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
2160ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
2161ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
2162ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
2163ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
21649d1a50a2SUwe Kleine-König 	.nr             = ARRAY_SIZE(imx_uart_ports),
2165ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
2166ab4382d2SGreg Kroah-Hartman };
2167ab4382d2SGreg Kroah-Hartman 
2168bd78ecd6SAhmad Fatoum static enum hrtimer_restart imx_trigger_start_tx(struct hrtimer *t)
2169cb1a6092SUwe Kleine-König {
2170bd78ecd6SAhmad Fatoum 	struct imx_port *sport = container_of(t, struct imx_port, trigger_start_tx);
2171cb1a6092SUwe Kleine-König 	unsigned long flags;
2172cb1a6092SUwe Kleine-König 
2173cb1a6092SUwe Kleine-König 	spin_lock_irqsave(&sport->port.lock, flags);
2174cb1a6092SUwe Kleine-König 	if (sport->tx_state == WAIT_AFTER_RTS)
2175cb1a6092SUwe Kleine-König 		imx_uart_start_tx(&sport->port);
2176cb1a6092SUwe Kleine-König 	spin_unlock_irqrestore(&sport->port.lock, flags);
2177bd78ecd6SAhmad Fatoum 
2178bd78ecd6SAhmad Fatoum 	return HRTIMER_NORESTART;
2179cb1a6092SUwe Kleine-König }
2180cb1a6092SUwe Kleine-König 
2181bd78ecd6SAhmad Fatoum static enum hrtimer_restart imx_trigger_stop_tx(struct hrtimer *t)
2182cb1a6092SUwe Kleine-König {
2183bd78ecd6SAhmad Fatoum 	struct imx_port *sport = container_of(t, struct imx_port, trigger_stop_tx);
2184cb1a6092SUwe Kleine-König 	unsigned long flags;
2185cb1a6092SUwe Kleine-König 
2186cb1a6092SUwe Kleine-König 	spin_lock_irqsave(&sport->port.lock, flags);
2187cb1a6092SUwe Kleine-König 	if (sport->tx_state == WAIT_AFTER_SEND)
2188cb1a6092SUwe Kleine-König 		imx_uart_stop_tx(&sport->port);
2189cb1a6092SUwe Kleine-König 	spin_unlock_irqrestore(&sport->port.lock, flags);
2190bd78ecd6SAhmad Fatoum 
2191bd78ecd6SAhmad Fatoum 	return HRTIMER_NORESTART;
2192cb1a6092SUwe Kleine-König }
2193cb1a6092SUwe Kleine-König 
219400d7a00eSIlpo Järvinen static const struct serial_rs485 imx_no_rs485 = {};	/* No RS485 if no RTS */
219500d7a00eSIlpo Järvinen static const struct serial_rs485 imx_rs485_supported = {
219600d7a00eSIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
219700d7a00eSIlpo Järvinen 		 SER_RS485_RX_DURING_TX,
219800d7a00eSIlpo Järvinen 	.delay_rts_before_send = 1,
219900d7a00eSIlpo Järvinen 	.delay_rts_after_send = 1,
220000d7a00eSIlpo Järvinen };
220100d7a00eSIlpo Järvinen 
2202db0a196bSFabien Lahoudere /* Default RX DMA buffer configuration */
2203db0a196bSFabien Lahoudere #define RX_DMA_PERIODS		16
2204db0a196bSFabien Lahoudere #define RX_DMA_PERIOD_LEN	(PAGE_SIZE / 4)
2205db0a196bSFabien Lahoudere 
22069d1a50a2SUwe Kleine-König static int imx_uart_probe(struct platform_device *pdev)
2207ab4382d2SGreg Kroah-Hartman {
22084661f46eSFabio Estevam 	struct device_node *np = pdev->dev.of_node;
2209ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
2210ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
2211db0a196bSFabien Lahoudere 	u32 dma_buf_conf[2];
22124444dcf1SUwe Kleine-König 	int ret = 0;
22134444dcf1SUwe Kleine-König 	u32 ucr1;
2214ab4382d2SGreg Kroah-Hartman 	struct resource *res;
2215842633bdSUwe Kleine-König 	int txirq, rxirq, rtsirq;
2216ab4382d2SGreg Kroah-Hartman 
221742d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2218ab4382d2SGreg Kroah-Hartman 	if (!sport)
2219ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
2220ab4382d2SGreg Kroah-Hartman 
22214661f46eSFabio Estevam 	sport->devdata = of_device_get_match_data(&pdev->dev);
22224661f46eSFabio Estevam 
22234661f46eSFabio Estevam 	ret = of_alias_get_id(np, "serial");
22244661f46eSFabio Estevam 	if (ret < 0) {
22254661f46eSFabio Estevam 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
222642d34191SSachin Kamat 		return ret;
22274661f46eSFabio Estevam 	}
22284661f46eSFabio Estevam 	sport->port.line = ret;
22294661f46eSFabio Estevam 
22304661f46eSFabio Estevam 	if (of_get_property(np, "uart-has-rtscts", NULL) ||
22314661f46eSFabio Estevam 	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
22324661f46eSFabio Estevam 		sport->have_rtscts = 1;
22334661f46eSFabio Estevam 
22344661f46eSFabio Estevam 	if (of_get_property(np, "fsl,dte-mode", NULL))
22354661f46eSFabio Estevam 		sport->dte_mode = 1;
22364661f46eSFabio Estevam 
22374661f46eSFabio Estevam 	if (of_get_property(np, "rts-gpios", NULL))
22384661f46eSFabio Estevam 		sport->have_rtsgpio = 1;
22394661f46eSFabio Estevam 
22404661f46eSFabio Estevam 	if (of_get_property(np, "fsl,inverted-tx", NULL))
22414661f46eSFabio Estevam 		sport->inverted_tx = 1;
22424661f46eSFabio Estevam 
22434661f46eSFabio Estevam 	if (of_get_property(np, "fsl,inverted-rx", NULL))
22444661f46eSFabio Estevam 		sport->inverted_rx = 1;
224522698aa2SShawn Guo 
2246db0a196bSFabien Lahoudere 	if (!of_property_read_u32_array(np, "fsl,dma-info", dma_buf_conf, 2)) {
2247db0a196bSFabien Lahoudere 		sport->rx_period_length = dma_buf_conf[0];
2248db0a196bSFabien Lahoudere 		sport->rx_periods = dma_buf_conf[1];
2249db0a196bSFabien Lahoudere 	} else {
2250db0a196bSFabien Lahoudere 		sport->rx_period_length = RX_DMA_PERIOD_LEN;
2251db0a196bSFabien Lahoudere 		sport->rx_periods = RX_DMA_PERIODS;
2252db0a196bSFabien Lahoudere 	}
2253db0a196bSFabien Lahoudere 
22549d1a50a2SUwe Kleine-König 	if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
225556734448SGeert Uytterhoeven 		dev_err(&pdev->dev, "serial%d out of range\n",
225656734448SGeert Uytterhoeven 			sport->port.line);
225756734448SGeert Uytterhoeven 		return -EINVAL;
225856734448SGeert Uytterhoeven 	}
225956734448SGeert Uytterhoeven 
2260ab4382d2SGreg Kroah-Hartman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2261da82f997SAlexander Shiyan 	base = devm_ioremap_resource(&pdev->dev, res);
2262da82f997SAlexander Shiyan 	if (IS_ERR(base))
2263da82f997SAlexander Shiyan 		return PTR_ERR(base);
2264ab4382d2SGreg Kroah-Hartman 
2265842633bdSUwe Kleine-König 	rxirq = platform_get_irq(pdev, 0);
2266aa49d8e8SAnson Huang 	if (rxirq < 0)
2267aa49d8e8SAnson Huang 		return rxirq;
226831a8d8faSAnson Huang 	txirq = platform_get_irq_optional(pdev, 1);
226931a8d8faSAnson Huang 	rtsirq = platform_get_irq_optional(pdev, 2);
2270842633bdSUwe Kleine-König 
2271ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
2272ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
2273ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
22745b109564SZheng Yongjun 	sport->port.type = PORT_IMX;
2275ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
2276842633bdSUwe Kleine-König 	sport->port.irq = rxirq;
2277ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
2278aa3479d2SDmitry Safonov 	sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE);
22799d1a50a2SUwe Kleine-König 	sport->port.ops = &imx_uart_pops;
22809d1a50a2SUwe Kleine-König 	sport->port.rs485_config = imx_uart_rs485_config;
228100d7a00eSIlpo Järvinen 	/* RTS is required to control the RS485 transmitter */
228200d7a00eSIlpo Järvinen 	if (sport->have_rtscts || sport->have_rtsgpio)
22830139da50SIlpo Järvinen 		sport->port.rs485_supported = imx_rs485_supported;
228400d7a00eSIlpo Järvinen 	else
22850139da50SIlpo Järvinen 		sport->port.rs485_supported = imx_no_rs485;
2286ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
22879d1a50a2SUwe Kleine-König 	timer_setup(&sport->timer, imx_uart_timeout, 0);
2288ab4382d2SGreg Kroah-Hartman 
228958362d5bSUwe Kleine-König 	sport->gpios = mctrl_gpio_init(&sport->port, 0);
229058362d5bSUwe Kleine-König 	if (IS_ERR(sport->gpios))
229158362d5bSUwe Kleine-König 		return PTR_ERR(sport->gpios);
229258362d5bSUwe Kleine-König 
22933a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
22943a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
22953a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
2296833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
229742d34191SSachin Kamat 		return ret;
2298ab4382d2SGreg Kroah-Hartman 	}
2299ab4382d2SGreg Kroah-Hartman 
23003a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
23013a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
23023a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
2303833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
230442d34191SSachin Kamat 		return ret;
23053a9465faSSascha Hauer 	}
23063a9465faSSascha Hauer 
23073a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
2308ab4382d2SGreg Kroah-Hartman 
23098a61f0c7SFabio Estevam 	/* For register access, we only need to enable the ipg clock. */
23108a61f0c7SFabio Estevam 	ret = clk_prepare_enable(sport->clk_ipg);
23111e512d45SUwe Kleine-König 	if (ret) {
23121e512d45SUwe Kleine-König 		dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
23138a61f0c7SFabio Estevam 		return ret;
23141e512d45SUwe Kleine-König 	}
23158a61f0c7SFabio Estevam 
23163a0ab62fSUwe Kleine-König 	/* initialize shadow register values */
23173a0ab62fSUwe Kleine-König 	sport->ucr1 = readl(sport->port.membase + UCR1);
23183a0ab62fSUwe Kleine-König 	sport->ucr2 = readl(sport->port.membase + UCR2);
23193a0ab62fSUwe Kleine-König 	sport->ucr3 = readl(sport->port.membase + UCR3);
23203a0ab62fSUwe Kleine-König 	sport->ucr4 = readl(sport->port.membase + UCR4);
23213a0ab62fSUwe Kleine-König 	sport->ufcr = readl(sport->port.membase + UFCR);
23223a0ab62fSUwe Kleine-König 
2323c150c0f3SLukas Wunner 	ret = uart_get_rs485_mode(&sport->port);
2324c150c0f3SLukas Wunner 	if (ret) {
2325c150c0f3SLukas Wunner 		clk_disable_unprepare(sport->clk_ipg);
2326c150c0f3SLukas Wunner 		return ret;
2327c150c0f3SLukas Wunner 	}
2328743f93f8SLukas Wunner 
2329b8f3bff0SLukas Wunner 	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
23305d7f77ecSphil eichinger 	    (!sport->have_rtscts && !sport->have_rtsgpio))
2331b8f3bff0SLukas Wunner 		dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2332b8f3bff0SLukas Wunner 
23336d215f83SStefan Agner 	/*
23346d215f83SStefan Agner 	 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
23356d215f83SStefan Agner 	 * signal cannot be set low during transmission in case the
23366d215f83SStefan Agner 	 * receiver is off (limitation of the i.MX UART IP).
23376d215f83SStefan Agner 	 */
23386d215f83SStefan Agner 	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
23396d215f83SStefan Agner 	    sport->have_rtscts && !sport->have_rtsgpio &&
23406d215f83SStefan Agner 	    (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
23416d215f83SStefan Agner 	     !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
23426d215f83SStefan Agner 		dev_err(&pdev->dev,
23436d215f83SStefan Agner 			"low-active RTS not possible when receiver is off, enabling receiver\n");
23446d215f83SStefan Agner 
23458a61f0c7SFabio Estevam 	/* Disable interrupts before requesting them */
23464444dcf1SUwe Kleine-König 	ucr1 = imx_uart_readl(sport, UCR1);
23475f0e708cSYe Bin 	ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN | UCR1_RTSDEN);
23484444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr1, UCR1);
23498a61f0c7SFabio Estevam 
23509d1a50a2SUwe Kleine-König 	if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
2351e61c38d8SUwe Kleine-König 		/*
2352e61c38d8SUwe Kleine-König 		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2353e61c38d8SUwe Kleine-König 		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2354e61c38d8SUwe Kleine-König 		 * and DCD (when they are outputs) or enables the respective
2355e61c38d8SUwe Kleine-König 		 * irqs. So set this bit early, i.e. before requesting irqs.
2356e61c38d8SUwe Kleine-König 		 */
23574444dcf1SUwe Kleine-König 		u32 ufcr = imx_uart_readl(sport, UFCR);
23584444dcf1SUwe Kleine-König 		if (!(ufcr & UFCR_DCEDTE))
23594444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
2360e61c38d8SUwe Kleine-König 
2361e61c38d8SUwe Kleine-König 		/*
2362e61c38d8SUwe Kleine-König 		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2363e61c38d8SUwe Kleine-König 		 * enabled later because they cannot be cleared
2364e61c38d8SUwe Kleine-König 		 * (confirmed on i.MX25) which makes them unusable.
2365e61c38d8SUwe Kleine-König 		 */
236627c84426SUwe Kleine-König 		imx_uart_writel(sport,
236727c84426SUwe Kleine-König 				IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
236827c84426SUwe Kleine-König 				UCR3);
2369e61c38d8SUwe Kleine-König 
2370e61c38d8SUwe Kleine-König 	} else {
23714444dcf1SUwe Kleine-König 		u32 ucr3 = UCR3_DSR;
23724444dcf1SUwe Kleine-König 		u32 ufcr = imx_uart_readl(sport, UFCR);
23734444dcf1SUwe Kleine-König 		if (ufcr & UFCR_DCEDTE)
23744444dcf1SUwe Kleine-König 			imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
23756df765dcSUwe Kleine-König 
23769d1a50a2SUwe Kleine-König 		if (!imx_uart_is_imx1(sport))
23776df765dcSUwe Kleine-König 			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
237827c84426SUwe Kleine-König 		imx_uart_writel(sport, ucr3, UCR3);
2379e61c38d8SUwe Kleine-König 	}
2380e61c38d8SUwe Kleine-König 
23818a61f0c7SFabio Estevam 	clk_disable_unprepare(sport->clk_ipg);
23828a61f0c7SFabio Estevam 
2383bd78ecd6SAhmad Fatoum 	hrtimer_init(&sport->trigger_start_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2384bd78ecd6SAhmad Fatoum 	hrtimer_init(&sport->trigger_stop_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2385bd78ecd6SAhmad Fatoum 	sport->trigger_start_tx.function = imx_trigger_start_tx;
2386bd78ecd6SAhmad Fatoum 	sport->trigger_stop_tx.function = imx_trigger_stop_tx;
2387cb1a6092SUwe Kleine-König 
2388c0d1c6b0SFabio Estevam 	/*
2389c0d1c6b0SFabio Estevam 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2390c0d1c6b0SFabio Estevam 	 * chips only have one interrupt.
2391c0d1c6b0SFabio Estevam 	 */
2392842633bdSUwe Kleine-König 	if (txirq > 0) {
23939d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
2394c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
23951e512d45SUwe Kleine-König 		if (ret) {
23961e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
23971e512d45SUwe Kleine-König 				ret);
2398c0d1c6b0SFabio Estevam 			return ret;
23991e512d45SUwe Kleine-König 		}
2400c0d1c6b0SFabio Estevam 
24019d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
2402c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
24031e512d45SUwe Kleine-König 		if (ret) {
24041e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
24051e512d45SUwe Kleine-König 				ret);
2406c0d1c6b0SFabio Estevam 			return ret;
24071e512d45SUwe Kleine-König 		}
24087e620984SUwe Kleine-König 
24097e620984SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rtsirq, imx_uart_rtsint, 0,
24107e620984SUwe Kleine-König 				       dev_name(&pdev->dev), sport);
24117e620984SUwe Kleine-König 		if (ret) {
24127e620984SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request rts irq: %d\n",
24137e620984SUwe Kleine-König 				ret);
24147e620984SUwe Kleine-König 			return ret;
24157e620984SUwe Kleine-König 		}
2416c0d1c6b0SFabio Estevam 	} else {
24179d1a50a2SUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
2418c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
24191e512d45SUwe Kleine-König 		if (ret) {
24201e512d45SUwe Kleine-König 			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2421c0d1c6b0SFabio Estevam 			return ret;
2422c0d1c6b0SFabio Estevam 		}
24231e512d45SUwe Kleine-König 	}
2424c0d1c6b0SFabio Estevam 
24259d1a50a2SUwe Kleine-König 	imx_uart_ports[sport->port.line] = sport;
2426ab4382d2SGreg Kroah-Hartman 
24270a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
2428ab4382d2SGreg Kroah-Hartman 
24299d1a50a2SUwe Kleine-König 	return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
2430ab4382d2SGreg Kroah-Hartman }
2431ab4382d2SGreg Kroah-Hartman 
24329d1a50a2SUwe Kleine-König static int imx_uart_remove(struct platform_device *pdev)
2433ab4382d2SGreg Kroah-Hartman {
2434ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
2435ab4382d2SGreg Kroah-Hartman 
24369d1a50a2SUwe Kleine-König 	return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
2437ab4382d2SGreg Kroah-Hartman }
2438ab4382d2SGreg Kroah-Hartman 
24399d1a50a2SUwe Kleine-König static void imx_uart_restore_context(struct imx_port *sport)
2440c868cbb7SEduardo Valentin {
244107b5e16eSAnson Huang 	unsigned long flags;
244207b5e16eSAnson Huang 
244307b5e16eSAnson Huang 	spin_lock_irqsave(&sport->port.lock, flags);
244407b5e16eSAnson Huang 	if (!sport->context_saved) {
244507b5e16eSAnson Huang 		spin_unlock_irqrestore(&sport->port.lock, flags);
2446c868cbb7SEduardo Valentin 		return;
244707b5e16eSAnson Huang 	}
2448c868cbb7SEduardo Valentin 
244927c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[4], UFCR);
245027c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[5], UESC);
245127c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[6], UTIM);
245227c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[7], UBIR);
245327c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[8], UBMR);
245427c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
245527c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[0], UCR1);
245627c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
245727c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[2], UCR3);
245827c84426SUwe Kleine-König 	imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2459c868cbb7SEduardo Valentin 	sport->context_saved = false;
246007b5e16eSAnson Huang 	spin_unlock_irqrestore(&sport->port.lock, flags);
2461c868cbb7SEduardo Valentin }
2462c868cbb7SEduardo Valentin 
24639d1a50a2SUwe Kleine-König static void imx_uart_save_context(struct imx_port *sport)
2464c868cbb7SEduardo Valentin {
246507b5e16eSAnson Huang 	unsigned long flags;
246607b5e16eSAnson Huang 
2467c868cbb7SEduardo Valentin 	/* Save necessary regs */
246807b5e16eSAnson Huang 	spin_lock_irqsave(&sport->port.lock, flags);
246927c84426SUwe Kleine-König 	sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
247027c84426SUwe Kleine-König 	sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
247127c84426SUwe Kleine-König 	sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
247227c84426SUwe Kleine-König 	sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
247327c84426SUwe Kleine-König 	sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
247427c84426SUwe Kleine-König 	sport->saved_reg[5] = imx_uart_readl(sport, UESC);
247527c84426SUwe Kleine-König 	sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
247627c84426SUwe Kleine-König 	sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
247727c84426SUwe Kleine-König 	sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
247827c84426SUwe Kleine-König 	sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2479c868cbb7SEduardo Valentin 	sport->context_saved = true;
248007b5e16eSAnson Huang 	spin_unlock_irqrestore(&sport->port.lock, flags);
2481c868cbb7SEduardo Valentin }
2482c868cbb7SEduardo Valentin 
24839d1a50a2SUwe Kleine-König static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
2484189550b8SEduardo Valentin {
24854444dcf1SUwe Kleine-König 	u32 ucr3;
2486189550b8SEduardo Valentin 
24874444dcf1SUwe Kleine-König 	ucr3 = imx_uart_readl(sport, UCR3);
248809df0b34SMartin Kaiser 	if (on) {
248927c84426SUwe Kleine-König 		imx_uart_writel(sport, USR1_AWAKE, USR1);
24904444dcf1SUwe Kleine-König 		ucr3 |= UCR3_AWAKEN;
24914444dcf1SUwe Kleine-König 	} else {
24924444dcf1SUwe Kleine-König 		ucr3 &= ~UCR3_AWAKEN;
249309df0b34SMartin Kaiser 	}
24944444dcf1SUwe Kleine-König 	imx_uart_writel(sport, ucr3, UCR3);
2495bc85734bSEduardo Valentin 
249638b1f0fbSFabio Estevam 	if (sport->have_rtscts) {
24974444dcf1SUwe Kleine-König 		u32 ucr1 = imx_uart_readl(sport, UCR1);
2498c67643b4SFugang Duan 		if (on) {
2499c67643b4SFugang Duan 			imx_uart_writel(sport, USR1_RTSD, USR1);
25004444dcf1SUwe Kleine-König 			ucr1 |= UCR1_RTSDEN;
2501c67643b4SFugang Duan 		} else {
25024444dcf1SUwe Kleine-König 			ucr1 &= ~UCR1_RTSDEN;
2503c67643b4SFugang Duan 		}
25044444dcf1SUwe Kleine-König 		imx_uart_writel(sport, ucr1, UCR1);
2505189550b8SEduardo Valentin 	}
250638b1f0fbSFabio Estevam }
2507189550b8SEduardo Valentin 
25089d1a50a2SUwe Kleine-König static int imx_uart_suspend_noirq(struct device *dev)
250990bb6bd3SShenwei Wang {
2510a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
251190bb6bd3SShenwei Wang 
25129d1a50a2SUwe Kleine-König 	imx_uart_save_context(sport);
251390bb6bd3SShenwei Wang 
251490bb6bd3SShenwei Wang 	clk_disable(sport->clk_ipg);
251590bb6bd3SShenwei Wang 
2516fcfed1beSAnson Huang 	pinctrl_pm_select_sleep_state(dev);
2517fcfed1beSAnson Huang 
251890bb6bd3SShenwei Wang 	return 0;
251990bb6bd3SShenwei Wang }
252090bb6bd3SShenwei Wang 
25219d1a50a2SUwe Kleine-König static int imx_uart_resume_noirq(struct device *dev)
252290bb6bd3SShenwei Wang {
2523a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
252490bb6bd3SShenwei Wang 	int ret;
252590bb6bd3SShenwei Wang 
2526fcfed1beSAnson Huang 	pinctrl_pm_select_default_state(dev);
2527fcfed1beSAnson Huang 
252890bb6bd3SShenwei Wang 	ret = clk_enable(sport->clk_ipg);
252990bb6bd3SShenwei Wang 	if (ret)
253090bb6bd3SShenwei Wang 		return ret;
253190bb6bd3SShenwei Wang 
25329d1a50a2SUwe Kleine-König 	imx_uart_restore_context(sport);
253390bb6bd3SShenwei Wang 
253490bb6bd3SShenwei Wang 	return 0;
253590bb6bd3SShenwei Wang }
253690bb6bd3SShenwei Wang 
25379d1a50a2SUwe Kleine-König static int imx_uart_suspend(struct device *dev)
253890bb6bd3SShenwei Wang {
2539a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
254009df0b34SMartin Kaiser 	int ret;
254190bb6bd3SShenwei Wang 
25429d1a50a2SUwe Kleine-König 	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
254381b289ccSMaxim Yu. Osipov 	disable_irq(sport->port.irq);
254490bb6bd3SShenwei Wang 
254509df0b34SMartin Kaiser 	ret = clk_prepare_enable(sport->clk_ipg);
254609df0b34SMartin Kaiser 	if (ret)
254709df0b34SMartin Kaiser 		return ret;
254809df0b34SMartin Kaiser 
254909df0b34SMartin Kaiser 	/* enable wakeup from i.MX UART */
25509d1a50a2SUwe Kleine-König 	imx_uart_enable_wakeup(sport, true);
255109df0b34SMartin Kaiser 
255209df0b34SMartin Kaiser 	return 0;
255390bb6bd3SShenwei Wang }
255490bb6bd3SShenwei Wang 
25559d1a50a2SUwe Kleine-König static int imx_uart_resume(struct device *dev)
255690bb6bd3SShenwei Wang {
2557a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
255890bb6bd3SShenwei Wang 
255990bb6bd3SShenwei Wang 	/* disable wakeup from i.MX UART */
25609d1a50a2SUwe Kleine-König 	imx_uart_enable_wakeup(sport, false);
256190bb6bd3SShenwei Wang 
25629d1a50a2SUwe Kleine-König 	uart_resume_port(&imx_uart_uart_driver, &sport->port);
256381b289ccSMaxim Yu. Osipov 	enable_irq(sport->port.irq);
256490bb6bd3SShenwei Wang 
256509df0b34SMartin Kaiser 	clk_disable_unprepare(sport->clk_ipg);
256629add68dSMartin Fuzzey 
256790bb6bd3SShenwei Wang 	return 0;
256890bb6bd3SShenwei Wang }
256990bb6bd3SShenwei Wang 
25709d1a50a2SUwe Kleine-König static int imx_uart_freeze(struct device *dev)
257194be6d74SPhilipp Zabel {
2572a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
257394be6d74SPhilipp Zabel 
25749d1a50a2SUwe Kleine-König 	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
257594be6d74SPhilipp Zabel 
257609df0b34SMartin Kaiser 	return clk_prepare_enable(sport->clk_ipg);
257794be6d74SPhilipp Zabel }
257894be6d74SPhilipp Zabel 
25799d1a50a2SUwe Kleine-König static int imx_uart_thaw(struct device *dev)
258094be6d74SPhilipp Zabel {
2581a406c4b8SWolfram Sang 	struct imx_port *sport = dev_get_drvdata(dev);
258294be6d74SPhilipp Zabel 
25839d1a50a2SUwe Kleine-König 	uart_resume_port(&imx_uart_uart_driver, &sport->port);
258494be6d74SPhilipp Zabel 
258509df0b34SMartin Kaiser 	clk_disable_unprepare(sport->clk_ipg);
258694be6d74SPhilipp Zabel 
258794be6d74SPhilipp Zabel 	return 0;
258894be6d74SPhilipp Zabel }
258994be6d74SPhilipp Zabel 
25909d1a50a2SUwe Kleine-König static const struct dev_pm_ops imx_uart_pm_ops = {
25919d1a50a2SUwe Kleine-König 	.suspend_noirq = imx_uart_suspend_noirq,
25929d1a50a2SUwe Kleine-König 	.resume_noirq = imx_uart_resume_noirq,
25939d1a50a2SUwe Kleine-König 	.freeze_noirq = imx_uart_suspend_noirq,
25949d1a50a2SUwe Kleine-König 	.restore_noirq = imx_uart_resume_noirq,
25959d1a50a2SUwe Kleine-König 	.suspend = imx_uart_suspend,
25969d1a50a2SUwe Kleine-König 	.resume = imx_uart_resume,
25979d1a50a2SUwe Kleine-König 	.freeze = imx_uart_freeze,
25989d1a50a2SUwe Kleine-König 	.thaw = imx_uart_thaw,
25999d1a50a2SUwe Kleine-König 	.restore = imx_uart_thaw,
260090bb6bd3SShenwei Wang };
260190bb6bd3SShenwei Wang 
26029d1a50a2SUwe Kleine-König static struct platform_driver imx_uart_platform_driver = {
26039d1a50a2SUwe Kleine-König 	.probe = imx_uart_probe,
26049d1a50a2SUwe Kleine-König 	.remove = imx_uart_remove,
2605ab4382d2SGreg Kroah-Hartman 
2606ab4382d2SGreg Kroah-Hartman 	.driver = {
2607ab4382d2SGreg Kroah-Hartman 		.name = "imx-uart",
260822698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
26099d1a50a2SUwe Kleine-König 		.pm = &imx_uart_pm_ops,
2610ab4382d2SGreg Kroah-Hartman 	},
2611ab4382d2SGreg Kroah-Hartman };
2612ab4382d2SGreg Kroah-Hartman 
26139d1a50a2SUwe Kleine-König static int __init imx_uart_init(void)
2614ab4382d2SGreg Kroah-Hartman {
26159d1a50a2SUwe Kleine-König 	int ret = uart_register_driver(&imx_uart_uart_driver);
2616ab4382d2SGreg Kroah-Hartman 
2617ab4382d2SGreg Kroah-Hartman 	if (ret)
2618ab4382d2SGreg Kroah-Hartman 		return ret;
2619ab4382d2SGreg Kroah-Hartman 
26209d1a50a2SUwe Kleine-König 	ret = platform_driver_register(&imx_uart_platform_driver);
2621ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
26229d1a50a2SUwe Kleine-König 		uart_unregister_driver(&imx_uart_uart_driver);
2623ab4382d2SGreg Kroah-Hartman 
2624f227824eSUwe Kleine-König 	return ret;
2625ab4382d2SGreg Kroah-Hartman }
2626ab4382d2SGreg Kroah-Hartman 
26279d1a50a2SUwe Kleine-König static void __exit imx_uart_exit(void)
2628ab4382d2SGreg Kroah-Hartman {
26299d1a50a2SUwe Kleine-König 	platform_driver_unregister(&imx_uart_platform_driver);
26309d1a50a2SUwe Kleine-König 	uart_unregister_driver(&imx_uart_uart_driver);
2631ab4382d2SGreg Kroah-Hartman }
2632ab4382d2SGreg Kroah-Hartman 
26339d1a50a2SUwe Kleine-König module_init(imx_uart_init);
26349d1a50a2SUwe Kleine-König module_exit(imx_uart_exit);
2635ab4382d2SGreg Kroah-Hartman 
2636ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2637ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2638ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2639ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2640