xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 1ce43e58)
1ab4382d2SGreg Kroah-Hartman /*
2ab4382d2SGreg Kroah-Hartman  *  Driver for Motorola IMX serial ports
3ab4382d2SGreg Kroah-Hartman  *
4ab4382d2SGreg Kroah-Hartman  *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5ab4382d2SGreg Kroah-Hartman  *
6ab4382d2SGreg Kroah-Hartman  *  Author: Sascha Hauer <sascha@saschahauer.de>
7ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2004 Pengutronix
8ab4382d2SGreg Kroah-Hartman  *
9ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2009 emlix GmbH
10ab4382d2SGreg Kroah-Hartman  *  Author: Fabian Godehardt (added IrDA support for iMX)
11ab4382d2SGreg Kroah-Hartman  *
12ab4382d2SGreg Kroah-Hartman  * This program is free software; you can redistribute it and/or modify
13ab4382d2SGreg Kroah-Hartman  * it under the terms of the GNU General Public License as published by
14ab4382d2SGreg Kroah-Hartman  * the Free Software Foundation; either version 2 of the License, or
15ab4382d2SGreg Kroah-Hartman  * (at your option) any later version.
16ab4382d2SGreg Kroah-Hartman  *
17ab4382d2SGreg Kroah-Hartman  * This program is distributed in the hope that it will be useful,
18ab4382d2SGreg Kroah-Hartman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19ab4382d2SGreg Kroah-Hartman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20ab4382d2SGreg Kroah-Hartman  * GNU General Public License for more details.
21ab4382d2SGreg Kroah-Hartman  *
22ab4382d2SGreg Kroah-Hartman  * You should have received a copy of the GNU General Public License
23ab4382d2SGreg Kroah-Hartman  * along with this program; if not, write to the Free Software
24ab4382d2SGreg Kroah-Hartman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25ab4382d2SGreg Kroah-Hartman  *
26ab4382d2SGreg Kroah-Hartman  * [29-Mar-2005] Mike Lee
27ab4382d2SGreg Kroah-Hartman  * Added hardware handshake
28ab4382d2SGreg Kroah-Hartman  */
29ab4382d2SGreg Kroah-Hartman 
30ab4382d2SGreg Kroah-Hartman #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31ab4382d2SGreg Kroah-Hartman #define SUPPORT_SYSRQ
32ab4382d2SGreg Kroah-Hartman #endif
33ab4382d2SGreg Kroah-Hartman 
34ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
35ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
36ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
37ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
38ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
39ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
40ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
41ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
42ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
43ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
44ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
45ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
46ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
47ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
4822698aa2SShawn Guo #include <linux/of.h>
4922698aa2SShawn Guo #include <linux/of_device.h>
50e32a9f8fSSachin Kamat #include <linux/io.h>
51b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
52ab4382d2SGreg Kroah-Hartman 
53ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
5482906b13SArnd Bergmann #include <linux/platform_data/serial-imx.h>
55b4cdc8f6SHuang Shijie #include <linux/platform_data/dma-imx.h>
56ab4382d2SGreg Kroah-Hartman 
57ab4382d2SGreg Kroah-Hartman /* Register definitions */
58ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
59ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
60ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
61ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
62ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
63ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
64ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
65ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
66ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
67ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
68ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
69ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
70ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
71ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
72fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
73fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
75ab4382d2SGreg Kroah-Hartman 
76ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
77ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
78ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
79ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
80ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
81ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
82ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
8325985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
84ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
85ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
86ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
87b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
88ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
89ab4382d2SGreg Kroah-Hartman #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
90ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
91ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
92ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
93ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
94ab4382d2SGreg Kroah-Hartman #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
95fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
96b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
97ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
98ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
99ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
100ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
101ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
102ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
103ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
104ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
105ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
106ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
107ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
108ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
10901f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
110ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
111ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
112ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
113ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
114ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
115ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
116ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
117ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
118ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
119ab4382d2SGreg Kroah-Hartman #define UCR3_TIMEOUTEN	(1<<7)	/* Timeout interrupt enable */
120ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
121ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
122ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
123fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
124ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
125ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
126ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
127ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
128ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
129ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
130ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
131ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
132b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
133ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
134ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
135ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
136ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
137ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
138ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
1397be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
140ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
141ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
142ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
143ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
144ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
145ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
146ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
147ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
148ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
149ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
150ab4382d2SGreg Kroah-Hartman #define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */
151ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
152ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
153ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
154ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
155ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
156ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
157ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
158ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
159ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
160ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
161ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
162ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
163ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
164ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
165ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
166ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
167ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
168ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
169ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
170ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
171ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
172ab4382d2SGreg Kroah-Hartman 
173ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
174ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
175ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
176ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
177ab4382d2SGreg Kroah-Hartman 
178ab4382d2SGreg Kroah-Hartman /*
179ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
180ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
181ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
182ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
183ab4382d2SGreg Kroah-Hartman  */
184ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
185ab4382d2SGreg Kroah-Hartman 
186ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
187ab4382d2SGreg Kroah-Hartman 
188ab4382d2SGreg Kroah-Hartman #define UART_NR 8
189ab4382d2SGreg Kroah-Hartman 
190fe6b540aSShawn Guo /* i.mx21 type uart runs on all i.mx except i.mx1 */
191fe6b540aSShawn Guo enum imx_uart_type {
192fe6b540aSShawn Guo 	IMX1_UART,
193fe6b540aSShawn Guo 	IMX21_UART,
194a496e628SHuang Shijie 	IMX6Q_UART,
195fe6b540aSShawn Guo };
196fe6b540aSShawn Guo 
197fe6b540aSShawn Guo /* device type dependent stuff */
198fe6b540aSShawn Guo struct imx_uart_data {
199fe6b540aSShawn Guo 	unsigned uts_reg;
200fe6b540aSShawn Guo 	enum imx_uart_type devtype;
201fe6b540aSShawn Guo };
202fe6b540aSShawn Guo 
203ab4382d2SGreg Kroah-Hartman struct imx_port {
204ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
205ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
206ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
207ab4382d2SGreg Kroah-Hartman 	int			txirq, rxirq, rtsirq;
208ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
20920ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
210ab4382d2SGreg Kroah-Hartman 	unsigned int		use_irda:1;
211ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_rx:1;
212ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_tx:1;
213ab4382d2SGreg Kroah-Hartman 	unsigned short		trcv_delay; /* transceiver delay */
2143a9465faSSascha Hauer 	struct clk		*clk_ipg;
2153a9465faSSascha Hauer 	struct clk		*clk_per;
2167d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
217b4cdc8f6SHuang Shijie 
218b4cdc8f6SHuang Shijie 	/* DMA fields */
219b4cdc8f6SHuang Shijie 	unsigned int		dma_is_inited:1;
220b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
221b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
222b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
223b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
224b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
225b4cdc8f6SHuang Shijie 	void			*rx_buf;
226b4cdc8f6SHuang Shijie 	unsigned int		rx_bytes, tx_bytes;
227b4cdc8f6SHuang Shijie 	struct work_struct	tsk_dma_rx, tsk_dma_tx;
228b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
229b4cdc8f6SHuang Shijie 	wait_queue_head_t	dma_wait;
230ab4382d2SGreg Kroah-Hartman };
231ab4382d2SGreg Kroah-Hartman 
2320ad5a814SDirk Behme struct imx_port_ucrs {
2330ad5a814SDirk Behme 	unsigned int	ucr1;
2340ad5a814SDirk Behme 	unsigned int	ucr2;
2350ad5a814SDirk Behme 	unsigned int	ucr3;
2360ad5a814SDirk Behme };
2370ad5a814SDirk Behme 
238ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_IRDA
239ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	((sport)->use_irda)
240ab4382d2SGreg Kroah-Hartman #else
241ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	(0)
242ab4382d2SGreg Kroah-Hartman #endif
243ab4382d2SGreg Kroah-Hartman 
244fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
245fe6b540aSShawn Guo 	[IMX1_UART] = {
246fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
247fe6b540aSShawn Guo 		.devtype = IMX1_UART,
248fe6b540aSShawn Guo 	},
249fe6b540aSShawn Guo 	[IMX21_UART] = {
250fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
251fe6b540aSShawn Guo 		.devtype = IMX21_UART,
252fe6b540aSShawn Guo 	},
253a496e628SHuang Shijie 	[IMX6Q_UART] = {
254a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
255a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
256a496e628SHuang Shijie 	},
257fe6b540aSShawn Guo };
258fe6b540aSShawn Guo 
259fe6b540aSShawn Guo static struct platform_device_id imx_uart_devtype[] = {
260fe6b540aSShawn Guo 	{
261fe6b540aSShawn Guo 		.name = "imx1-uart",
262fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
263fe6b540aSShawn Guo 	}, {
264fe6b540aSShawn Guo 		.name = "imx21-uart",
265fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
266fe6b540aSShawn Guo 	}, {
267a496e628SHuang Shijie 		.name = "imx6q-uart",
268a496e628SHuang Shijie 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
269a496e628SHuang Shijie 	}, {
270fe6b540aSShawn Guo 		/* sentinel */
271fe6b540aSShawn Guo 	}
272fe6b540aSShawn Guo };
273fe6b540aSShawn Guo MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
274fe6b540aSShawn Guo 
27522698aa2SShawn Guo static struct of_device_id imx_uart_dt_ids[] = {
276a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
27722698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
27822698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
27922698aa2SShawn Guo 	{ /* sentinel */ }
28022698aa2SShawn Guo };
28122698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
28222698aa2SShawn Guo 
283fe6b540aSShawn Guo static inline unsigned uts_reg(struct imx_port *sport)
284fe6b540aSShawn Guo {
285fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
286fe6b540aSShawn Guo }
287fe6b540aSShawn Guo 
288fe6b540aSShawn Guo static inline int is_imx1_uart(struct imx_port *sport)
289fe6b540aSShawn Guo {
290fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
291fe6b540aSShawn Guo }
292fe6b540aSShawn Guo 
293fe6b540aSShawn Guo static inline int is_imx21_uart(struct imx_port *sport)
294fe6b540aSShawn Guo {
295fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX21_UART;
296fe6b540aSShawn Guo }
297fe6b540aSShawn Guo 
298a496e628SHuang Shijie static inline int is_imx6q_uart(struct imx_port *sport)
299a496e628SHuang Shijie {
300a496e628SHuang Shijie 	return sport->devdata->devtype == IMX6Q_UART;
301a496e628SHuang Shijie }
302ab4382d2SGreg Kroah-Hartman /*
30344a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
30444a75411Sfabio.estevam@freescale.com  */
305e8bfa760SFabio Estevam #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
30644a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_save(struct uart_port *port,
30744a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
30844a75411Sfabio.estevam@freescale.com {
30944a75411Sfabio.estevam@freescale.com 	/* save control registers */
31044a75411Sfabio.estevam@freescale.com 	ucr->ucr1 = readl(port->membase + UCR1);
31144a75411Sfabio.estevam@freescale.com 	ucr->ucr2 = readl(port->membase + UCR2);
31244a75411Sfabio.estevam@freescale.com 	ucr->ucr3 = readl(port->membase + UCR3);
31344a75411Sfabio.estevam@freescale.com }
31444a75411Sfabio.estevam@freescale.com 
31544a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_restore(struct uart_port *port,
31644a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
31744a75411Sfabio.estevam@freescale.com {
31844a75411Sfabio.estevam@freescale.com 	/* restore control registers */
31944a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr1, port->membase + UCR1);
32044a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr2, port->membase + UCR2);
32144a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr3, port->membase + UCR3);
32244a75411Sfabio.estevam@freescale.com }
323e8bfa760SFabio Estevam #endif
32444a75411Sfabio.estevam@freescale.com 
32544a75411Sfabio.estevam@freescale.com /*
326ab4382d2SGreg Kroah-Hartman  * Handle any change of modem status signal since we were last called.
327ab4382d2SGreg Kroah-Hartman  */
328ab4382d2SGreg Kroah-Hartman static void imx_mctrl_check(struct imx_port *sport)
329ab4382d2SGreg Kroah-Hartman {
330ab4382d2SGreg Kroah-Hartman 	unsigned int status, changed;
331ab4382d2SGreg Kroah-Hartman 
332ab4382d2SGreg Kroah-Hartman 	status = sport->port.ops->get_mctrl(&sport->port);
333ab4382d2SGreg Kroah-Hartman 	changed = status ^ sport->old_status;
334ab4382d2SGreg Kroah-Hartman 
335ab4382d2SGreg Kroah-Hartman 	if (changed == 0)
336ab4382d2SGreg Kroah-Hartman 		return;
337ab4382d2SGreg Kroah-Hartman 
338ab4382d2SGreg Kroah-Hartman 	sport->old_status = status;
339ab4382d2SGreg Kroah-Hartman 
340ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_RI)
341ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rng++;
342ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_DSR)
343ab4382d2SGreg Kroah-Hartman 		sport->port.icount.dsr++;
344ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CAR)
345ab4382d2SGreg Kroah-Hartman 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
346ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CTS)
347ab4382d2SGreg Kroah-Hartman 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
348ab4382d2SGreg Kroah-Hartman 
349ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
350ab4382d2SGreg Kroah-Hartman }
351ab4382d2SGreg Kroah-Hartman 
352ab4382d2SGreg Kroah-Hartman /*
353ab4382d2SGreg Kroah-Hartman  * This is our per-port timeout handler, for checking the
354ab4382d2SGreg Kroah-Hartman  * modem status signals.
355ab4382d2SGreg Kroah-Hartman  */
356ab4382d2SGreg Kroah-Hartman static void imx_timeout(unsigned long data)
357ab4382d2SGreg Kroah-Hartman {
358ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)data;
359ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
360ab4382d2SGreg Kroah-Hartman 
361ab4382d2SGreg Kroah-Hartman 	if (sport->port.state) {
362ab4382d2SGreg Kroah-Hartman 		spin_lock_irqsave(&sport->port.lock, flags);
363ab4382d2SGreg Kroah-Hartman 		imx_mctrl_check(sport);
364ab4382d2SGreg Kroah-Hartman 		spin_unlock_irqrestore(&sport->port.lock, flags);
365ab4382d2SGreg Kroah-Hartman 
366ab4382d2SGreg Kroah-Hartman 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
367ab4382d2SGreg Kroah-Hartman 	}
368ab4382d2SGreg Kroah-Hartman }
369ab4382d2SGreg Kroah-Hartman 
370ab4382d2SGreg Kroah-Hartman /*
371ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
372ab4382d2SGreg Kroah-Hartman  */
373ab4382d2SGreg Kroah-Hartman static void imx_stop_tx(struct uart_port *port)
374ab4382d2SGreg Kroah-Hartman {
375ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
376ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
377ab4382d2SGreg Kroah-Hartman 
378ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
379ab4382d2SGreg Kroah-Hartman 		/* half duplex - wait for end of transmission */
380ab4382d2SGreg Kroah-Hartman 		int n = 256;
381ab4382d2SGreg Kroah-Hartman 		while ((--n > 0) &&
382ab4382d2SGreg Kroah-Hartman 		      !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
383ab4382d2SGreg Kroah-Hartman 			udelay(5);
384ab4382d2SGreg Kroah-Hartman 			barrier();
385ab4382d2SGreg Kroah-Hartman 		}
386ab4382d2SGreg Kroah-Hartman 		/*
387ab4382d2SGreg Kroah-Hartman 		 * irda transceiver - wait a bit more to avoid
388ab4382d2SGreg Kroah-Hartman 		 * cutoff, hardware dependent
389ab4382d2SGreg Kroah-Hartman 		 */
390ab4382d2SGreg Kroah-Hartman 		udelay(sport->trcv_delay);
391ab4382d2SGreg Kroah-Hartman 
392ab4382d2SGreg Kroah-Hartman 		/*
393ab4382d2SGreg Kroah-Hartman 		 * half duplex - reactivate receive mode,
394ab4382d2SGreg Kroah-Hartman 		 * flush receive pipe echo crap
395ab4382d2SGreg Kroah-Hartman 		 */
396ab4382d2SGreg Kroah-Hartman 		if (readl(sport->port.membase + USR2) & USR2_TXDC) {
397ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
398ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
399ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
400ab4382d2SGreg Kroah-Hartman 
401ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
402ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_TCEN);
403ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
404ab4382d2SGreg Kroah-Hartman 
405ab4382d2SGreg Kroah-Hartman 			while (readl(sport->port.membase + URXD0) &
406ab4382d2SGreg Kroah-Hartman 			       URXD_CHARRDY)
407ab4382d2SGreg Kroah-Hartman 				barrier();
408ab4382d2SGreg Kroah-Hartman 
409ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
410ab4382d2SGreg Kroah-Hartman 			temp |= UCR1_RRDYEN;
411ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
412ab4382d2SGreg Kroah-Hartman 
413ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
414ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_DREN;
415ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
416ab4382d2SGreg Kroah-Hartman 		}
417ab4382d2SGreg Kroah-Hartman 		return;
418ab4382d2SGreg Kroah-Hartman 	}
419ab4382d2SGreg Kroah-Hartman 
420b4cdc8f6SHuang Shijie 	/*
421b4cdc8f6SHuang Shijie 	 * We are maybe in the SMP context, so if the DMA TX thread is running
422b4cdc8f6SHuang Shijie 	 * on other cpu, we have to wait for it to finish.
423b4cdc8f6SHuang Shijie 	 */
424b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_txing)
425b4cdc8f6SHuang Shijie 		return;
426b4cdc8f6SHuang Shijie 
427ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
428ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
429ab4382d2SGreg Kroah-Hartman }
430ab4382d2SGreg Kroah-Hartman 
431ab4382d2SGreg Kroah-Hartman /*
432ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
433ab4382d2SGreg Kroah-Hartman  */
434ab4382d2SGreg Kroah-Hartman static void imx_stop_rx(struct uart_port *port)
435ab4382d2SGreg Kroah-Hartman {
436ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
437ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
438ab4382d2SGreg Kroah-Hartman 
439b4cdc8f6SHuang Shijie 	/*
440b4cdc8f6SHuang Shijie 	 * We are maybe in the SMP context, so if the DMA TX thread is running
441b4cdc8f6SHuang Shijie 	 * on other cpu, we have to wait for it to finish.
442b4cdc8f6SHuang Shijie 	 */
443b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_rxing)
444b4cdc8f6SHuang Shijie 		return;
445b4cdc8f6SHuang Shijie 
446ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
447ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
448ab4382d2SGreg Kroah-Hartman }
449ab4382d2SGreg Kroah-Hartman 
450ab4382d2SGreg Kroah-Hartman /*
451ab4382d2SGreg Kroah-Hartman  * Set the modem control timer to fire immediately.
452ab4382d2SGreg Kroah-Hartman  */
453ab4382d2SGreg Kroah-Hartman static void imx_enable_ms(struct uart_port *port)
454ab4382d2SGreg Kroah-Hartman {
455ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
456ab4382d2SGreg Kroah-Hartman 
457ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
458ab4382d2SGreg Kroah-Hartman }
459ab4382d2SGreg Kroah-Hartman 
460ab4382d2SGreg Kroah-Hartman static inline void imx_transmit_buffer(struct imx_port *sport)
461ab4382d2SGreg Kroah-Hartman {
462ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
463ab4382d2SGreg Kroah-Hartman 
464ab4382d2SGreg Kroah-Hartman 	while (!uart_circ_empty(xmit) &&
465fe6b540aSShawn Guo 			!(readl(sport->port.membase + uts_reg(sport))
466fe6b540aSShawn Guo 				& UTS_TXFULL)) {
467ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
468ab4382d2SGreg Kroah-Hartman 		 * out the port here */
469ab4382d2SGreg Kroah-Hartman 		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
470ab4382d2SGreg Kroah-Hartman 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
471ab4382d2SGreg Kroah-Hartman 		sport->port.icount.tx++;
472ab4382d2SGreg Kroah-Hartman 	}
473ab4382d2SGreg Kroah-Hartman 
474ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
475ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
476ab4382d2SGreg Kroah-Hartman 
477ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
478ab4382d2SGreg Kroah-Hartman 		imx_stop_tx(&sport->port);
479ab4382d2SGreg Kroah-Hartman }
480ab4382d2SGreg Kroah-Hartman 
481b4cdc8f6SHuang Shijie static void dma_tx_callback(void *data)
482b4cdc8f6SHuang Shijie {
483b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
484b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
485b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
486b4cdc8f6SHuang Shijie 	unsigned long flags;
487b4cdc8f6SHuang Shijie 
488b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
489b4cdc8f6SHuang Shijie 
490b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
491b4cdc8f6SHuang Shijie 
492b4cdc8f6SHuang Shijie 	/* update the stat */
493b4cdc8f6SHuang Shijie 	spin_lock_irqsave(&sport->port.lock, flags);
494b4cdc8f6SHuang Shijie 	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
495b4cdc8f6SHuang Shijie 	sport->port.icount.tx += sport->tx_bytes;
496b4cdc8f6SHuang Shijie 	spin_unlock_irqrestore(&sport->port.lock, flags);
497b4cdc8f6SHuang Shijie 
498b4cdc8f6SHuang Shijie 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
499b4cdc8f6SHuang Shijie 
500b4cdc8f6SHuang Shijie 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
501b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
502b4cdc8f6SHuang Shijie 
503b4cdc8f6SHuang Shijie 	if (waitqueue_active(&sport->dma_wait)) {
504b4cdc8f6SHuang Shijie 		wake_up(&sport->dma_wait);
505b4cdc8f6SHuang Shijie 		dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
506b4cdc8f6SHuang Shijie 		return;
507b4cdc8f6SHuang Shijie 	}
508b4cdc8f6SHuang Shijie 
509b4cdc8f6SHuang Shijie 	schedule_work(&sport->tsk_dma_tx);
510b4cdc8f6SHuang Shijie }
511b4cdc8f6SHuang Shijie 
512b4cdc8f6SHuang Shijie static void dma_tx_work(struct work_struct *w)
513b4cdc8f6SHuang Shijie {
514b4cdc8f6SHuang Shijie 	struct imx_port *sport = container_of(w, struct imx_port, tsk_dma_tx);
515b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
516b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
517b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
518b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
519b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
520b4cdc8f6SHuang Shijie 	enum dma_status status;
521b4cdc8f6SHuang Shijie 	unsigned long flags;
522b4cdc8f6SHuang Shijie 	int ret;
523b4cdc8f6SHuang Shijie 
524b4cdc8f6SHuang Shijie 	status = chan->device->device_tx_status(chan, (dma_cookie_t)0, NULL);
525b4cdc8f6SHuang Shijie 	if (DMA_IN_PROGRESS == status)
526b4cdc8f6SHuang Shijie 		return;
527b4cdc8f6SHuang Shijie 
528b4cdc8f6SHuang Shijie 	spin_lock_irqsave(&sport->port.lock, flags);
529b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
530b4cdc8f6SHuang Shijie 	if (sport->tx_bytes == 0) {
531b4cdc8f6SHuang Shijie 		spin_unlock_irqrestore(&sport->port.lock, flags);
532b4cdc8f6SHuang Shijie 		return;
533b4cdc8f6SHuang Shijie 	}
534b4cdc8f6SHuang Shijie 
535b4cdc8f6SHuang Shijie 	if (xmit->tail > xmit->head) {
536b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
537b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
538b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
539b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
540b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
541b4cdc8f6SHuang Shijie 	} else {
542b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 1;
543b4cdc8f6SHuang Shijie 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
544b4cdc8f6SHuang Shijie 	}
545b4cdc8f6SHuang Shijie 	spin_unlock_irqrestore(&sport->port.lock, flags);
546b4cdc8f6SHuang Shijie 
547b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
548b4cdc8f6SHuang Shijie 	if (ret == 0) {
549b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
550b4cdc8f6SHuang Shijie 		return;
551b4cdc8f6SHuang Shijie 	}
552b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
553b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
554b4cdc8f6SHuang Shijie 	if (!desc) {
555b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
556b4cdc8f6SHuang Shijie 		return;
557b4cdc8f6SHuang Shijie 	}
558b4cdc8f6SHuang Shijie 	desc->callback = dma_tx_callback;
559b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
560b4cdc8f6SHuang Shijie 
561b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
562b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
563b4cdc8f6SHuang Shijie 	/* fire it */
564b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
565b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
566b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
567b4cdc8f6SHuang Shijie 	return;
568b4cdc8f6SHuang Shijie }
569b4cdc8f6SHuang Shijie 
570ab4382d2SGreg Kroah-Hartman /*
571ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
572ab4382d2SGreg Kroah-Hartman  */
573ab4382d2SGreg Kroah-Hartman static void imx_start_tx(struct uart_port *port)
574ab4382d2SGreg Kroah-Hartman {
575ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
576ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
577ab4382d2SGreg Kroah-Hartman 
578ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
579ab4382d2SGreg Kroah-Hartman 		/* half duplex in IrDA mode; have to disable receive mode */
580ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
581ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR4_DREN);
582ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
583ab4382d2SGreg Kroah-Hartman 
584ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
585ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RRDYEN);
586ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
587ab4382d2SGreg Kroah-Hartman 	}
588f1f836e4SAlexander Stein 	/* Clear any pending ORE flag before enabling interrupt */
589f1f836e4SAlexander Stein 	temp = readl(sport->port.membase + USR2);
590f1f836e4SAlexander Stein 	writel(temp | USR2_ORE, sport->port.membase + USR2);
591f1f836e4SAlexander Stein 
592f1f836e4SAlexander Stein 	temp = readl(sport->port.membase + UCR4);
593f1f836e4SAlexander Stein 	temp |= UCR4_OREN;
594f1f836e4SAlexander Stein 	writel(temp, sport->port.membase + UCR4);
595ab4382d2SGreg Kroah-Hartman 
596b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
597ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
598ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
599b4cdc8f6SHuang Shijie 	}
600ab4382d2SGreg Kroah-Hartman 
601ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
602ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
603ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_TRDYEN;
604ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
605ab4382d2SGreg Kroah-Hartman 
606ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
607ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_TCEN;
608ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
609ab4382d2SGreg Kroah-Hartman 	}
610ab4382d2SGreg Kroah-Hartman 
611b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
612b4cdc8f6SHuang Shijie 		/*
613b4cdc8f6SHuang Shijie 		 * We may in the interrupt context, so arise a work_struct to
614b4cdc8f6SHuang Shijie 		 * do the real job.
615b4cdc8f6SHuang Shijie 		 */
616b4cdc8f6SHuang Shijie 		schedule_work(&sport->tsk_dma_tx);
617b4cdc8f6SHuang Shijie 		return;
618b4cdc8f6SHuang Shijie 	}
619b4cdc8f6SHuang Shijie 
620fe6b540aSShawn Guo 	if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
621ab4382d2SGreg Kroah-Hartman 		imx_transmit_buffer(sport);
622ab4382d2SGreg Kroah-Hartman }
623ab4382d2SGreg Kroah-Hartman 
624ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rtsint(int irq, void *dev_id)
625ab4382d2SGreg Kroah-Hartman {
626ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
6275680e941SUwe Kleine-König 	unsigned int val;
628ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
629ab4382d2SGreg Kroah-Hartman 
630ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
631ab4382d2SGreg Kroah-Hartman 
632ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
6335680e941SUwe Kleine-König 	val = readl(sport->port.membase + USR1) & USR1_RTSS;
634ab4382d2SGreg Kroah-Hartman 	uart_handle_cts_change(&sport->port, !!val);
635ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
636ab4382d2SGreg Kroah-Hartman 
637ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
638ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
639ab4382d2SGreg Kroah-Hartman }
640ab4382d2SGreg Kroah-Hartman 
641ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_txint(int irq, void *dev_id)
642ab4382d2SGreg Kroah-Hartman {
643ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
644ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
645ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
646ab4382d2SGreg Kroah-Hartman 
647ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
648699cbd67SSachin Kamat 	if (sport->port.x_char) {
649ab4382d2SGreg Kroah-Hartman 		/* Send next char */
650ab4382d2SGreg Kroah-Hartman 		writel(sport->port.x_char, sport->port.membase + URTX0);
651ab4382d2SGreg Kroah-Hartman 		goto out;
652ab4382d2SGreg Kroah-Hartman 	}
653ab4382d2SGreg Kroah-Hartman 
654ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
655ab4382d2SGreg Kroah-Hartman 		imx_stop_tx(&sport->port);
656ab4382d2SGreg Kroah-Hartman 		goto out;
657ab4382d2SGreg Kroah-Hartman 	}
658ab4382d2SGreg Kroah-Hartman 
659ab4382d2SGreg Kroah-Hartman 	imx_transmit_buffer(sport);
660ab4382d2SGreg Kroah-Hartman 
661ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
662ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
663ab4382d2SGreg Kroah-Hartman 
664ab4382d2SGreg Kroah-Hartman out:
665ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
666ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
667ab4382d2SGreg Kroah-Hartman }
668ab4382d2SGreg Kroah-Hartman 
669ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rxint(int irq, void *dev_id)
670ab4382d2SGreg Kroah-Hartman {
671ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
672ab4382d2SGreg Kroah-Hartman 	unsigned int rx, flg, ignored = 0;
67392a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
674ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
675ab4382d2SGreg Kroah-Hartman 
676ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
677ab4382d2SGreg Kroah-Hartman 
678ab4382d2SGreg Kroah-Hartman 	while (readl(sport->port.membase + USR2) & USR2_RDR) {
679ab4382d2SGreg Kroah-Hartman 		flg = TTY_NORMAL;
680ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
681ab4382d2SGreg Kroah-Hartman 
682ab4382d2SGreg Kroah-Hartman 		rx = readl(sport->port.membase + URXD0);
683ab4382d2SGreg Kroah-Hartman 
684ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + USR2);
685ab4382d2SGreg Kroah-Hartman 		if (temp & USR2_BRCD) {
686ab4382d2SGreg Kroah-Hartman 			writel(USR2_BRCD, sport->port.membase + USR2);
687ab4382d2SGreg Kroah-Hartman 			if (uart_handle_break(&sport->port))
688ab4382d2SGreg Kroah-Hartman 				continue;
689ab4382d2SGreg Kroah-Hartman 		}
690ab4382d2SGreg Kroah-Hartman 
691ab4382d2SGreg Kroah-Hartman 		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
692ab4382d2SGreg Kroah-Hartman 			continue;
693ab4382d2SGreg Kroah-Hartman 
694019dc9eaSHui Wang 		if (unlikely(rx & URXD_ERR)) {
695019dc9eaSHui Wang 			if (rx & URXD_BRK)
696019dc9eaSHui Wang 				sport->port.icount.brk++;
697019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
698ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
699ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
700ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
701ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
702ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
703ab4382d2SGreg Kroah-Hartman 
704ab4382d2SGreg Kroah-Hartman 			if (rx & sport->port.ignore_status_mask) {
705ab4382d2SGreg Kroah-Hartman 				if (++ignored > 100)
706ab4382d2SGreg Kroah-Hartman 					goto out;
707ab4382d2SGreg Kroah-Hartman 				continue;
708ab4382d2SGreg Kroah-Hartman 			}
709ab4382d2SGreg Kroah-Hartman 
710ab4382d2SGreg Kroah-Hartman 			rx &= sport->port.read_status_mask;
711ab4382d2SGreg Kroah-Hartman 
712019dc9eaSHui Wang 			if (rx & URXD_BRK)
713019dc9eaSHui Wang 				flg = TTY_BREAK;
714019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
715ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
716ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
717ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
718ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
719ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
720ab4382d2SGreg Kroah-Hartman 
721ab4382d2SGreg Kroah-Hartman #ifdef SUPPORT_SYSRQ
722ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
723ab4382d2SGreg Kroah-Hartman #endif
724ab4382d2SGreg Kroah-Hartman 		}
725ab4382d2SGreg Kroah-Hartman 
72692a19f9cSJiri Slaby 		tty_insert_flip_char(port, rx, flg);
727ab4382d2SGreg Kroah-Hartman 	}
728ab4382d2SGreg Kroah-Hartman 
729ab4382d2SGreg Kroah-Hartman out:
730ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
7312e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
732ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
733ab4382d2SGreg Kroah-Hartman }
734ab4382d2SGreg Kroah-Hartman 
735b4cdc8f6SHuang Shijie /*
736b4cdc8f6SHuang Shijie  * If the RXFIFO is filled with some data, and then we
737b4cdc8f6SHuang Shijie  * arise a DMA operation to receive them.
738b4cdc8f6SHuang Shijie  */
739b4cdc8f6SHuang Shijie static void imx_dma_rxint(struct imx_port *sport)
740b4cdc8f6SHuang Shijie {
741b4cdc8f6SHuang Shijie 	unsigned long temp;
742b4cdc8f6SHuang Shijie 
743b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + USR2);
744b4cdc8f6SHuang Shijie 	if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
745b4cdc8f6SHuang Shijie 		sport->dma_is_rxing = 1;
746b4cdc8f6SHuang Shijie 
747b4cdc8f6SHuang Shijie 		/* disable the `Recerver Ready Interrrupt` */
748b4cdc8f6SHuang Shijie 		temp = readl(sport->port.membase + UCR1);
749b4cdc8f6SHuang Shijie 		temp &= ~(UCR1_RRDYEN);
750b4cdc8f6SHuang Shijie 		writel(temp, sport->port.membase + UCR1);
751b4cdc8f6SHuang Shijie 
752b4cdc8f6SHuang Shijie 		/* tell the DMA to receive the data. */
753b4cdc8f6SHuang Shijie 		schedule_work(&sport->tsk_dma_rx);
754b4cdc8f6SHuang Shijie 	}
755b4cdc8f6SHuang Shijie }
756b4cdc8f6SHuang Shijie 
757ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_int(int irq, void *dev_id)
758ab4382d2SGreg Kroah-Hartman {
759ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
760ab4382d2SGreg Kroah-Hartman 	unsigned int sts;
761f1f836e4SAlexander Stein 	unsigned int sts2;
762ab4382d2SGreg Kroah-Hartman 
763ab4382d2SGreg Kroah-Hartman 	sts = readl(sport->port.membase + USR1);
764ab4382d2SGreg Kroah-Hartman 
765b4cdc8f6SHuang Shijie 	if (sts & USR1_RRDY) {
766b4cdc8f6SHuang Shijie 		if (sport->dma_is_enabled)
767b4cdc8f6SHuang Shijie 			imx_dma_rxint(sport);
768b4cdc8f6SHuang Shijie 		else
769ab4382d2SGreg Kroah-Hartman 			imx_rxint(irq, dev_id);
770b4cdc8f6SHuang Shijie 	}
771ab4382d2SGreg Kroah-Hartman 
772ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_TRDY &&
773ab4382d2SGreg Kroah-Hartman 			readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
774ab4382d2SGreg Kroah-Hartman 		imx_txint(irq, dev_id);
775ab4382d2SGreg Kroah-Hartman 
776ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_RTSD)
777ab4382d2SGreg Kroah-Hartman 		imx_rtsint(irq, dev_id);
778ab4382d2SGreg Kroah-Hartman 
779db1a9b55SFabio Estevam 	if (sts & USR1_AWAKE)
780db1a9b55SFabio Estevam 		writel(USR1_AWAKE, sport->port.membase + USR1);
781db1a9b55SFabio Estevam 
782f1f836e4SAlexander Stein 	sts2 = readl(sport->port.membase + USR2);
783f1f836e4SAlexander Stein 	if (sts2 & USR2_ORE) {
784f1f836e4SAlexander Stein 		dev_err(sport->port.dev, "Rx FIFO overrun\n");
785f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
786f1f836e4SAlexander Stein 		writel(sts2 | USR2_ORE, sport->port.membase + USR2);
787f1f836e4SAlexander Stein 	}
788f1f836e4SAlexander Stein 
789ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
790ab4382d2SGreg Kroah-Hartman }
791ab4382d2SGreg Kroah-Hartman 
792ab4382d2SGreg Kroah-Hartman /*
793ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
794ab4382d2SGreg Kroah-Hartman  */
795ab4382d2SGreg Kroah-Hartman static unsigned int imx_tx_empty(struct uart_port *port)
796ab4382d2SGreg Kroah-Hartman {
797ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
7981ce43e58SHuang Shijie 	unsigned int ret;
799ab4382d2SGreg Kroah-Hartman 
8001ce43e58SHuang Shijie 	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
8011ce43e58SHuang Shijie 
8021ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
8031ce43e58SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_txing)
8041ce43e58SHuang Shijie 		ret = 0;
8051ce43e58SHuang Shijie 
8061ce43e58SHuang Shijie 	return ret;
807ab4382d2SGreg Kroah-Hartman }
808ab4382d2SGreg Kroah-Hartman 
809ab4382d2SGreg Kroah-Hartman /*
810ab4382d2SGreg Kroah-Hartman  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
811ab4382d2SGreg Kroah-Hartman  */
812ab4382d2SGreg Kroah-Hartman static unsigned int imx_get_mctrl(struct uart_port *port)
813ab4382d2SGreg Kroah-Hartman {
814ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
815ab4382d2SGreg Kroah-Hartman 	unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
816ab4382d2SGreg Kroah-Hartman 
817ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + USR1) & USR1_RTSS)
818ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_CTS;
819ab4382d2SGreg Kroah-Hartman 
820ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR2) & UCR2_CTS)
821ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_RTS;
822ab4382d2SGreg Kroah-Hartman 
823ab4382d2SGreg Kroah-Hartman 	return tmp;
824ab4382d2SGreg Kroah-Hartman }
825ab4382d2SGreg Kroah-Hartman 
826ab4382d2SGreg Kroah-Hartman static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
827ab4382d2SGreg Kroah-Hartman {
828ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
829ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
830ab4382d2SGreg Kroah-Hartman 
831ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
832ab4382d2SGreg Kroah-Hartman 
833ab4382d2SGreg Kroah-Hartman 	if (mctrl & TIOCM_RTS)
834b4cdc8f6SHuang Shijie 		if (!sport->dma_is_enabled)
835ab4382d2SGreg Kroah-Hartman 			temp |= UCR2_CTS;
836ab4382d2SGreg Kroah-Hartman 
837ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
838ab4382d2SGreg Kroah-Hartman }
839ab4382d2SGreg Kroah-Hartman 
840ab4382d2SGreg Kroah-Hartman /*
841ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
842ab4382d2SGreg Kroah-Hartman  */
843ab4382d2SGreg Kroah-Hartman static void imx_break_ctl(struct uart_port *port, int break_state)
844ab4382d2SGreg Kroah-Hartman {
845ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
846ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
847ab4382d2SGreg Kroah-Hartman 
848ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
849ab4382d2SGreg Kroah-Hartman 
850ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
851ab4382d2SGreg Kroah-Hartman 
852ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
853ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_SNDBRK;
854ab4382d2SGreg Kroah-Hartman 
855ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
856ab4382d2SGreg Kroah-Hartman 
857ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
858ab4382d2SGreg Kroah-Hartman }
859ab4382d2SGreg Kroah-Hartman 
860ab4382d2SGreg Kroah-Hartman #define TXTL 2 /* reset default */
861ab4382d2SGreg Kroah-Hartman #define RXTL 1 /* reset default */
862ab4382d2SGreg Kroah-Hartman 
863ab4382d2SGreg Kroah-Hartman static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
864ab4382d2SGreg Kroah-Hartman {
865ab4382d2SGreg Kroah-Hartman 	unsigned int val;
866ab4382d2SGreg Kroah-Hartman 
8677be0670fSDirk Behme 	/* set receiver / transmitter trigger level */
8687be0670fSDirk Behme 	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
8697be0670fSDirk Behme 	val |= TXTL << UFCR_TXTL_SHF | RXTL;
870ab4382d2SGreg Kroah-Hartman 	writel(val, sport->port.membase + UFCR);
871ab4382d2SGreg Kroah-Hartman 	return 0;
872ab4382d2SGreg Kroah-Hartman }
873ab4382d2SGreg Kroah-Hartman 
874b4cdc8f6SHuang Shijie #define RX_BUF_SIZE	(PAGE_SIZE)
875b4cdc8f6SHuang Shijie static int start_rx_dma(struct imx_port *sport);
876b4cdc8f6SHuang Shijie static void dma_rx_work(struct work_struct *w)
877b4cdc8f6SHuang Shijie {
878b4cdc8f6SHuang Shijie 	struct imx_port *sport = container_of(w, struct imx_port, tsk_dma_rx);
879b4cdc8f6SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
880b4cdc8f6SHuang Shijie 
881b4cdc8f6SHuang Shijie 	if (sport->rx_bytes) {
882b4cdc8f6SHuang Shijie 		tty_insert_flip_string(port, sport->rx_buf, sport->rx_bytes);
883b4cdc8f6SHuang Shijie 		tty_flip_buffer_push(port);
884b4cdc8f6SHuang Shijie 		sport->rx_bytes = 0;
885b4cdc8f6SHuang Shijie 	}
886b4cdc8f6SHuang Shijie 
887b4cdc8f6SHuang Shijie 	if (sport->dma_is_rxing)
888b4cdc8f6SHuang Shijie 		start_rx_dma(sport);
889b4cdc8f6SHuang Shijie }
890b4cdc8f6SHuang Shijie 
891b4cdc8f6SHuang Shijie static void imx_rx_dma_done(struct imx_port *sport)
892b4cdc8f6SHuang Shijie {
893b4cdc8f6SHuang Shijie 	unsigned long temp;
894b4cdc8f6SHuang Shijie 
895b4cdc8f6SHuang Shijie 	/* Enable this interrupt when the RXFIFO is empty. */
896b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
897b4cdc8f6SHuang Shijie 	temp |= UCR1_RRDYEN;
898b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
899b4cdc8f6SHuang Shijie 
900b4cdc8f6SHuang Shijie 	sport->dma_is_rxing = 0;
901b4cdc8f6SHuang Shijie 
902b4cdc8f6SHuang Shijie 	/* Is the shutdown waiting for us? */
903b4cdc8f6SHuang Shijie 	if (waitqueue_active(&sport->dma_wait))
904b4cdc8f6SHuang Shijie 		wake_up(&sport->dma_wait);
905b4cdc8f6SHuang Shijie }
906b4cdc8f6SHuang Shijie 
907b4cdc8f6SHuang Shijie /*
908b4cdc8f6SHuang Shijie  * There are three kinds of RX DMA interrupts(such as in the MX6Q):
909b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
910b4cdc8f6SHuang Shijie  *   [2] the Aging timer expires(wait for 8 bytes long)
911b4cdc8f6SHuang Shijie  *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
912b4cdc8f6SHuang Shijie  *
913b4cdc8f6SHuang Shijie  * The [2] is trigger when a character was been sitting in the FIFO
914b4cdc8f6SHuang Shijie  * meanwhile [3] can wait for 32 bytes long when the RX line is
915b4cdc8f6SHuang Shijie  * on IDLE state and RxFIFO is empty.
916b4cdc8f6SHuang Shijie  */
917b4cdc8f6SHuang Shijie static void dma_rx_callback(void *data)
918b4cdc8f6SHuang Shijie {
919b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
920b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
921b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
922b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
923b4cdc8f6SHuang Shijie 	enum dma_status status;
924b4cdc8f6SHuang Shijie 	unsigned int count;
925b4cdc8f6SHuang Shijie 
926b4cdc8f6SHuang Shijie 	/* unmap it first */
927b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
928b4cdc8f6SHuang Shijie 
929b4cdc8f6SHuang Shijie 	status = chan->device->device_tx_status(chan, (dma_cookie_t)0, &state);
930b4cdc8f6SHuang Shijie 	count = RX_BUF_SIZE - state.residue;
931b4cdc8f6SHuang Shijie 	dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
932b4cdc8f6SHuang Shijie 
933b4cdc8f6SHuang Shijie 	if (count) {
934b4cdc8f6SHuang Shijie 		sport->rx_bytes = count;
935b4cdc8f6SHuang Shijie 		schedule_work(&sport->tsk_dma_rx);
936b4cdc8f6SHuang Shijie 	} else
937b4cdc8f6SHuang Shijie 		imx_rx_dma_done(sport);
938b4cdc8f6SHuang Shijie }
939b4cdc8f6SHuang Shijie 
940b4cdc8f6SHuang Shijie static int start_rx_dma(struct imx_port *sport)
941b4cdc8f6SHuang Shijie {
942b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
943b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
944b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
945b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
946b4cdc8f6SHuang Shijie 	int ret;
947b4cdc8f6SHuang Shijie 
948b4cdc8f6SHuang Shijie 	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
949b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
950b4cdc8f6SHuang Shijie 	if (ret == 0) {
951b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
952b4cdc8f6SHuang Shijie 		return -EINVAL;
953b4cdc8f6SHuang Shijie 	}
954b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
955b4cdc8f6SHuang Shijie 					DMA_PREP_INTERRUPT);
956b4cdc8f6SHuang Shijie 	if (!desc) {
957b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
958b4cdc8f6SHuang Shijie 		return -EINVAL;
959b4cdc8f6SHuang Shijie 	}
960b4cdc8f6SHuang Shijie 	desc->callback = dma_rx_callback;
961b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
962b4cdc8f6SHuang Shijie 
963b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
964b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
965b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
966b4cdc8f6SHuang Shijie 	return 0;
967b4cdc8f6SHuang Shijie }
968b4cdc8f6SHuang Shijie 
969b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
970b4cdc8f6SHuang Shijie {
971b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
972b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
973b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
974b4cdc8f6SHuang Shijie 
975b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
976b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
977b4cdc8f6SHuang Shijie 	}
978b4cdc8f6SHuang Shijie 
979b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
980b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
981b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
982b4cdc8f6SHuang Shijie 	}
983b4cdc8f6SHuang Shijie 
984b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 0;
985b4cdc8f6SHuang Shijie }
986b4cdc8f6SHuang Shijie 
987b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
988b4cdc8f6SHuang Shijie {
989b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
990b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
991b4cdc8f6SHuang Shijie 	int ret;
992b4cdc8f6SHuang Shijie 
993b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
994b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
995b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
996b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
997b4cdc8f6SHuang Shijie 		ret = -EINVAL;
998b4cdc8f6SHuang Shijie 		goto err;
999b4cdc8f6SHuang Shijie 	}
1000b4cdc8f6SHuang Shijie 
1001b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1002b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1003b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1004b4cdc8f6SHuang Shijie 	slave_config.src_maxburst = RXTL;
1005b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1006b4cdc8f6SHuang Shijie 	if (ret) {
1007b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1008b4cdc8f6SHuang Shijie 		goto err;
1009b4cdc8f6SHuang Shijie 	}
1010b4cdc8f6SHuang Shijie 
1011b4cdc8f6SHuang Shijie 	sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1012b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1013b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot alloc DMA buffer.\n");
1014b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1015b4cdc8f6SHuang Shijie 		goto err;
1016b4cdc8f6SHuang Shijie 	}
1017b4cdc8f6SHuang Shijie 	sport->rx_bytes = 0;
1018b4cdc8f6SHuang Shijie 
1019b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1020b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1021b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1022b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1023b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1024b4cdc8f6SHuang Shijie 		goto err;
1025b4cdc8f6SHuang Shijie 	}
1026b4cdc8f6SHuang Shijie 
1027b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1028b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1029b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1030b4cdc8f6SHuang Shijie 	slave_config.dst_maxburst = TXTL;
1031b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1032b4cdc8f6SHuang Shijie 	if (ret) {
1033b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1034b4cdc8f6SHuang Shijie 		goto err;
1035b4cdc8f6SHuang Shijie 	}
1036b4cdc8f6SHuang Shijie 
1037b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 1;
1038b4cdc8f6SHuang Shijie 
1039b4cdc8f6SHuang Shijie 	return 0;
1040b4cdc8f6SHuang Shijie err:
1041b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1042b4cdc8f6SHuang Shijie 	return ret;
1043b4cdc8f6SHuang Shijie }
1044b4cdc8f6SHuang Shijie 
1045b4cdc8f6SHuang Shijie static void imx_enable_dma(struct imx_port *sport)
1046b4cdc8f6SHuang Shijie {
1047b4cdc8f6SHuang Shijie 	unsigned long temp;
1048b4cdc8f6SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
1049b4cdc8f6SHuang Shijie 
1050b4cdc8f6SHuang Shijie 	port->low_latency = 1;
1051b4cdc8f6SHuang Shijie 	INIT_WORK(&sport->tsk_dma_tx, dma_tx_work);
1052b4cdc8f6SHuang Shijie 	INIT_WORK(&sport->tsk_dma_rx, dma_rx_work);
1053b4cdc8f6SHuang Shijie 	init_waitqueue_head(&sport->dma_wait);
1054b4cdc8f6SHuang Shijie 
1055b4cdc8f6SHuang Shijie 	/* set UCR1 */
1056b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1057b4cdc8f6SHuang Shijie 	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1058b4cdc8f6SHuang Shijie 		/* wait for 32 idle frames for IDDMA interrupt */
1059b4cdc8f6SHuang Shijie 		UCR1_ICD_REG(3);
1060b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1061b4cdc8f6SHuang Shijie 
1062b4cdc8f6SHuang Shijie 	/* set UCR4 */
1063b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1064b4cdc8f6SHuang Shijie 	temp |= UCR4_IDDMAEN;
1065b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1066b4cdc8f6SHuang Shijie 
1067b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1068b4cdc8f6SHuang Shijie }
1069b4cdc8f6SHuang Shijie 
1070b4cdc8f6SHuang Shijie static void imx_disable_dma(struct imx_port *sport)
1071b4cdc8f6SHuang Shijie {
1072b4cdc8f6SHuang Shijie 	unsigned long temp;
1073b4cdc8f6SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
1074b4cdc8f6SHuang Shijie 
1075b4cdc8f6SHuang Shijie 	/* clear UCR1 */
1076b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1077b4cdc8f6SHuang Shijie 	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1078b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1079b4cdc8f6SHuang Shijie 
1080b4cdc8f6SHuang Shijie 	/* clear UCR2 */
1081b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR2);
1082b4cdc8f6SHuang Shijie 	temp &= ~(UCR2_CTSC | UCR2_CTS);
1083b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR2);
1084b4cdc8f6SHuang Shijie 
1085b4cdc8f6SHuang Shijie 	/* clear UCR4 */
1086b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1087b4cdc8f6SHuang Shijie 	temp &= ~UCR4_IDDMAEN;
1088b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1089b4cdc8f6SHuang Shijie 
1090b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1091b4cdc8f6SHuang Shijie 	port->low_latency = 0;
1092b4cdc8f6SHuang Shijie }
1093b4cdc8f6SHuang Shijie 
1094ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1095ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1096ab4382d2SGreg Kroah-Hartman 
1097ab4382d2SGreg Kroah-Hartman static int imx_startup(struct uart_port *port)
1098ab4382d2SGreg Kroah-Hartman {
1099ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1100ab4382d2SGreg Kroah-Hartman 	int retval;
1101ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
1102ab4382d2SGreg Kroah-Hartman 
110328eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
110428eb4274SHuang Shijie 	if (retval)
110528eb4274SHuang Shijie 		goto error_out1;
110628eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
11070c375501SHuang Shijie 	if (retval) {
11080c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
110928eb4274SHuang Shijie 		goto error_out1;
11100c375501SHuang Shijie 	}
111128eb4274SHuang Shijie 
1112ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1113ab4382d2SGreg Kroah-Hartman 
1114ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1115ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1116ab4382d2SGreg Kroah-Hartman 	 */
1117ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR4);
1118ab4382d2SGreg Kroah-Hartman 
1119ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1120ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_IRSC;
1121ab4382d2SGreg Kroah-Hartman 
1122ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
1123ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1124ab4382d2SGreg Kroah-Hartman 	temp |= CTSTL << UCR4_CTSTL_SHF;
1125ab4382d2SGreg Kroah-Hartman 
1126ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
1127ab4382d2SGreg Kroah-Hartman 
1128ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1129ab4382d2SGreg Kroah-Hartman 		/* reset fifo's and state machines */
1130ab4382d2SGreg Kroah-Hartman 		int i = 100;
1131ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR2);
1132ab4382d2SGreg Kroah-Hartman 		temp &= ~UCR2_SRST;
1133ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR2);
1134ab4382d2SGreg Kroah-Hartman 		while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
1135ab4382d2SGreg Kroah-Hartman 		    (--i > 0)) {
1136ab4382d2SGreg Kroah-Hartman 			udelay(1);
1137ab4382d2SGreg Kroah-Hartman 		}
1138ab4382d2SGreg Kroah-Hartman 	}
1139ab4382d2SGreg Kroah-Hartman 
1140ab4382d2SGreg Kroah-Hartman 	/*
1141ab4382d2SGreg Kroah-Hartman 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1142ab4382d2SGreg Kroah-Hartman 	 * chips only have one interrupt.
1143ab4382d2SGreg Kroah-Hartman 	 */
1144ab4382d2SGreg Kroah-Hartman 	if (sport->txirq > 0) {
1145ab4382d2SGreg Kroah-Hartman 		retval = request_irq(sport->rxirq, imx_rxint, 0,
1146ab4382d2SGreg Kroah-Hartman 				DRIVER_NAME, sport);
1147ab4382d2SGreg Kroah-Hartman 		if (retval)
1148ab4382d2SGreg Kroah-Hartman 			goto error_out1;
1149ab4382d2SGreg Kroah-Hartman 
1150ab4382d2SGreg Kroah-Hartman 		retval = request_irq(sport->txirq, imx_txint, 0,
1151ab4382d2SGreg Kroah-Hartman 				DRIVER_NAME, sport);
1152ab4382d2SGreg Kroah-Hartman 		if (retval)
1153ab4382d2SGreg Kroah-Hartman 			goto error_out2;
1154ab4382d2SGreg Kroah-Hartman 
1155ab4382d2SGreg Kroah-Hartman 		/* do not use RTS IRQ on IrDA */
1156ab4382d2SGreg Kroah-Hartman 		if (!USE_IRDA(sport)) {
11571ee8f65bSShawn Guo 			retval = request_irq(sport->rtsirq, imx_rtsint, 0,
1158ab4382d2SGreg Kroah-Hartman 					DRIVER_NAME, sport);
1159ab4382d2SGreg Kroah-Hartman 			if (retval)
1160ab4382d2SGreg Kroah-Hartman 				goto error_out3;
1161ab4382d2SGreg Kroah-Hartman 		}
1162ab4382d2SGreg Kroah-Hartman 	} else {
1163ab4382d2SGreg Kroah-Hartman 		retval = request_irq(sport->port.irq, imx_int, 0,
1164ab4382d2SGreg Kroah-Hartman 				DRIVER_NAME, sport);
1165ab4382d2SGreg Kroah-Hartman 		if (retval) {
1166ab4382d2SGreg Kroah-Hartman 			free_irq(sport->port.irq, sport);
1167ab4382d2SGreg Kroah-Hartman 			goto error_out1;
1168ab4382d2SGreg Kroah-Hartman 		}
1169ab4382d2SGreg Kroah-Hartman 	}
1170ab4382d2SGreg Kroah-Hartman 
11719ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1172ab4382d2SGreg Kroah-Hartman 	/*
1173ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1174ab4382d2SGreg Kroah-Hartman 	 */
1175ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
1176ab4382d2SGreg Kroah-Hartman 
1177ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1178ab4382d2SGreg Kroah-Hartman 	temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
1179ab4382d2SGreg Kroah-Hartman 
1180ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1181ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_IREN;
1182ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RTSDEN);
1183ab4382d2SGreg Kroah-Hartman 	}
1184ab4382d2SGreg Kroah-Hartman 
1185ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
1186ab4382d2SGreg Kroah-Hartman 
1187ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1188ab4382d2SGreg Kroah-Hartman 	temp |= (UCR2_RXEN | UCR2_TXEN);
1189bff09b09SLucas Stach 	if (!sport->have_rtscts)
1190bff09b09SLucas Stach 		temp |= UCR2_IRTS;
1191ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1192ab4382d2SGreg Kroah-Hartman 
1193ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1194ab4382d2SGreg Kroah-Hartman 		/* clear RX-FIFO */
1195ab4382d2SGreg Kroah-Hartman 		int i = 64;
1196ab4382d2SGreg Kroah-Hartman 		while ((--i > 0) &&
1197ab4382d2SGreg Kroah-Hartman 			(readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
1198ab4382d2SGreg Kroah-Hartman 			barrier();
1199ab4382d2SGreg Kroah-Hartman 		}
1200ab4382d2SGreg Kroah-Hartman 	}
1201ab4382d2SGreg Kroah-Hartman 
1202a496e628SHuang Shijie 	if (!is_imx1_uart(sport)) {
1203ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1204fe6b540aSShawn Guo 		temp |= IMX21_UCR3_RXDMUXSEL;
1205ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1206ab4382d2SGreg Kroah-Hartman 	}
1207ab4382d2SGreg Kroah-Hartman 
1208ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1209ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
1210ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_rx)
1211ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_INVR;
1212ab4382d2SGreg Kroah-Hartman 		else
1213ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_INVR);
1214ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1215ab4382d2SGreg Kroah-Hartman 
1216ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1217ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_tx)
1218ab4382d2SGreg Kroah-Hartman 			temp |= UCR3_INVT;
1219ab4382d2SGreg Kroah-Hartman 		else
1220ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR3_INVT);
1221ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1222ab4382d2SGreg Kroah-Hartman 	}
1223ab4382d2SGreg Kroah-Hartman 
1224ab4382d2SGreg Kroah-Hartman 	/*
1225ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1226ab4382d2SGreg Kroah-Hartman 	 */
1227ab4382d2SGreg Kroah-Hartman 	imx_enable_ms(&sport->port);
1228ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1229ab4382d2SGreg Kroah-Hartman 
1230ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1231ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1232574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1233ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_rx = pdata->irda_inv_rx;
1234ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_tx = pdata->irda_inv_tx;
1235ab4382d2SGreg Kroah-Hartman 		sport->trcv_delay = pdata->transceiver_delay;
1236ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1237ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(1);
1238ab4382d2SGreg Kroah-Hartman 	}
1239ab4382d2SGreg Kroah-Hartman 
1240ab4382d2SGreg Kroah-Hartman 	return 0;
1241ab4382d2SGreg Kroah-Hartman 
1242ab4382d2SGreg Kroah-Hartman error_out3:
1243ab4382d2SGreg Kroah-Hartman 	if (sport->txirq)
1244ab4382d2SGreg Kroah-Hartman 		free_irq(sport->txirq, sport);
1245ab4382d2SGreg Kroah-Hartman error_out2:
1246ab4382d2SGreg Kroah-Hartman 	if (sport->rxirq)
1247ab4382d2SGreg Kroah-Hartman 		free_irq(sport->rxirq, sport);
1248ab4382d2SGreg Kroah-Hartman error_out1:
1249ab4382d2SGreg Kroah-Hartman 	return retval;
1250ab4382d2SGreg Kroah-Hartman }
1251ab4382d2SGreg Kroah-Hartman 
1252ab4382d2SGreg Kroah-Hartman static void imx_shutdown(struct uart_port *port)
1253ab4382d2SGreg Kroah-Hartman {
1254ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1255ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
12569ec1882dSXinyu Chen 	unsigned long flags;
1257ab4382d2SGreg Kroah-Hartman 
1258b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1259b4cdc8f6SHuang Shijie 		/* We have to wait for the DMA to finish. */
1260b4cdc8f6SHuang Shijie 		wait_event(sport->dma_wait,
1261b4cdc8f6SHuang Shijie 			!sport->dma_is_rxing && !sport->dma_is_txing);
1262b4cdc8f6SHuang Shijie 		imx_stop_rx(port);
1263b4cdc8f6SHuang Shijie 		imx_disable_dma(sport);
1264b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1265b4cdc8f6SHuang Shijie 	}
1266b4cdc8f6SHuang Shijie 
12679ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1268ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1269ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR2_TXEN);
1270ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
12719ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1272ab4382d2SGreg Kroah-Hartman 
1273ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1274ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1275574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1276ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1277ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(0);
1278ab4382d2SGreg Kroah-Hartman 	}
1279ab4382d2SGreg Kroah-Hartman 
1280ab4382d2SGreg Kroah-Hartman 	/*
1281ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1282ab4382d2SGreg Kroah-Hartman 	 */
1283ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1284ab4382d2SGreg Kroah-Hartman 
1285ab4382d2SGreg Kroah-Hartman 	/*
1286ab4382d2SGreg Kroah-Hartman 	 * Free the interrupts
1287ab4382d2SGreg Kroah-Hartman 	 */
1288ab4382d2SGreg Kroah-Hartman 	if (sport->txirq > 0) {
1289ab4382d2SGreg Kroah-Hartman 		if (!USE_IRDA(sport))
1290ab4382d2SGreg Kroah-Hartman 			free_irq(sport->rtsirq, sport);
1291ab4382d2SGreg Kroah-Hartman 		free_irq(sport->txirq, sport);
1292ab4382d2SGreg Kroah-Hartman 		free_irq(sport->rxirq, sport);
1293ab4382d2SGreg Kroah-Hartman 	} else
1294ab4382d2SGreg Kroah-Hartman 		free_irq(sport->port.irq, sport);
1295ab4382d2SGreg Kroah-Hartman 
1296ab4382d2SGreg Kroah-Hartman 	/*
1297ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1298ab4382d2SGreg Kroah-Hartman 	 */
1299ab4382d2SGreg Kroah-Hartman 
13009ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1301ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1302ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1303ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1304ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_IREN);
1305ab4382d2SGreg Kroah-Hartman 
1306ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
13079ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
130828eb4274SHuang Shijie 
130928eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
131028eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1311ab4382d2SGreg Kroah-Hartman }
1312ab4382d2SGreg Kroah-Hartman 
1313eb56b7edSHuang Shijie static void imx_flush_buffer(struct uart_port *port)
1314eb56b7edSHuang Shijie {
1315eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
1316eb56b7edSHuang Shijie 
1317eb56b7edSHuang Shijie 	if (sport->dma_is_enabled) {
1318eb56b7edSHuang Shijie 		sport->tx_bytes = 0;
1319eb56b7edSHuang Shijie 		dmaengine_terminate_all(sport->dma_chan_tx);
1320eb56b7edSHuang Shijie 	}
1321eb56b7edSHuang Shijie }
1322eb56b7edSHuang Shijie 
1323ab4382d2SGreg Kroah-Hartman static void
1324ab4382d2SGreg Kroah-Hartman imx_set_termios(struct uart_port *port, struct ktermios *termios,
1325ab4382d2SGreg Kroah-Hartman 		   struct ktermios *old)
1326ab4382d2SGreg Kroah-Hartman {
1327ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1328ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
1329ab4382d2SGreg Kroah-Hartman 	unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1330ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1331ab4382d2SGreg Kroah-Hartman 	unsigned int div, ufcr;
1332ab4382d2SGreg Kroah-Hartman 	unsigned long num, denom;
1333ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1334ab4382d2SGreg Kroah-Hartman 
1335ab4382d2SGreg Kroah-Hartman 	/*
1336ab4382d2SGreg Kroah-Hartman 	 * If we don't support modem control lines, don't allow
1337ab4382d2SGreg Kroah-Hartman 	 * these to be set.
1338ab4382d2SGreg Kroah-Hartman 	 */
1339ab4382d2SGreg Kroah-Hartman 	if (0) {
1340ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1341ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= CLOCAL;
1342ab4382d2SGreg Kroah-Hartman 	}
1343ab4382d2SGreg Kroah-Hartman 
1344ab4382d2SGreg Kroah-Hartman 	/*
1345ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1346ab4382d2SGreg Kroah-Hartman 	 */
1347ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1348ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1349ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1350ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1351ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1352ab4382d2SGreg Kroah-Hartman 	}
1353ab4382d2SGreg Kroah-Hartman 
1354ab4382d2SGreg Kroah-Hartman 	if ((termios->c_cflag & CSIZE) == CS8)
1355ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1356ab4382d2SGreg Kroah-Hartman 	else
1357ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_SRST | UCR2_IRTS;
1358ab4382d2SGreg Kroah-Hartman 
1359ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CRTSCTS) {
1360ab4382d2SGreg Kroah-Hartman 		if (sport->have_rtscts) {
1361ab4382d2SGreg Kroah-Hartman 			ucr2 &= ~UCR2_IRTS;
1362ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_CTSC;
1363b4cdc8f6SHuang Shijie 
1364b4cdc8f6SHuang Shijie 			/* Can we enable the DMA support? */
1365b4cdc8f6SHuang Shijie 			if (is_imx6q_uart(sport) && !uart_console(port)
1366b4cdc8f6SHuang Shijie 				&& !sport->dma_is_inited)
1367b4cdc8f6SHuang Shijie 				imx_uart_dma_init(sport);
1368ab4382d2SGreg Kroah-Hartman 		} else {
1369ab4382d2SGreg Kroah-Hartman 			termios->c_cflag &= ~CRTSCTS;
1370ab4382d2SGreg Kroah-Hartman 		}
1371ab4382d2SGreg Kroah-Hartman 	}
1372ab4382d2SGreg Kroah-Hartman 
1373ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1374ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1375ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1376ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1377ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1378ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1379ab4382d2SGreg Kroah-Hartman 	}
1380ab4382d2SGreg Kroah-Hartman 
1381995234daSEric Miao 	del_timer_sync(&sport->timer);
1382995234daSEric Miao 
1383ab4382d2SGreg Kroah-Hartman 	/*
1384ab4382d2SGreg Kroah-Hartman 	 * Ask the core to calculate the divisor for us.
1385ab4382d2SGreg Kroah-Hartman 	 */
1386ab4382d2SGreg Kroah-Hartman 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1387ab4382d2SGreg Kroah-Hartman 	quot = uart_get_divisor(port, baud);
1388ab4382d2SGreg Kroah-Hartman 
1389ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1390ab4382d2SGreg Kroah-Hartman 
1391ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1392ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1393ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1394ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1395ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1396ab4382d2SGreg Kroah-Hartman 
1397ab4382d2SGreg Kroah-Hartman 	/*
1398ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1399ab4382d2SGreg Kroah-Hartman 	 */
1400ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1401ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1402ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_PRERR;
1403ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1404ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1405ab4382d2SGreg Kroah-Hartman 		/*
1406ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1407ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1408ab4382d2SGreg Kroah-Hartman 		 */
1409ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1410ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1411ab4382d2SGreg Kroah-Hartman 	}
1412ab4382d2SGreg Kroah-Hartman 
1413ab4382d2SGreg Kroah-Hartman 	/*
1414ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1415ab4382d2SGreg Kroah-Hartman 	 */
1416ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1417ab4382d2SGreg Kroah-Hartman 
1418ab4382d2SGreg Kroah-Hartman 	/*
1419ab4382d2SGreg Kroah-Hartman 	 * disable interrupts and drain transmitter
1420ab4382d2SGreg Kroah-Hartman 	 */
1421ab4382d2SGreg Kroah-Hartman 	old_ucr1 = readl(sport->port.membase + UCR1);
1422ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1423ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR1);
1424ab4382d2SGreg Kroah-Hartman 
1425ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
1426ab4382d2SGreg Kroah-Hartman 		barrier();
1427ab4382d2SGreg Kroah-Hartman 
1428ab4382d2SGreg Kroah-Hartman 	/* then, disable everything */
1429ab4382d2SGreg Kroah-Hartman 	old_txrxen = readl(sport->port.membase + UCR2);
1430ab4382d2SGreg Kroah-Hartman 	writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
1431ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR2);
1432ab4382d2SGreg Kroah-Hartman 	old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
1433ab4382d2SGreg Kroah-Hartman 
1434ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1435ab4382d2SGreg Kroah-Hartman 		/*
1436ab4382d2SGreg Kroah-Hartman 		 * use maximum available submodule frequency to
1437ab4382d2SGreg Kroah-Hartman 		 * avoid missing short pulses due to low sampling rate
1438ab4382d2SGreg Kroah-Hartman 		 */
1439ab4382d2SGreg Kroah-Hartman 		div = 1;
1440ab4382d2SGreg Kroah-Hartman 	} else {
144109bd00f6SHubert Feurstein 		/* custom-baudrate handling */
144209bd00f6SHubert Feurstein 		div = sport->port.uartclk / (baud * 16);
144309bd00f6SHubert Feurstein 		if (baud == 38400 && quot != div)
144409bd00f6SHubert Feurstein 			baud = sport->port.uartclk / (quot * 16);
144509bd00f6SHubert Feurstein 
1446ab4382d2SGreg Kroah-Hartman 		div = sport->port.uartclk / (baud * 16);
1447ab4382d2SGreg Kroah-Hartman 		if (div > 7)
1448ab4382d2SGreg Kroah-Hartman 			div = 7;
1449ab4382d2SGreg Kroah-Hartman 		if (!div)
1450ab4382d2SGreg Kroah-Hartman 			div = 1;
1451ab4382d2SGreg Kroah-Hartman 	}
1452ab4382d2SGreg Kroah-Hartman 
1453ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1454ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1455ab4382d2SGreg Kroah-Hartman 
1456ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1457ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1458ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1459ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1460ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1461ab4382d2SGreg Kroah-Hartman 
1462ab4382d2SGreg Kroah-Hartman 	num -= 1;
1463ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1464ab4382d2SGreg Kroah-Hartman 
1465ab4382d2SGreg Kroah-Hartman 	ufcr = readl(sport->port.membase + UFCR);
1466ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
146720ff2fe6SHuang Shijie 	if (sport->dte_mode)
146820ff2fe6SHuang Shijie 		ufcr |= UFCR_DCEDTE;
1469ab4382d2SGreg Kroah-Hartman 	writel(ufcr, sport->port.membase + UFCR);
1470ab4382d2SGreg Kroah-Hartman 
1471ab4382d2SGreg Kroah-Hartman 	writel(num, sport->port.membase + UBIR);
1472ab4382d2SGreg Kroah-Hartman 	writel(denom, sport->port.membase + UBMR);
1473ab4382d2SGreg Kroah-Hartman 
1474a496e628SHuang Shijie 	if (!is_imx1_uart(sport))
1475ab4382d2SGreg Kroah-Hartman 		writel(sport->port.uartclk / div / 1000,
1476fe6b540aSShawn Guo 				sport->port.membase + IMX21_ONEMS);
1477ab4382d2SGreg Kroah-Hartman 
1478ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1, sport->port.membase + UCR1);
1479ab4382d2SGreg Kroah-Hartman 
1480ab4382d2SGreg Kroah-Hartman 	/* set the parity, stop bits and data size */
1481ab4382d2SGreg Kroah-Hartman 	writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
1482ab4382d2SGreg Kroah-Hartman 
1483ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1484ab4382d2SGreg Kroah-Hartman 		imx_enable_ms(&sport->port);
1485ab4382d2SGreg Kroah-Hartman 
1486b4cdc8f6SHuang Shijie 	if (sport->dma_is_inited && !sport->dma_is_enabled)
1487b4cdc8f6SHuang Shijie 		imx_enable_dma(sport);
1488ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1489ab4382d2SGreg Kroah-Hartman }
1490ab4382d2SGreg Kroah-Hartman 
1491ab4382d2SGreg Kroah-Hartman static const char *imx_type(struct uart_port *port)
1492ab4382d2SGreg Kroah-Hartman {
1493ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1494ab4382d2SGreg Kroah-Hartman 
1495ab4382d2SGreg Kroah-Hartman 	return sport->port.type == PORT_IMX ? "IMX" : NULL;
1496ab4382d2SGreg Kroah-Hartman }
1497ab4382d2SGreg Kroah-Hartman 
1498ab4382d2SGreg Kroah-Hartman /*
1499ab4382d2SGreg Kroah-Hartman  * Release the memory region(s) being used by 'port'.
1500ab4382d2SGreg Kroah-Hartman  */
1501ab4382d2SGreg Kroah-Hartman static void imx_release_port(struct uart_port *port)
1502ab4382d2SGreg Kroah-Hartman {
1503ab4382d2SGreg Kroah-Hartman 	struct platform_device *pdev = to_platform_device(port->dev);
1504ab4382d2SGreg Kroah-Hartman 	struct resource *mmres;
1505ab4382d2SGreg Kroah-Hartman 
1506ab4382d2SGreg Kroah-Hartman 	mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
150728f65c11SJoe Perches 	release_mem_region(mmres->start, resource_size(mmres));
1508ab4382d2SGreg Kroah-Hartman }
1509ab4382d2SGreg Kroah-Hartman 
1510ab4382d2SGreg Kroah-Hartman /*
1511ab4382d2SGreg Kroah-Hartman  * Request the memory region(s) being used by 'port'.
1512ab4382d2SGreg Kroah-Hartman  */
1513ab4382d2SGreg Kroah-Hartman static int imx_request_port(struct uart_port *port)
1514ab4382d2SGreg Kroah-Hartman {
1515ab4382d2SGreg Kroah-Hartman 	struct platform_device *pdev = to_platform_device(port->dev);
1516ab4382d2SGreg Kroah-Hartman 	struct resource *mmres;
1517ab4382d2SGreg Kroah-Hartman 	void *ret;
1518ab4382d2SGreg Kroah-Hartman 
1519ab4382d2SGreg Kroah-Hartman 	mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1520ab4382d2SGreg Kroah-Hartman 	if (!mmres)
1521ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
1522ab4382d2SGreg Kroah-Hartman 
152328f65c11SJoe Perches 	ret = request_mem_region(mmres->start, resource_size(mmres), "imx-uart");
1524ab4382d2SGreg Kroah-Hartman 
1525ab4382d2SGreg Kroah-Hartman 	return  ret ? 0 : -EBUSY;
1526ab4382d2SGreg Kroah-Hartman }
1527ab4382d2SGreg Kroah-Hartman 
1528ab4382d2SGreg Kroah-Hartman /*
1529ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1530ab4382d2SGreg Kroah-Hartman  */
1531ab4382d2SGreg Kroah-Hartman static void imx_config_port(struct uart_port *port, int flags)
1532ab4382d2SGreg Kroah-Hartman {
1533ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1534ab4382d2SGreg Kroah-Hartman 
1535ab4382d2SGreg Kroah-Hartman 	if (flags & UART_CONFIG_TYPE &&
1536ab4382d2SGreg Kroah-Hartman 	    imx_request_port(&sport->port) == 0)
1537ab4382d2SGreg Kroah-Hartman 		sport->port.type = PORT_IMX;
1538ab4382d2SGreg Kroah-Hartman }
1539ab4382d2SGreg Kroah-Hartman 
1540ab4382d2SGreg Kroah-Hartman /*
1541ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1542ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1543ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1544ab4382d2SGreg Kroah-Hartman  */
1545ab4382d2SGreg Kroah-Hartman static int
1546ab4382d2SGreg Kroah-Hartman imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1547ab4382d2SGreg Kroah-Hartman {
1548ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1549ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1550ab4382d2SGreg Kroah-Hartman 
1551ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1552ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1553ab4382d2SGreg Kroah-Hartman 	if (sport->port.irq != ser->irq)
1554ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1555ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1556ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1557ab4382d2SGreg Kroah-Hartman 	if (sport->port.uartclk / 16 != ser->baud_base)
1558ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1559a50c44ceSOlof Johansson 	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1560ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1561ab4382d2SGreg Kroah-Hartman 	if (sport->port.iobase != ser->port)
1562ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1563ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1564ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1565ab4382d2SGreg Kroah-Hartman 	return ret;
1566ab4382d2SGreg Kroah-Hartman }
1567ab4382d2SGreg Kroah-Hartman 
156801f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
156901f56abdSSaleem Abdulrasool static int imx_poll_get_char(struct uart_port *port)
157001f56abdSSaleem Abdulrasool {
157101f56abdSSaleem Abdulrasool 	struct imx_port_ucrs old_ucr;
157201f56abdSSaleem Abdulrasool 	unsigned int status;
157301f56abdSSaleem Abdulrasool 	unsigned char c;
157401f56abdSSaleem Abdulrasool 
157501f56abdSSaleem Abdulrasool 	/* save control registers */
157601f56abdSSaleem Abdulrasool 	imx_port_ucrs_save(port, &old_ucr);
157701f56abdSSaleem Abdulrasool 
157801f56abdSSaleem Abdulrasool 	/* disable interrupts */
157901f56abdSSaleem Abdulrasool 	writel(UCR1_UARTEN, port->membase + UCR1);
158001f56abdSSaleem Abdulrasool 	writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
158101f56abdSSaleem Abdulrasool 	       port->membase + UCR2);
158201f56abdSSaleem Abdulrasool 	writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
158301f56abdSSaleem Abdulrasool 	       port->membase + UCR3);
158401f56abdSSaleem Abdulrasool 
158501f56abdSSaleem Abdulrasool 	/* poll */
158601f56abdSSaleem Abdulrasool 	do {
158701f56abdSSaleem Abdulrasool 		status = readl(port->membase + USR2);
158801f56abdSSaleem Abdulrasool 	} while (~status & USR2_RDR);
158901f56abdSSaleem Abdulrasool 
159001f56abdSSaleem Abdulrasool 	/* read */
159101f56abdSSaleem Abdulrasool 	c = readl(port->membase + URXD0);
159201f56abdSSaleem Abdulrasool 
159301f56abdSSaleem Abdulrasool 	/* restore control registers */
159401f56abdSSaleem Abdulrasool 	imx_port_ucrs_restore(port, &old_ucr);
159501f56abdSSaleem Abdulrasool 
159601f56abdSSaleem Abdulrasool 	return c;
159701f56abdSSaleem Abdulrasool }
159801f56abdSSaleem Abdulrasool 
159901f56abdSSaleem Abdulrasool static void imx_poll_put_char(struct uart_port *port, unsigned char c)
160001f56abdSSaleem Abdulrasool {
160101f56abdSSaleem Abdulrasool 	struct imx_port_ucrs old_ucr;
160201f56abdSSaleem Abdulrasool 	unsigned int status;
160301f56abdSSaleem Abdulrasool 
160401f56abdSSaleem Abdulrasool 	/* save control registers */
160501f56abdSSaleem Abdulrasool 	imx_port_ucrs_save(port, &old_ucr);
160601f56abdSSaleem Abdulrasool 
160701f56abdSSaleem Abdulrasool 	/* disable interrupts */
160801f56abdSSaleem Abdulrasool 	writel(UCR1_UARTEN, port->membase + UCR1);
160901f56abdSSaleem Abdulrasool 	writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
161001f56abdSSaleem Abdulrasool 	       port->membase + UCR2);
161101f56abdSSaleem Abdulrasool 	writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
161201f56abdSSaleem Abdulrasool 	       port->membase + UCR3);
161301f56abdSSaleem Abdulrasool 
161401f56abdSSaleem Abdulrasool 	/* drain */
161501f56abdSSaleem Abdulrasool 	do {
161601f56abdSSaleem Abdulrasool 		status = readl(port->membase + USR1);
161701f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
161801f56abdSSaleem Abdulrasool 
161901f56abdSSaleem Abdulrasool 	/* write */
162001f56abdSSaleem Abdulrasool 	writel(c, port->membase + URTX0);
162101f56abdSSaleem Abdulrasool 
162201f56abdSSaleem Abdulrasool 	/* flush */
162301f56abdSSaleem Abdulrasool 	do {
162401f56abdSSaleem Abdulrasool 		status = readl(port->membase + USR2);
162501f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
162601f56abdSSaleem Abdulrasool 
162701f56abdSSaleem Abdulrasool 	/* restore control registers */
162801f56abdSSaleem Abdulrasool 	imx_port_ucrs_restore(port, &old_ucr);
162901f56abdSSaleem Abdulrasool }
163001f56abdSSaleem Abdulrasool #endif
163101f56abdSSaleem Abdulrasool 
1632ab4382d2SGreg Kroah-Hartman static struct uart_ops imx_pops = {
1633ab4382d2SGreg Kroah-Hartman 	.tx_empty	= imx_tx_empty,
1634ab4382d2SGreg Kroah-Hartman 	.set_mctrl	= imx_set_mctrl,
1635ab4382d2SGreg Kroah-Hartman 	.get_mctrl	= imx_get_mctrl,
1636ab4382d2SGreg Kroah-Hartman 	.stop_tx	= imx_stop_tx,
1637ab4382d2SGreg Kroah-Hartman 	.start_tx	= imx_start_tx,
1638ab4382d2SGreg Kroah-Hartman 	.stop_rx	= imx_stop_rx,
1639ab4382d2SGreg Kroah-Hartman 	.enable_ms	= imx_enable_ms,
1640ab4382d2SGreg Kroah-Hartman 	.break_ctl	= imx_break_ctl,
1641ab4382d2SGreg Kroah-Hartman 	.startup	= imx_startup,
1642ab4382d2SGreg Kroah-Hartman 	.shutdown	= imx_shutdown,
1643eb56b7edSHuang Shijie 	.flush_buffer	= imx_flush_buffer,
1644ab4382d2SGreg Kroah-Hartman 	.set_termios	= imx_set_termios,
1645ab4382d2SGreg Kroah-Hartman 	.type		= imx_type,
1646ab4382d2SGreg Kroah-Hartman 	.release_port	= imx_release_port,
1647ab4382d2SGreg Kroah-Hartman 	.request_port	= imx_request_port,
1648ab4382d2SGreg Kroah-Hartman 	.config_port	= imx_config_port,
1649ab4382d2SGreg Kroah-Hartman 	.verify_port	= imx_verify_port,
165001f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
165101f56abdSSaleem Abdulrasool 	.poll_get_char  = imx_poll_get_char,
165201f56abdSSaleem Abdulrasool 	.poll_put_char  = imx_poll_put_char,
165301f56abdSSaleem Abdulrasool #endif
1654ab4382d2SGreg Kroah-Hartman };
1655ab4382d2SGreg Kroah-Hartman 
1656ab4382d2SGreg Kroah-Hartman static struct imx_port *imx_ports[UART_NR];
1657ab4382d2SGreg Kroah-Hartman 
1658ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_SERIAL_IMX_CONSOLE
1659ab4382d2SGreg Kroah-Hartman static void imx_console_putchar(struct uart_port *port, int ch)
1660ab4382d2SGreg Kroah-Hartman {
1661ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1662ab4382d2SGreg Kroah-Hartman 
1663fe6b540aSShawn Guo 	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1664ab4382d2SGreg Kroah-Hartman 		barrier();
1665ab4382d2SGreg Kroah-Hartman 
1666ab4382d2SGreg Kroah-Hartman 	writel(ch, sport->port.membase + URTX0);
1667ab4382d2SGreg Kroah-Hartman }
1668ab4382d2SGreg Kroah-Hartman 
1669ab4382d2SGreg Kroah-Hartman /*
1670ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
1671ab4382d2SGreg Kroah-Hartman  */
1672ab4382d2SGreg Kroah-Hartman static void
1673ab4382d2SGreg Kroah-Hartman imx_console_write(struct console *co, const char *s, unsigned int count)
1674ab4382d2SGreg Kroah-Hartman {
1675ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = imx_ports[co->index];
16760ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
16770ad5a814SDirk Behme 	unsigned int ucr1;
1678f30e8260SShawn Guo 	unsigned long flags = 0;
1679677fe555SThomas Gleixner 	int locked = 1;
16801cf93e0dSHuang Shijie 	int retval;
16811cf93e0dSHuang Shijie 
16821cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_per);
16831cf93e0dSHuang Shijie 	if (retval)
16841cf93e0dSHuang Shijie 		return;
16851cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_ipg);
16861cf93e0dSHuang Shijie 	if (retval) {
16871cf93e0dSHuang Shijie 		clk_disable(sport->clk_per);
16881cf93e0dSHuang Shijie 		return;
16891cf93e0dSHuang Shijie 	}
16909ec1882dSXinyu Chen 
1691677fe555SThomas Gleixner 	if (sport->port.sysrq)
1692677fe555SThomas Gleixner 		locked = 0;
1693677fe555SThomas Gleixner 	else if (oops_in_progress)
1694677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
1695677fe555SThomas Gleixner 	else
16969ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
1697ab4382d2SGreg Kroah-Hartman 
1698ab4382d2SGreg Kroah-Hartman 	/*
16990ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
1700ab4382d2SGreg Kroah-Hartman 	 */
17010ad5a814SDirk Behme 	imx_port_ucrs_save(&sport->port, &old_ucr);
17020ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
1703ab4382d2SGreg Kroah-Hartman 
1704fe6b540aSShawn Guo 	if (is_imx1_uart(sport))
1705fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
1706ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
1707ab4382d2SGreg Kroah-Hartman 	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1708ab4382d2SGreg Kroah-Hartman 
1709ab4382d2SGreg Kroah-Hartman 	writel(ucr1, sport->port.membase + UCR1);
1710ab4382d2SGreg Kroah-Hartman 
17110ad5a814SDirk Behme 	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1712ab4382d2SGreg Kroah-Hartman 
1713ab4382d2SGreg Kroah-Hartman 	uart_console_write(&sport->port, s, count, imx_console_putchar);
1714ab4382d2SGreg Kroah-Hartman 
1715ab4382d2SGreg Kroah-Hartman 	/*
1716ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
17170ad5a814SDirk Behme 	 *	and restore UCR1/2/3
1718ab4382d2SGreg Kroah-Hartman 	 */
1719ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1720ab4382d2SGreg Kroah-Hartman 
17210ad5a814SDirk Behme 	imx_port_ucrs_restore(&sport->port, &old_ucr);
17229ec1882dSXinyu Chen 
1723677fe555SThomas Gleixner 	if (locked)
17249ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
17251cf93e0dSHuang Shijie 
17261cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
17271cf93e0dSHuang Shijie 	clk_disable(sport->clk_per);
1728ab4382d2SGreg Kroah-Hartman }
1729ab4382d2SGreg Kroah-Hartman 
1730ab4382d2SGreg Kroah-Hartman /*
1731ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
1732ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
1733ab4382d2SGreg Kroah-Hartman  */
1734ab4382d2SGreg Kroah-Hartman static void __init
1735ab4382d2SGreg Kroah-Hartman imx_console_get_options(struct imx_port *sport, int *baud,
1736ab4382d2SGreg Kroah-Hartman 			   int *parity, int *bits)
1737ab4382d2SGreg Kroah-Hartman {
1738ab4382d2SGreg Kroah-Hartman 
1739ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1740ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
1741ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
1742ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
1743ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
1744ab4382d2SGreg Kroah-Hartman 
1745ab4382d2SGreg Kroah-Hartman 		ucr2 = readl(sport->port.membase + UCR2);
1746ab4382d2SGreg Kroah-Hartman 
1747ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
1748ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
1749ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
1750ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
1751ab4382d2SGreg Kroah-Hartman 			else
1752ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
1753ab4382d2SGreg Kroah-Hartman 		}
1754ab4382d2SGreg Kroah-Hartman 
1755ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
1756ab4382d2SGreg Kroah-Hartman 			*bits = 8;
1757ab4382d2SGreg Kroah-Hartman 		else
1758ab4382d2SGreg Kroah-Hartman 			*bits = 7;
1759ab4382d2SGreg Kroah-Hartman 
1760ab4382d2SGreg Kroah-Hartman 		ubir = readl(sport->port.membase + UBIR) & 0xffff;
1761ab4382d2SGreg Kroah-Hartman 		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1762ab4382d2SGreg Kroah-Hartman 
1763ab4382d2SGreg Kroah-Hartman 		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1764ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
1765ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
1766ab4382d2SGreg Kroah-Hartman 		else
1767ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
1768ab4382d2SGreg Kroah-Hartman 
17693a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
1770ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
1771ab4382d2SGreg Kroah-Hartman 
1772ab4382d2SGreg Kroah-Hartman 		{	/*
1773ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
1774ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1775ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
1776ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
1777ab4382d2SGreg Kroah-Hartman 			 */
1778ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
1779ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
1780ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
1781ab4382d2SGreg Kroah-Hartman 
1782ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
1783ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
1784ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
1785ab4382d2SGreg Kroah-Hartman 		}
1786ab4382d2SGreg Kroah-Hartman 
1787ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
178850bbdba3SSachin Kamat 			pr_info("Console IMX rounded baud rate from %d to %d\n",
1789ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
1790ab4382d2SGreg Kroah-Hartman 	}
1791ab4382d2SGreg Kroah-Hartman }
1792ab4382d2SGreg Kroah-Hartman 
1793ab4382d2SGreg Kroah-Hartman static int __init
1794ab4382d2SGreg Kroah-Hartman imx_console_setup(struct console *co, char *options)
1795ab4382d2SGreg Kroah-Hartman {
1796ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1797ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
1798ab4382d2SGreg Kroah-Hartman 	int bits = 8;
1799ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
1800ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
18011cf93e0dSHuang Shijie 	int retval;
1802ab4382d2SGreg Kroah-Hartman 
1803ab4382d2SGreg Kroah-Hartman 	/*
1804ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
1805ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
1806ab4382d2SGreg Kroah-Hartman 	 * console support.
1807ab4382d2SGreg Kroah-Hartman 	 */
1808ab4382d2SGreg Kroah-Hartman 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1809ab4382d2SGreg Kroah-Hartman 		co->index = 0;
1810ab4382d2SGreg Kroah-Hartman 	sport = imx_ports[co->index];
1811ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
1812ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
1813ab4382d2SGreg Kroah-Hartman 
18141cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
18151cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
18161cf93e0dSHuang Shijie 	if (retval)
18171cf93e0dSHuang Shijie 		goto error_console;
18181cf93e0dSHuang Shijie 
1819ab4382d2SGreg Kroah-Hartman 	if (options)
1820ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1821ab4382d2SGreg Kroah-Hartman 	else
1822ab4382d2SGreg Kroah-Hartman 		imx_console_get_options(sport, &baud, &parity, &bits);
1823ab4382d2SGreg Kroah-Hartman 
1824ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1825ab4382d2SGreg Kroah-Hartman 
18261cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
18271cf93e0dSHuang Shijie 
18281cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
18291cf93e0dSHuang Shijie 	if (retval) {
18301cf93e0dSHuang Shijie 		clk_unprepare(sport->clk_ipg);
18311cf93e0dSHuang Shijie 		goto error_console;
18321cf93e0dSHuang Shijie 	}
18331cf93e0dSHuang Shijie 
18341cf93e0dSHuang Shijie 	retval = clk_prepare(sport->clk_per);
18351cf93e0dSHuang Shijie 	if (retval)
18361cf93e0dSHuang Shijie 		clk_disable_unprepare(sport->clk_ipg);
18371cf93e0dSHuang Shijie 
18381cf93e0dSHuang Shijie error_console:
18391cf93e0dSHuang Shijie 	return retval;
1840ab4382d2SGreg Kroah-Hartman }
1841ab4382d2SGreg Kroah-Hartman 
1842ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg;
1843ab4382d2SGreg Kroah-Hartman static struct console imx_console = {
1844ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
1845ab4382d2SGreg Kroah-Hartman 	.write		= imx_console_write,
1846ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
1847ab4382d2SGreg Kroah-Hartman 	.setup		= imx_console_setup,
1848ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
1849ab4382d2SGreg Kroah-Hartman 	.index		= -1,
1850ab4382d2SGreg Kroah-Hartman 	.data		= &imx_reg,
1851ab4382d2SGreg Kroah-Hartman };
1852ab4382d2SGreg Kroah-Hartman 
1853ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	&imx_console
1854ab4382d2SGreg Kroah-Hartman #else
1855ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
1856ab4382d2SGreg Kroah-Hartman #endif
1857ab4382d2SGreg Kroah-Hartman 
1858ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg = {
1859ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
1860ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
1861ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
1862ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
1863ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
1864ab4382d2SGreg Kroah-Hartman 	.nr             = ARRAY_SIZE(imx_ports),
1865ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
1866ab4382d2SGreg Kroah-Hartman };
1867ab4382d2SGreg Kroah-Hartman 
1868ab4382d2SGreg Kroah-Hartman static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
1869ab4382d2SGreg Kroah-Hartman {
1870ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1871db1a9b55SFabio Estevam 	unsigned int val;
1872db1a9b55SFabio Estevam 
1873db1a9b55SFabio Estevam 	/* enable wakeup from i.MX UART */
1874db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1875db1a9b55SFabio Estevam 	val |= UCR3_AWAKEN;
1876db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1877ab4382d2SGreg Kroah-Hartman 
1878ab4382d2SGreg Kroah-Hartman 	uart_suspend_port(&imx_reg, &sport->port);
1879ab4382d2SGreg Kroah-Hartman 
1880ab4382d2SGreg Kroah-Hartman 	return 0;
1881ab4382d2SGreg Kroah-Hartman }
1882ab4382d2SGreg Kroah-Hartman 
1883ab4382d2SGreg Kroah-Hartman static int serial_imx_resume(struct platform_device *dev)
1884ab4382d2SGreg Kroah-Hartman {
1885ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1886db1a9b55SFabio Estevam 	unsigned int val;
1887db1a9b55SFabio Estevam 
1888db1a9b55SFabio Estevam 	/* disable wakeup from i.MX UART */
1889db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1890db1a9b55SFabio Estevam 	val &= ~UCR3_AWAKEN;
1891db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1892ab4382d2SGreg Kroah-Hartman 
1893ab4382d2SGreg Kroah-Hartman 	uart_resume_port(&imx_reg, &sport->port);
1894ab4382d2SGreg Kroah-Hartman 
1895ab4382d2SGreg Kroah-Hartman 	return 0;
1896ab4382d2SGreg Kroah-Hartman }
1897ab4382d2SGreg Kroah-Hartman 
189822698aa2SShawn Guo #ifdef CONFIG_OF
189920bb8095SUwe Kleine-König /*
190020bb8095SUwe Kleine-König  * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
190120bb8095SUwe Kleine-König  * could successfully get all information from dt or a negative errno.
190220bb8095SUwe Kleine-König  */
190322698aa2SShawn Guo static int serial_imx_probe_dt(struct imx_port *sport,
190422698aa2SShawn Guo 		struct platform_device *pdev)
190522698aa2SShawn Guo {
190622698aa2SShawn Guo 	struct device_node *np = pdev->dev.of_node;
190722698aa2SShawn Guo 	const struct of_device_id *of_id =
190822698aa2SShawn Guo 			of_match_device(imx_uart_dt_ids, &pdev->dev);
1909ff05967aSShawn Guo 	int ret;
191022698aa2SShawn Guo 
191122698aa2SShawn Guo 	if (!np)
191220bb8095SUwe Kleine-König 		/* no device tree device */
191320bb8095SUwe Kleine-König 		return 1;
191422698aa2SShawn Guo 
1915ff05967aSShawn Guo 	ret = of_alias_get_id(np, "serial");
1916ff05967aSShawn Guo 	if (ret < 0) {
1917ff05967aSShawn Guo 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
1918a197a191SUwe Kleine-König 		return ret;
1919ff05967aSShawn Guo 	}
1920ff05967aSShawn Guo 	sport->port.line = ret;
192122698aa2SShawn Guo 
192222698aa2SShawn Guo 	if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
192322698aa2SShawn Guo 		sport->have_rtscts = 1;
192422698aa2SShawn Guo 
192522698aa2SShawn Guo 	if (of_get_property(np, "fsl,irda-mode", NULL))
192622698aa2SShawn Guo 		sport->use_irda = 1;
192722698aa2SShawn Guo 
192820ff2fe6SHuang Shijie 	if (of_get_property(np, "fsl,dte-mode", NULL))
192920ff2fe6SHuang Shijie 		sport->dte_mode = 1;
193020ff2fe6SHuang Shijie 
193122698aa2SShawn Guo 	sport->devdata = of_id->data;
193222698aa2SShawn Guo 
1933f7d2c0bbSSascha Hauer 	if (of_device_is_stdout_path(np))
1934e2c27253SFabio Estevam 		add_preferred_console(imx_reg.cons->name, sport->port.line,
1935e2c27253SFabio Estevam 				      NULL);
1936f7d2c0bbSSascha Hauer 
193722698aa2SShawn Guo 	return 0;
193822698aa2SShawn Guo }
193922698aa2SShawn Guo #else
194022698aa2SShawn Guo static inline int serial_imx_probe_dt(struct imx_port *sport,
194122698aa2SShawn Guo 		struct platform_device *pdev)
194222698aa2SShawn Guo {
194320bb8095SUwe Kleine-König 	return 1;
194422698aa2SShawn Guo }
194522698aa2SShawn Guo #endif
194622698aa2SShawn Guo 
194722698aa2SShawn Guo static void serial_imx_probe_pdata(struct imx_port *sport,
194822698aa2SShawn Guo 		struct platform_device *pdev)
194922698aa2SShawn Guo {
1950574de559SJingoo Han 	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
195122698aa2SShawn Guo 
195222698aa2SShawn Guo 	sport->port.line = pdev->id;
195322698aa2SShawn Guo 	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;
195422698aa2SShawn Guo 
195522698aa2SShawn Guo 	if (!pdata)
195622698aa2SShawn Guo 		return;
195722698aa2SShawn Guo 
195822698aa2SShawn Guo 	if (pdata->flags & IMXUART_HAVE_RTSCTS)
195922698aa2SShawn Guo 		sport->have_rtscts = 1;
196022698aa2SShawn Guo 
196122698aa2SShawn Guo 	if (pdata->flags & IMXUART_IRDA)
196222698aa2SShawn Guo 		sport->use_irda = 1;
196322698aa2SShawn Guo }
196422698aa2SShawn Guo 
1965ab4382d2SGreg Kroah-Hartman static int serial_imx_probe(struct platform_device *pdev)
1966ab4382d2SGreg Kroah-Hartman {
1967ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1968ab4382d2SGreg Kroah-Hartman 	struct imxuart_platform_data *pdata;
1969ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
1970ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1971ab4382d2SGreg Kroah-Hartman 	struct resource *res;
1972ab4382d2SGreg Kroah-Hartman 
197342d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
1974ab4382d2SGreg Kroah-Hartman 	if (!sport)
1975ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
1976ab4382d2SGreg Kroah-Hartman 
197722698aa2SShawn Guo 	ret = serial_imx_probe_dt(sport, pdev);
197820bb8095SUwe Kleine-König 	if (ret > 0)
197922698aa2SShawn Guo 		serial_imx_probe_pdata(sport, pdev);
198020bb8095SUwe Kleine-König 	else if (ret < 0)
198142d34191SSachin Kamat 		return ret;
198222698aa2SShawn Guo 
1983ab4382d2SGreg Kroah-Hartman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
198442d34191SSachin Kamat 	if (!res)
198542d34191SSachin Kamat 		return -ENODEV;
1986ab4382d2SGreg Kroah-Hartman 
198742d34191SSachin Kamat 	base = devm_ioremap(&pdev->dev, res->start, PAGE_SIZE);
198842d34191SSachin Kamat 	if (!base)
198942d34191SSachin Kamat 		return -ENOMEM;
1990ab4382d2SGreg Kroah-Hartman 
1991ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
1992ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
1993ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
1994ab4382d2SGreg Kroah-Hartman 	sport->port.type = PORT_IMX,
1995ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
1996ab4382d2SGreg Kroah-Hartman 	sport->port.irq = platform_get_irq(pdev, 0);
1997ab4382d2SGreg Kroah-Hartman 	sport->rxirq = platform_get_irq(pdev, 0);
1998ab4382d2SGreg Kroah-Hartman 	sport->txirq = platform_get_irq(pdev, 1);
1999ab4382d2SGreg Kroah-Hartman 	sport->rtsirq = platform_get_irq(pdev, 2);
2000ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
2001ab4382d2SGreg Kroah-Hartman 	sport->port.ops = &imx_pops;
2002ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
2003ab4382d2SGreg Kroah-Hartman 	init_timer(&sport->timer);
2004ab4382d2SGreg Kroah-Hartman 	sport->timer.function = imx_timeout;
2005ab4382d2SGreg Kroah-Hartman 	sport->timer.data     = (unsigned long)sport;
2006ab4382d2SGreg Kroah-Hartman 
20073a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
20083a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
20093a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
2010833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
201142d34191SSachin Kamat 		return ret;
2012ab4382d2SGreg Kroah-Hartman 	}
2013ab4382d2SGreg Kroah-Hartman 
20143a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
20153a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
20163a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
2017833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
201842d34191SSachin Kamat 		return ret;
20193a9465faSSascha Hauer 	}
20203a9465faSSascha Hauer 
20213a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
2022ab4382d2SGreg Kroah-Hartman 
202322698aa2SShawn Guo 	imx_ports[sport->port.line] = sport;
2024ab4382d2SGreg Kroah-Hartman 
2025574de559SJingoo Han 	pdata = dev_get_platdata(&pdev->dev);
2026ab4382d2SGreg Kroah-Hartman 	if (pdata && pdata->init) {
2027ab4382d2SGreg Kroah-Hartman 		ret = pdata->init(pdev);
2028ab4382d2SGreg Kroah-Hartman 		if (ret)
20291cf93e0dSHuang Shijie 			return ret;
2030ab4382d2SGreg Kroah-Hartman 	}
2031ab4382d2SGreg Kroah-Hartman 
2032ab4382d2SGreg Kroah-Hartman 	ret = uart_add_one_port(&imx_reg, &sport->port);
2033ab4382d2SGreg Kroah-Hartman 	if (ret)
2034ab4382d2SGreg Kroah-Hartman 		goto deinit;
20350a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
2036ab4382d2SGreg Kroah-Hartman 
2037ab4382d2SGreg Kroah-Hartman 	return 0;
2038ab4382d2SGreg Kroah-Hartman deinit:
2039ab4382d2SGreg Kroah-Hartman 	if (pdata && pdata->exit)
2040ab4382d2SGreg Kroah-Hartman 		pdata->exit(pdev);
2041ab4382d2SGreg Kroah-Hartman 	return ret;
2042ab4382d2SGreg Kroah-Hartman }
2043ab4382d2SGreg Kroah-Hartman 
2044ab4382d2SGreg Kroah-Hartman static int serial_imx_remove(struct platform_device *pdev)
2045ab4382d2SGreg Kroah-Hartman {
2046ab4382d2SGreg Kroah-Hartman 	struct imxuart_platform_data *pdata;
2047ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
2048ab4382d2SGreg Kroah-Hartman 
2049574de559SJingoo Han 	pdata = dev_get_platdata(&pdev->dev);
2050ab4382d2SGreg Kroah-Hartman 
2051ab4382d2SGreg Kroah-Hartman 	uart_remove_one_port(&imx_reg, &sport->port);
20523a9465faSSascha Hauer 
2053ab4382d2SGreg Kroah-Hartman 	if (pdata && pdata->exit)
2054ab4382d2SGreg Kroah-Hartman 		pdata->exit(pdev);
2055ab4382d2SGreg Kroah-Hartman 
2056ab4382d2SGreg Kroah-Hartman 	return 0;
2057ab4382d2SGreg Kroah-Hartman }
2058ab4382d2SGreg Kroah-Hartman 
2059ab4382d2SGreg Kroah-Hartman static struct platform_driver serial_imx_driver = {
2060ab4382d2SGreg Kroah-Hartman 	.probe		= serial_imx_probe,
2061ab4382d2SGreg Kroah-Hartman 	.remove		= serial_imx_remove,
2062ab4382d2SGreg Kroah-Hartman 
2063ab4382d2SGreg Kroah-Hartman 	.suspend	= serial_imx_suspend,
2064ab4382d2SGreg Kroah-Hartman 	.resume		= serial_imx_resume,
2065fe6b540aSShawn Guo 	.id_table	= imx_uart_devtype,
2066ab4382d2SGreg Kroah-Hartman 	.driver		= {
2067ab4382d2SGreg Kroah-Hartman 		.name	= "imx-uart",
2068ab4382d2SGreg Kroah-Hartman 		.owner	= THIS_MODULE,
206922698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
2070ab4382d2SGreg Kroah-Hartman 	},
2071ab4382d2SGreg Kroah-Hartman };
2072ab4382d2SGreg Kroah-Hartman 
2073ab4382d2SGreg Kroah-Hartman static int __init imx_serial_init(void)
2074ab4382d2SGreg Kroah-Hartman {
2075ab4382d2SGreg Kroah-Hartman 	int ret;
2076ab4382d2SGreg Kroah-Hartman 
207750bbdba3SSachin Kamat 	pr_info("Serial: IMX driver\n");
2078ab4382d2SGreg Kroah-Hartman 
2079ab4382d2SGreg Kroah-Hartman 	ret = uart_register_driver(&imx_reg);
2080ab4382d2SGreg Kroah-Hartman 	if (ret)
2081ab4382d2SGreg Kroah-Hartman 		return ret;
2082ab4382d2SGreg Kroah-Hartman 
2083ab4382d2SGreg Kroah-Hartman 	ret = platform_driver_register(&serial_imx_driver);
2084ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
2085ab4382d2SGreg Kroah-Hartman 		uart_unregister_driver(&imx_reg);
2086ab4382d2SGreg Kroah-Hartman 
2087f227824eSUwe Kleine-König 	return ret;
2088ab4382d2SGreg Kroah-Hartman }
2089ab4382d2SGreg Kroah-Hartman 
2090ab4382d2SGreg Kroah-Hartman static void __exit imx_serial_exit(void)
2091ab4382d2SGreg Kroah-Hartman {
2092ab4382d2SGreg Kroah-Hartman 	platform_driver_unregister(&serial_imx_driver);
2093ab4382d2SGreg Kroah-Hartman 	uart_unregister_driver(&imx_reg);
2094ab4382d2SGreg Kroah-Hartman }
2095ab4382d2SGreg Kroah-Hartman 
2096ab4382d2SGreg Kroah-Hartman module_init(imx_serial_init);
2097ab4382d2SGreg Kroah-Hartman module_exit(imx_serial_exit);
2098ab4382d2SGreg Kroah-Hartman 
2099ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2100ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2101ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2102ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2103