xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 1006ed7e)
1ab4382d2SGreg Kroah-Hartman /*
2f890cef2SUwe Kleine-König  * Driver for Motorola/Freescale IMX serial ports
3ab4382d2SGreg Kroah-Hartman  *
4ab4382d2SGreg Kroah-Hartman  * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5ab4382d2SGreg Kroah-Hartman  *
6ab4382d2SGreg Kroah-Hartman  * Author: Sascha Hauer <sascha@saschahauer.de>
7ab4382d2SGreg Kroah-Hartman  * Copyright (C) 2004 Pengutronix
8ab4382d2SGreg Kroah-Hartman  *
9ab4382d2SGreg Kroah-Hartman  * This program is free software; you can redistribute it and/or modify
10ab4382d2SGreg Kroah-Hartman  * it under the terms of the GNU General Public License as published by
11ab4382d2SGreg Kroah-Hartman  * the Free Software Foundation; either version 2 of the License, or
12ab4382d2SGreg Kroah-Hartman  * (at your option) any later version.
13ab4382d2SGreg Kroah-Hartman  *
14ab4382d2SGreg Kroah-Hartman  * This program is distributed in the hope that it will be useful,
15ab4382d2SGreg Kroah-Hartman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16ab4382d2SGreg Kroah-Hartman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17ab4382d2SGreg Kroah-Hartman  * GNU General Public License for more details.
18ab4382d2SGreg Kroah-Hartman  */
19ab4382d2SGreg Kroah-Hartman 
20ab4382d2SGreg Kroah-Hartman #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21ab4382d2SGreg Kroah-Hartman #define SUPPORT_SYSRQ
22ab4382d2SGreg Kroah-Hartman #endif
23ab4382d2SGreg Kroah-Hartman 
24ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
25ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
26ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
27ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
28ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
29ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
30ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
31ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
32ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
33ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
34ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
35ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
36ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
37ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
3822698aa2SShawn Guo #include <linux/of.h>
3922698aa2SShawn Guo #include <linux/of_device.h>
40e32a9f8fSSachin Kamat #include <linux/io.h>
41b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
42ab4382d2SGreg Kroah-Hartman 
43ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
4482906b13SArnd Bergmann #include <linux/platform_data/serial-imx.h>
45b4cdc8f6SHuang Shijie #include <linux/platform_data/dma-imx.h>
46ab4382d2SGreg Kroah-Hartman 
4758362d5bSUwe Kleine-König #include "serial_mctrl_gpio.h"
4858362d5bSUwe Kleine-König 
49ab4382d2SGreg Kroah-Hartman /* Register definitions */
50ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
51ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
52ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
53ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
54ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
55ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
56ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
57ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
58ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
59ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
60ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
61ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
62ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
63ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
64fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
65fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
67ab4382d2SGreg Kroah-Hartman 
68ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
6955d8693aSJiada Wang #define URXD_DUMMY_READ (1<<16)
70ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
71ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
72ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
73ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
74ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
75ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
7626c47412SDirk Behme #define URXD_RX_DATA	(0xFF<<0)
7725985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
78ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
79ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
80ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
81b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
82ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
83ab4382d2SGreg Kroah-Hartman #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
84ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
85ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
86ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
87ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
88ab4382d2SGreg Kroah-Hartman #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
89fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
90b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
91ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
92ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
93ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
94ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
95ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
96ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
97ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
98ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
99ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
100ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
101ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
102ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
10301f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
104ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
105ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
106ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
107ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
108ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
109ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
110ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
111ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
112ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
113b38cb7d2SFabio Estevam #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
114ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
115ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
116ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
11727e16501SUwe Kleine-König #define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
118fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
119ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
120ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
121ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
122ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
123ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
124ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
125ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
126ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
127b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
128ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
129ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
130ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
131ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
132ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
133ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
1347be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
135ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
136ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
137ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
138ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
139ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
140ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
141ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
142ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
143ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
144ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
14586a04ba6SLucas Stach #define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
14627e16501SUwe Kleine-König #define USR1_DTRD	(1<<7)	 /* DTR Delta */
147ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
148ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
149ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
150ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
151ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
152ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
153ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
15490ebc483SUwe Kleine-König #define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
15590ebc483SUwe Kleine-König #define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
156ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
157ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
15890ebc483SUwe Kleine-König #define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
159ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
160ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
161ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
162ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
163ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
164ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
165ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
166ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
167ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
168ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
169ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
170ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
171ab4382d2SGreg Kroah-Hartman 
172ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
173ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
174ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
175ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
176ab4382d2SGreg Kroah-Hartman 
177ab4382d2SGreg Kroah-Hartman /*
178ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
179ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
180ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
181ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
182ab4382d2SGreg Kroah-Hartman  */
183ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
184ab4382d2SGreg Kroah-Hartman 
185ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
186ab4382d2SGreg Kroah-Hartman 
187ab4382d2SGreg Kroah-Hartman #define UART_NR 8
188ab4382d2SGreg Kroah-Hartman 
189f95661b2SUwe Kleine-König /* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
190fe6b540aSShawn Guo enum imx_uart_type {
191fe6b540aSShawn Guo 	IMX1_UART,
192fe6b540aSShawn Guo 	IMX21_UART,
193a496e628SHuang Shijie 	IMX6Q_UART,
194fe6b540aSShawn Guo };
195fe6b540aSShawn Guo 
196fe6b540aSShawn Guo /* device type dependent stuff */
197fe6b540aSShawn Guo struct imx_uart_data {
198fe6b540aSShawn Guo 	unsigned uts_reg;
199fe6b540aSShawn Guo 	enum imx_uart_type devtype;
200fe6b540aSShawn Guo };
201fe6b540aSShawn Guo 
202ab4382d2SGreg Kroah-Hartman struct imx_port {
203ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
204ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
205ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
206ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
20720ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
208ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_rx:1;
209ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_tx:1;
210ab4382d2SGreg Kroah-Hartman 	unsigned short		trcv_delay; /* transceiver delay */
2113a9465faSSascha Hauer 	struct clk		*clk_ipg;
2123a9465faSSascha Hauer 	struct clk		*clk_per;
2137d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
214b4cdc8f6SHuang Shijie 
21558362d5bSUwe Kleine-König 	struct mctrl_gpios *gpios;
21658362d5bSUwe Kleine-König 
217b4cdc8f6SHuang Shijie 	/* DMA fields */
218b4cdc8f6SHuang Shijie 	unsigned int		dma_is_inited:1;
219b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
220b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
221b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
222b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
223b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
224b4cdc8f6SHuang Shijie 	void			*rx_buf;
2257cb92fd2SHuang Shijie 	unsigned int		tx_bytes;
226b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
2279ce4f8f3SGreg Kroah-Hartman 	wait_queue_head_t	dma_wait;
22890bb6bd3SShenwei Wang 	unsigned int            saved_reg[10];
229c868cbb7SEduardo Valentin 	bool			context_saved;
230ab4382d2SGreg Kroah-Hartman };
231ab4382d2SGreg Kroah-Hartman 
2320ad5a814SDirk Behme struct imx_port_ucrs {
2330ad5a814SDirk Behme 	unsigned int	ucr1;
2340ad5a814SDirk Behme 	unsigned int	ucr2;
2350ad5a814SDirk Behme 	unsigned int	ucr3;
2360ad5a814SDirk Behme };
2370ad5a814SDirk Behme 
238fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
239fe6b540aSShawn Guo 	[IMX1_UART] = {
240fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
241fe6b540aSShawn Guo 		.devtype = IMX1_UART,
242fe6b540aSShawn Guo 	},
243fe6b540aSShawn Guo 	[IMX21_UART] = {
244fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
245fe6b540aSShawn Guo 		.devtype = IMX21_UART,
246fe6b540aSShawn Guo 	},
247a496e628SHuang Shijie 	[IMX6Q_UART] = {
248a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
249a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
250a496e628SHuang Shijie 	},
251fe6b540aSShawn Guo };
252fe6b540aSShawn Guo 
25331ada047SKrzysztof Kozlowski static const struct platform_device_id imx_uart_devtype[] = {
254fe6b540aSShawn Guo 	{
255fe6b540aSShawn Guo 		.name = "imx1-uart",
256fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
257fe6b540aSShawn Guo 	}, {
258fe6b540aSShawn Guo 		.name = "imx21-uart",
259fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
260fe6b540aSShawn Guo 	}, {
261a496e628SHuang Shijie 		.name = "imx6q-uart",
262a496e628SHuang Shijie 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
263a496e628SHuang Shijie 	}, {
264fe6b540aSShawn Guo 		/* sentinel */
265fe6b540aSShawn Guo 	}
266fe6b540aSShawn Guo };
267fe6b540aSShawn Guo MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
268fe6b540aSShawn Guo 
269ad3d4fdcSSanjeev Sharma static const struct of_device_id imx_uart_dt_ids[] = {
270a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
27122698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
27222698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
27322698aa2SShawn Guo 	{ /* sentinel */ }
27422698aa2SShawn Guo };
27522698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
27622698aa2SShawn Guo 
277fe6b540aSShawn Guo static inline unsigned uts_reg(struct imx_port *sport)
278fe6b540aSShawn Guo {
279fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
280fe6b540aSShawn Guo }
281fe6b540aSShawn Guo 
282fe6b540aSShawn Guo static inline int is_imx1_uart(struct imx_port *sport)
283fe6b540aSShawn Guo {
284fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
285fe6b540aSShawn Guo }
286fe6b540aSShawn Guo 
287fe6b540aSShawn Guo static inline int is_imx21_uart(struct imx_port *sport)
288fe6b540aSShawn Guo {
289fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX21_UART;
290fe6b540aSShawn Guo }
291fe6b540aSShawn Guo 
292a496e628SHuang Shijie static inline int is_imx6q_uart(struct imx_port *sport)
293a496e628SHuang Shijie {
294a496e628SHuang Shijie 	return sport->devdata->devtype == IMX6Q_UART;
295a496e628SHuang Shijie }
296ab4382d2SGreg Kroah-Hartman /*
29744a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
29844a75411Sfabio.estevam@freescale.com  */
29993d94b37SFabio Estevam #if defined(CONFIG_SERIAL_IMX_CONSOLE)
30044a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_save(struct uart_port *port,
30144a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
30244a75411Sfabio.estevam@freescale.com {
30344a75411Sfabio.estevam@freescale.com 	/* save control registers */
30444a75411Sfabio.estevam@freescale.com 	ucr->ucr1 = readl(port->membase + UCR1);
30544a75411Sfabio.estevam@freescale.com 	ucr->ucr2 = readl(port->membase + UCR2);
30644a75411Sfabio.estevam@freescale.com 	ucr->ucr3 = readl(port->membase + UCR3);
30744a75411Sfabio.estevam@freescale.com }
30844a75411Sfabio.estevam@freescale.com 
30944a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_restore(struct uart_port *port,
31044a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
31144a75411Sfabio.estevam@freescale.com {
31244a75411Sfabio.estevam@freescale.com 	/* restore control registers */
31344a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr1, port->membase + UCR1);
31444a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr2, port->membase + UCR2);
31544a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr3, port->membase + UCR3);
31644a75411Sfabio.estevam@freescale.com }
317e8bfa760SFabio Estevam #endif
31844a75411Sfabio.estevam@freescale.com 
31958362d5bSUwe Kleine-König static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
32058362d5bSUwe Kleine-König {
32158362d5bSUwe Kleine-König 	*ucr2 &= ~UCR2_CTSC;
32258362d5bSUwe Kleine-König 	*ucr2 |= UCR2_CTS;
32358362d5bSUwe Kleine-König 
32458362d5bSUwe Kleine-König 	mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
32558362d5bSUwe Kleine-König }
32658362d5bSUwe Kleine-König 
32758362d5bSUwe Kleine-König static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
32858362d5bSUwe Kleine-König {
32958362d5bSUwe Kleine-König 	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
33058362d5bSUwe Kleine-König 
33158362d5bSUwe Kleine-König 	mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
33258362d5bSUwe Kleine-König }
33358362d5bSUwe Kleine-König 
33458362d5bSUwe Kleine-König static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
33558362d5bSUwe Kleine-König {
33658362d5bSUwe Kleine-König 	*ucr2 |= UCR2_CTSC;
33758362d5bSUwe Kleine-König }
33858362d5bSUwe Kleine-König 
33944a75411Sfabio.estevam@freescale.com /*
340ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
341ab4382d2SGreg Kroah-Hartman  */
342ab4382d2SGreg Kroah-Hartman static void imx_stop_tx(struct uart_port *port)
343ab4382d2SGreg Kroah-Hartman {
344ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
345ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
346ab4382d2SGreg Kroah-Hartman 
3479ce4f8f3SGreg Kroah-Hartman 	/*
3489ce4f8f3SGreg Kroah-Hartman 	 * We are maybe in the SMP context, so if the DMA TX thread is running
3499ce4f8f3SGreg Kroah-Hartman 	 * on other cpu, we have to wait for it to finish.
3509ce4f8f3SGreg Kroah-Hartman 	 */
3519ce4f8f3SGreg Kroah-Hartman 	if (sport->dma_is_enabled && sport->dma_is_txing)
3529ce4f8f3SGreg Kroah-Hartman 		return;
353b4cdc8f6SHuang Shijie 
35417b8f2a3SUwe Kleine-König 	temp = readl(port->membase + UCR1);
35517b8f2a3SUwe Kleine-König 	writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
35617b8f2a3SUwe Kleine-König 
35717b8f2a3SUwe Kleine-König 	/* in rs485 mode disable transmitter if shifter is empty */
35817b8f2a3SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED &&
35917b8f2a3SUwe Kleine-König 	    readl(port->membase + USR2) & USR2_TXDC) {
36017b8f2a3SUwe Kleine-König 		temp = readl(port->membase + UCR2);
36117b8f2a3SUwe Kleine-König 		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
36258362d5bSUwe Kleine-König 			imx_port_rts_inactive(sport, &temp);
36317b8f2a3SUwe Kleine-König 		else
36458362d5bSUwe Kleine-König 			imx_port_rts_active(sport, &temp);
3657d1cadcaSBaruch Siach 		temp |= UCR2_RXEN;
36617b8f2a3SUwe Kleine-König 		writel(temp, port->membase + UCR2);
36717b8f2a3SUwe Kleine-König 
36817b8f2a3SUwe Kleine-König 		temp = readl(port->membase + UCR4);
36917b8f2a3SUwe Kleine-König 		temp &= ~UCR4_TCEN;
37017b8f2a3SUwe Kleine-König 		writel(temp, port->membase + UCR4);
37117b8f2a3SUwe Kleine-König 	}
372ab4382d2SGreg Kroah-Hartman }
373ab4382d2SGreg Kroah-Hartman 
374ab4382d2SGreg Kroah-Hartman /*
375ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
376ab4382d2SGreg Kroah-Hartman  */
377ab4382d2SGreg Kroah-Hartman static void imx_stop_rx(struct uart_port *port)
378ab4382d2SGreg Kroah-Hartman {
379ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
380ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
381ab4382d2SGreg Kroah-Hartman 
38245564a66SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_rxing) {
38345564a66SHuang Shijie 		if (sport->port.suspended) {
38445564a66SHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
38545564a66SHuang Shijie 			sport->dma_is_rxing = 0;
38645564a66SHuang Shijie 		} else {
3879ce4f8f3SGreg Kroah-Hartman 			return;
38845564a66SHuang Shijie 		}
38945564a66SHuang Shijie 	}
390b4cdc8f6SHuang Shijie 
391ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
392ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
39385878399SHuang Shijie 
39485878399SHuang Shijie 	/* disable the `Receiver Ready Interrrupt` */
39585878399SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
39685878399SHuang Shijie 	writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
397ab4382d2SGreg Kroah-Hartman }
398ab4382d2SGreg Kroah-Hartman 
399ab4382d2SGreg Kroah-Hartman /*
400ab4382d2SGreg Kroah-Hartman  * Set the modem control timer to fire immediately.
401ab4382d2SGreg Kroah-Hartman  */
402ab4382d2SGreg Kroah-Hartman static void imx_enable_ms(struct uart_port *port)
403ab4382d2SGreg Kroah-Hartman {
404ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
405ab4382d2SGreg Kroah-Hartman 
406ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
40758362d5bSUwe Kleine-König 
40858362d5bSUwe Kleine-König 	mctrl_gpio_enable_ms(sport->gpios);
409ab4382d2SGreg Kroah-Hartman }
410ab4382d2SGreg Kroah-Hartman 
41191a1a909SJiada Wang static void imx_dma_tx(struct imx_port *sport);
412ab4382d2SGreg Kroah-Hartman static inline void imx_transmit_buffer(struct imx_port *sport)
413ab4382d2SGreg Kroah-Hartman {
414ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
41591a1a909SJiada Wang 	unsigned long temp;
416ab4382d2SGreg Kroah-Hartman 
4175e42e9a3SPeter Hurley 	if (sport->port.x_char) {
4185e42e9a3SPeter Hurley 		/* Send next char */
4195e42e9a3SPeter Hurley 		writel(sport->port.x_char, sport->port.membase + URTX0);
4207e2fb5aaSJiada Wang 		sport->port.icount.tx++;
4217e2fb5aaSJiada Wang 		sport->port.x_char = 0;
4225e42e9a3SPeter Hurley 		return;
4235e42e9a3SPeter Hurley 	}
4245e42e9a3SPeter Hurley 
4255e42e9a3SPeter Hurley 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
4265e42e9a3SPeter Hurley 		imx_stop_tx(&sport->port);
4275e42e9a3SPeter Hurley 		return;
4285e42e9a3SPeter Hurley 	}
4295e42e9a3SPeter Hurley 
43091a1a909SJiada Wang 	if (sport->dma_is_enabled) {
43191a1a909SJiada Wang 		/*
43291a1a909SJiada Wang 		 * We've just sent a X-char Ensure the TX DMA is enabled
43391a1a909SJiada Wang 		 * and the TX IRQ is disabled.
43491a1a909SJiada Wang 		 **/
43591a1a909SJiada Wang 		temp = readl(sport->port.membase + UCR1);
43691a1a909SJiada Wang 		temp &= ~UCR1_TXMPTYEN;
43791a1a909SJiada Wang 		if (sport->dma_is_txing) {
43891a1a909SJiada Wang 			temp |= UCR1_TDMAEN;
43991a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
44091a1a909SJiada Wang 		} else {
44191a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
44291a1a909SJiada Wang 			imx_dma_tx(sport);
44391a1a909SJiada Wang 		}
44491a1a909SJiada Wang 	}
44591a1a909SJiada Wang 
446ab4382d2SGreg Kroah-Hartman 	while (!uart_circ_empty(xmit) &&
4475e42e9a3SPeter Hurley 	       !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
448ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
449ab4382d2SGreg Kroah-Hartman 		 * out the port here */
450ab4382d2SGreg Kroah-Hartman 		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
451ab4382d2SGreg Kroah-Hartman 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
452ab4382d2SGreg Kroah-Hartman 		sport->port.icount.tx++;
453ab4382d2SGreg Kroah-Hartman 	}
454ab4382d2SGreg Kroah-Hartman 
455ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
456ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
457ab4382d2SGreg Kroah-Hartman 
458ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
459ab4382d2SGreg Kroah-Hartman 		imx_stop_tx(&sport->port);
460ab4382d2SGreg Kroah-Hartman }
461ab4382d2SGreg Kroah-Hartman 
462b4cdc8f6SHuang Shijie static void dma_tx_callback(void *data)
463b4cdc8f6SHuang Shijie {
464b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
465b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
466b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
467b4cdc8f6SHuang Shijie 	unsigned long flags;
468a2c718ceSDirk Behme 	unsigned long temp;
469b4cdc8f6SHuang Shijie 
47042f752b3SDirk Behme 	spin_lock_irqsave(&sport->port.lock, flags);
47142f752b3SDirk Behme 
472b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
473b4cdc8f6SHuang Shijie 
474a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
475a2c718ceSDirk Behme 	temp &= ~UCR1_TDMAEN;
476a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
477a2c718ceSDirk Behme 
47842f752b3SDirk Behme 	/* update the stat */
47942f752b3SDirk Behme 	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
48042f752b3SDirk Behme 	sport->port.icount.tx += sport->tx_bytes;
48142f752b3SDirk Behme 
48242f752b3SDirk Behme 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
48342f752b3SDirk Behme 
484b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
485b4cdc8f6SHuang Shijie 
486b4cdc8f6SHuang Shijie 	spin_unlock_irqrestore(&sport->port.lock, flags);
487b4cdc8f6SHuang Shijie 
488d64b8607SJiada Wang 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
489b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
4909ce4f8f3SGreg Kroah-Hartman 
4919ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait)) {
4929ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
4939ce4f8f3SGreg Kroah-Hartman 		dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
4949ce4f8f3SGreg Kroah-Hartman 		return;
4959ce4f8f3SGreg Kroah-Hartman 	}
4960bbc9b81SJiada Wang 
4970bbc9b81SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
4980bbc9b81SJiada Wang 	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
4990bbc9b81SJiada Wang 		imx_dma_tx(sport);
5000bbc9b81SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
501b4cdc8f6SHuang Shijie }
502b4cdc8f6SHuang Shijie 
5037cb92fd2SHuang Shijie static void imx_dma_tx(struct imx_port *sport)
504b4cdc8f6SHuang Shijie {
505b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
506b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
507b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
508b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
509b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
510a2c718ceSDirk Behme 	unsigned long temp;
511b4cdc8f6SHuang Shijie 	int ret;
512b4cdc8f6SHuang Shijie 
51342f752b3SDirk Behme 	if (sport->dma_is_txing)
514b4cdc8f6SHuang Shijie 		return;
515b4cdc8f6SHuang Shijie 
516b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
517b4cdc8f6SHuang Shijie 
5187942f857SDirk Behme 	if (xmit->tail < xmit->head) {
5197942f857SDirk Behme 		sport->dma_tx_nents = 1;
5207942f857SDirk Behme 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
5217942f857SDirk Behme 	} else {
522b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
523b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
524b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
525b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
526b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
527b4cdc8f6SHuang Shijie 	}
528b4cdc8f6SHuang Shijie 
529b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
530b4cdc8f6SHuang Shijie 	if (ret == 0) {
531b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
532b4cdc8f6SHuang Shijie 		return;
533b4cdc8f6SHuang Shijie 	}
534b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
535b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
536b4cdc8f6SHuang Shijie 	if (!desc) {
53724649821SDirk Behme 		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
53824649821SDirk Behme 			     DMA_TO_DEVICE);
539b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
540b4cdc8f6SHuang Shijie 		return;
541b4cdc8f6SHuang Shijie 	}
542b4cdc8f6SHuang Shijie 	desc->callback = dma_tx_callback;
543b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
544b4cdc8f6SHuang Shijie 
545b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
546b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
547a2c718ceSDirk Behme 
548a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
549a2c718ceSDirk Behme 	temp |= UCR1_TDMAEN;
550a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
551a2c718ceSDirk Behme 
552b4cdc8f6SHuang Shijie 	/* fire it */
553b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
554b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
555b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
556b4cdc8f6SHuang Shijie 	return;
557b4cdc8f6SHuang Shijie }
558b4cdc8f6SHuang Shijie 
559ab4382d2SGreg Kroah-Hartman /*
560ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
561ab4382d2SGreg Kroah-Hartman  */
562ab4382d2SGreg Kroah-Hartman static void imx_start_tx(struct uart_port *port)
563ab4382d2SGreg Kroah-Hartman {
564ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
565ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
566ab4382d2SGreg Kroah-Hartman 
56717b8f2a3SUwe Kleine-König 	if (port->rs485.flags & SER_RS485_ENABLED) {
56817b8f2a3SUwe Kleine-König 		temp = readl(port->membase + UCR2);
56917b8f2a3SUwe Kleine-König 		if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
57058362d5bSUwe Kleine-König 			imx_port_rts_inactive(sport, &temp);
57117b8f2a3SUwe Kleine-König 		else
57258362d5bSUwe Kleine-König 			imx_port_rts_active(sport, &temp);
5737d1cadcaSBaruch Siach 		if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
5747d1cadcaSBaruch Siach 			temp &= ~UCR2_RXEN;
57517b8f2a3SUwe Kleine-König 		writel(temp, port->membase + UCR2);
57617b8f2a3SUwe Kleine-König 
57758362d5bSUwe Kleine-König 		/* enable transmitter and shifter empty irq */
57817b8f2a3SUwe Kleine-König 		temp = readl(port->membase + UCR4);
57917b8f2a3SUwe Kleine-König 		temp |= UCR4_TCEN;
58017b8f2a3SUwe Kleine-König 		writel(temp, port->membase + UCR4);
58117b8f2a3SUwe Kleine-König 	}
58217b8f2a3SUwe Kleine-König 
583b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
584ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
585ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
586b4cdc8f6SHuang Shijie 	}
587ab4382d2SGreg Kroah-Hartman 
588b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
58991a1a909SJiada Wang 		if (sport->port.x_char) {
59091a1a909SJiada Wang 			/* We have X-char to send, so enable TX IRQ and
59191a1a909SJiada Wang 			 * disable TX DMA to let TX interrupt to send X-char */
59291a1a909SJiada Wang 			temp = readl(sport->port.membase + UCR1);
59391a1a909SJiada Wang 			temp &= ~UCR1_TDMAEN;
59491a1a909SJiada Wang 			temp |= UCR1_TXMPTYEN;
59591a1a909SJiada Wang 			writel(temp, sport->port.membase + UCR1);
59691a1a909SJiada Wang 			return;
59791a1a909SJiada Wang 		}
59891a1a909SJiada Wang 
5995e42e9a3SPeter Hurley 		if (!uart_circ_empty(&port->state->xmit) &&
6005e42e9a3SPeter Hurley 		    !uart_tx_stopped(port))
6017cb92fd2SHuang Shijie 			imx_dma_tx(sport);
602b4cdc8f6SHuang Shijie 		return;
603b4cdc8f6SHuang Shijie 	}
604ab4382d2SGreg Kroah-Hartman }
605ab4382d2SGreg Kroah-Hartman 
606ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rtsint(int irq, void *dev_id)
607ab4382d2SGreg Kroah-Hartman {
608ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
6095680e941SUwe Kleine-König 	unsigned int val;
610ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
611ab4382d2SGreg Kroah-Hartman 
612ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
613ab4382d2SGreg Kroah-Hartman 
614ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
6155680e941SUwe Kleine-König 	val = readl(sport->port.membase + USR1) & USR1_RTSS;
616ab4382d2SGreg Kroah-Hartman 	uart_handle_cts_change(&sport->port, !!val);
617ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
618ab4382d2SGreg Kroah-Hartman 
619ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
620ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
621ab4382d2SGreg Kroah-Hartman }
622ab4382d2SGreg Kroah-Hartman 
623ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_txint(int irq, void *dev_id)
624ab4382d2SGreg Kroah-Hartman {
625ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
626ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
627ab4382d2SGreg Kroah-Hartman 
628ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
629ab4382d2SGreg Kroah-Hartman 	imx_transmit_buffer(sport);
630ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
631ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
632ab4382d2SGreg Kroah-Hartman }
633ab4382d2SGreg Kroah-Hartman 
634ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rxint(int irq, void *dev_id)
635ab4382d2SGreg Kroah-Hartman {
636ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
637ab4382d2SGreg Kroah-Hartman 	unsigned int rx, flg, ignored = 0;
63892a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
639ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
640ab4382d2SGreg Kroah-Hartman 
641ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
642ab4382d2SGreg Kroah-Hartman 
643ab4382d2SGreg Kroah-Hartman 	while (readl(sport->port.membase + USR2) & USR2_RDR) {
644ab4382d2SGreg Kroah-Hartman 		flg = TTY_NORMAL;
645ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
646ab4382d2SGreg Kroah-Hartman 
647ab4382d2SGreg Kroah-Hartman 		rx = readl(sport->port.membase + URXD0);
648ab4382d2SGreg Kroah-Hartman 
649ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + USR2);
650ab4382d2SGreg Kroah-Hartman 		if (temp & USR2_BRCD) {
651ab4382d2SGreg Kroah-Hartman 			writel(USR2_BRCD, sport->port.membase + USR2);
652ab4382d2SGreg Kroah-Hartman 			if (uart_handle_break(&sport->port))
653ab4382d2SGreg Kroah-Hartman 				continue;
654ab4382d2SGreg Kroah-Hartman 		}
655ab4382d2SGreg Kroah-Hartman 
656ab4382d2SGreg Kroah-Hartman 		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
657ab4382d2SGreg Kroah-Hartman 			continue;
658ab4382d2SGreg Kroah-Hartman 
659019dc9eaSHui Wang 		if (unlikely(rx & URXD_ERR)) {
660019dc9eaSHui Wang 			if (rx & URXD_BRK)
661019dc9eaSHui Wang 				sport->port.icount.brk++;
662019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
663ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
664ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
665ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
666ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
667ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
668ab4382d2SGreg Kroah-Hartman 
669ab4382d2SGreg Kroah-Hartman 			if (rx & sport->port.ignore_status_mask) {
670ab4382d2SGreg Kroah-Hartman 				if (++ignored > 100)
671ab4382d2SGreg Kroah-Hartman 					goto out;
672ab4382d2SGreg Kroah-Hartman 				continue;
673ab4382d2SGreg Kroah-Hartman 			}
674ab4382d2SGreg Kroah-Hartman 
6758d267fd9SEric Nelson 			rx &= (sport->port.read_status_mask | 0xFF);
676ab4382d2SGreg Kroah-Hartman 
677019dc9eaSHui Wang 			if (rx & URXD_BRK)
678019dc9eaSHui Wang 				flg = TTY_BREAK;
679019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
680ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
681ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
682ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
683ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
684ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
685ab4382d2SGreg Kroah-Hartman 
686ab4382d2SGreg Kroah-Hartman #ifdef SUPPORT_SYSRQ
687ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
688ab4382d2SGreg Kroah-Hartman #endif
689ab4382d2SGreg Kroah-Hartman 		}
690ab4382d2SGreg Kroah-Hartman 
69155d8693aSJiada Wang 		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
69255d8693aSJiada Wang 			goto out;
69355d8693aSJiada Wang 
6949b289932SManfred Schlaegl 		if (tty_insert_flip_char(port, rx, flg) == 0)
6959b289932SManfred Schlaegl 			sport->port.icount.buf_overrun++;
696ab4382d2SGreg Kroah-Hartman 	}
697ab4382d2SGreg Kroah-Hartman 
698ab4382d2SGreg Kroah-Hartman out:
699ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
7002e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
701ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
702ab4382d2SGreg Kroah-Hartman }
703ab4382d2SGreg Kroah-Hartman 
7047cb92fd2SHuang Shijie static int start_rx_dma(struct imx_port *sport);
705b4cdc8f6SHuang Shijie /*
706b4cdc8f6SHuang Shijie  * If the RXFIFO is filled with some data, and then we
707b4cdc8f6SHuang Shijie  * arise a DMA operation to receive them.
708b4cdc8f6SHuang Shijie  */
709b4cdc8f6SHuang Shijie static void imx_dma_rxint(struct imx_port *sport)
710b4cdc8f6SHuang Shijie {
711b4cdc8f6SHuang Shijie 	unsigned long temp;
71273631813SJiada Wang 	unsigned long flags;
71373631813SJiada Wang 
71473631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
715b4cdc8f6SHuang Shijie 
716b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + USR2);
717b4cdc8f6SHuang Shijie 	if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
718b4cdc8f6SHuang Shijie 		sport->dma_is_rxing = 1;
719b4cdc8f6SHuang Shijie 
72086a04ba6SLucas Stach 		/* disable the receiver ready and aging timer interrupts */
721b4cdc8f6SHuang Shijie 		temp = readl(sport->port.membase + UCR1);
722b4cdc8f6SHuang Shijie 		temp &= ~(UCR1_RRDYEN);
723b4cdc8f6SHuang Shijie 		writel(temp, sport->port.membase + UCR1);
724b4cdc8f6SHuang Shijie 
72586a04ba6SLucas Stach 		temp = readl(sport->port.membase + UCR2);
72686a04ba6SLucas Stach 		temp &= ~(UCR2_ATEN);
72786a04ba6SLucas Stach 		writel(temp, sport->port.membase + UCR2);
72886a04ba6SLucas Stach 
729b4cdc8f6SHuang Shijie 		/* tell the DMA to receive the data. */
7307cb92fd2SHuang Shijie 		start_rx_dma(sport);
731b4cdc8f6SHuang Shijie 	}
73273631813SJiada Wang 
73373631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
734b4cdc8f6SHuang Shijie }
735b4cdc8f6SHuang Shijie 
73666f95884SUwe Kleine-König /*
73766f95884SUwe Kleine-König  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
73866f95884SUwe Kleine-König  */
73966f95884SUwe Kleine-König static unsigned int imx_get_hwmctrl(struct imx_port *sport)
74066f95884SUwe Kleine-König {
74166f95884SUwe Kleine-König 	unsigned int tmp = TIOCM_DSR;
74266f95884SUwe Kleine-König 	unsigned usr1 = readl(sport->port.membase + USR1);
74366f95884SUwe Kleine-König 
74466f95884SUwe Kleine-König 	if (usr1 & USR1_RTSS)
74566f95884SUwe Kleine-König 		tmp |= TIOCM_CTS;
74666f95884SUwe Kleine-König 
74766f95884SUwe Kleine-König 	/* in DCE mode DCDIN is always 0 */
74866f95884SUwe Kleine-König 	if (!(usr1 & USR2_DCDIN))
74966f95884SUwe Kleine-König 		tmp |= TIOCM_CAR;
75066f95884SUwe Kleine-König 
75166f95884SUwe Kleine-König 	if (sport->dte_mode)
75266f95884SUwe Kleine-König 		if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
75366f95884SUwe Kleine-König 			tmp |= TIOCM_RI;
75466f95884SUwe Kleine-König 
75566f95884SUwe Kleine-König 	return tmp;
75666f95884SUwe Kleine-König }
75766f95884SUwe Kleine-König 
75866f95884SUwe Kleine-König /*
75966f95884SUwe Kleine-König  * Handle any change of modem status signal since we were last called.
76066f95884SUwe Kleine-König  */
76166f95884SUwe Kleine-König static void imx_mctrl_check(struct imx_port *sport)
76266f95884SUwe Kleine-König {
76366f95884SUwe Kleine-König 	unsigned int status, changed;
76466f95884SUwe Kleine-König 
76566f95884SUwe Kleine-König 	status = imx_get_hwmctrl(sport);
76666f95884SUwe Kleine-König 	changed = status ^ sport->old_status;
76766f95884SUwe Kleine-König 
76866f95884SUwe Kleine-König 	if (changed == 0)
76966f95884SUwe Kleine-König 		return;
77066f95884SUwe Kleine-König 
77166f95884SUwe Kleine-König 	sport->old_status = status;
77266f95884SUwe Kleine-König 
77366f95884SUwe Kleine-König 	if (changed & TIOCM_RI && status & TIOCM_RI)
77466f95884SUwe Kleine-König 		sport->port.icount.rng++;
77566f95884SUwe Kleine-König 	if (changed & TIOCM_DSR)
77666f95884SUwe Kleine-König 		sport->port.icount.dsr++;
77766f95884SUwe Kleine-König 	if (changed & TIOCM_CAR)
77866f95884SUwe Kleine-König 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
77966f95884SUwe Kleine-König 	if (changed & TIOCM_CTS)
78066f95884SUwe Kleine-König 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
78166f95884SUwe Kleine-König 
78266f95884SUwe Kleine-König 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
78366f95884SUwe Kleine-König }
78466f95884SUwe Kleine-König 
785ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_int(int irq, void *dev_id)
786ab4382d2SGreg Kroah-Hartman {
787ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
788ab4382d2SGreg Kroah-Hartman 	unsigned int sts;
789f1f836e4SAlexander Stein 	unsigned int sts2;
7904d845a62SUwe Kleine-König 	irqreturn_t ret = IRQ_NONE;
791ab4382d2SGreg Kroah-Hartman 
792ab4382d2SGreg Kroah-Hartman 	sts = readl(sport->port.membase + USR1);
79317b8f2a3SUwe Kleine-König 	sts2 = readl(sport->port.membase + USR2);
794ab4382d2SGreg Kroah-Hartman 
79586a04ba6SLucas Stach 	if (sts & (USR1_RRDY | USR1_AGTIM)) {
796b4cdc8f6SHuang Shijie 		if (sport->dma_is_enabled)
797b4cdc8f6SHuang Shijie 			imx_dma_rxint(sport);
798b4cdc8f6SHuang Shijie 		else
799ab4382d2SGreg Kroah-Hartman 			imx_rxint(irq, dev_id);
8004d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
801b4cdc8f6SHuang Shijie 	}
802ab4382d2SGreg Kroah-Hartman 
80317b8f2a3SUwe Kleine-König 	if ((sts & USR1_TRDY &&
80417b8f2a3SUwe Kleine-König 	     readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
80517b8f2a3SUwe Kleine-König 	    (sts2 & USR2_TXDC &&
8064d845a62SUwe Kleine-König 	     readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
807ab4382d2SGreg Kroah-Hartman 		imx_txint(irq, dev_id);
8084d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
8094d845a62SUwe Kleine-König 	}
810ab4382d2SGreg Kroah-Hartman 
81127e16501SUwe Kleine-König 	if (sts & USR1_DTRD) {
81227e16501SUwe Kleine-König 		unsigned long flags;
81327e16501SUwe Kleine-König 
81427e16501SUwe Kleine-König 		if (sts & USR1_DTRD)
81527e16501SUwe Kleine-König 			writel(USR1_DTRD, sport->port.membase + USR1);
81627e16501SUwe Kleine-König 
81727e16501SUwe Kleine-König 		spin_lock_irqsave(&sport->port.lock, flags);
81827e16501SUwe Kleine-König 		imx_mctrl_check(sport);
81927e16501SUwe Kleine-König 		spin_unlock_irqrestore(&sport->port.lock, flags);
82027e16501SUwe Kleine-König 
82127e16501SUwe Kleine-König 		ret = IRQ_HANDLED;
82227e16501SUwe Kleine-König 	}
82327e16501SUwe Kleine-König 
8244d845a62SUwe Kleine-König 	if (sts & USR1_RTSD) {
825ab4382d2SGreg Kroah-Hartman 		imx_rtsint(irq, dev_id);
8264d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
8274d845a62SUwe Kleine-König 	}
828ab4382d2SGreg Kroah-Hartman 
8294d845a62SUwe Kleine-König 	if (sts & USR1_AWAKE) {
830db1a9b55SFabio Estevam 		writel(USR1_AWAKE, sport->port.membase + USR1);
8314d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
8324d845a62SUwe Kleine-König 	}
833db1a9b55SFabio Estevam 
834f1f836e4SAlexander Stein 	if (sts2 & USR2_ORE) {
835f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
83691555ce9SUwe Kleine-König 		writel(USR2_ORE, sport->port.membase + USR2);
8374d845a62SUwe Kleine-König 		ret = IRQ_HANDLED;
838f1f836e4SAlexander Stein 	}
839f1f836e4SAlexander Stein 
8404d845a62SUwe Kleine-König 	return ret;
841ab4382d2SGreg Kroah-Hartman }
842ab4382d2SGreg Kroah-Hartman 
843ab4382d2SGreg Kroah-Hartman /*
844ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
845ab4382d2SGreg Kroah-Hartman  */
846ab4382d2SGreg Kroah-Hartman static unsigned int imx_tx_empty(struct uart_port *port)
847ab4382d2SGreg Kroah-Hartman {
848ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
8491ce43e58SHuang Shijie 	unsigned int ret;
850ab4382d2SGreg Kroah-Hartman 
8511ce43e58SHuang Shijie 	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
8521ce43e58SHuang Shijie 
8531ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
8541ce43e58SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_txing)
8551ce43e58SHuang Shijie 		ret = 0;
8561ce43e58SHuang Shijie 
8571ce43e58SHuang Shijie 	return ret;
858ab4382d2SGreg Kroah-Hartman }
859ab4382d2SGreg Kroah-Hartman 
86058362d5bSUwe Kleine-König static unsigned int imx_get_mctrl(struct uart_port *port)
86158362d5bSUwe Kleine-König {
86258362d5bSUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
86358362d5bSUwe Kleine-König 	unsigned int ret = imx_get_hwmctrl(sport);
86458362d5bSUwe Kleine-König 
86558362d5bSUwe Kleine-König 	mctrl_gpio_get(sport->gpios, &ret);
86658362d5bSUwe Kleine-König 
86758362d5bSUwe Kleine-König 	return ret;
86858362d5bSUwe Kleine-König }
86958362d5bSUwe Kleine-König 
870ab4382d2SGreg Kroah-Hartman static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
871ab4382d2SGreg Kroah-Hartman {
872ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
873ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
874ab4382d2SGreg Kroah-Hartman 
87517b8f2a3SUwe Kleine-König 	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
87617b8f2a3SUwe Kleine-König 		temp = readl(sport->port.membase + UCR2);
87717b8f2a3SUwe Kleine-König 		temp &= ~(UCR2_CTS | UCR2_CTSC);
878ab4382d2SGreg Kroah-Hartman 		if (mctrl & TIOCM_RTS)
879bb2f861aSFugang Duan 			temp |= UCR2_CTS | UCR2_CTSC;
880ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR2);
88117b8f2a3SUwe Kleine-König 	}
8826b471a98SHuang Shijie 
88390ebc483SUwe Kleine-König 	temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
88490ebc483SUwe Kleine-König 	if (!(mctrl & TIOCM_DTR))
88590ebc483SUwe Kleine-König 		temp |= UCR3_DSR;
88690ebc483SUwe Kleine-König 	writel(temp, sport->port.membase + UCR3);
88790ebc483SUwe Kleine-König 
8886b471a98SHuang Shijie 	temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
8896b471a98SHuang Shijie 	if (mctrl & TIOCM_LOOP)
8906b471a98SHuang Shijie 		temp |= UTS_LOOP;
8916b471a98SHuang Shijie 	writel(temp, sport->port.membase + uts_reg(sport));
89258362d5bSUwe Kleine-König 
89358362d5bSUwe Kleine-König 	mctrl_gpio_set(sport->gpios, mctrl);
894ab4382d2SGreg Kroah-Hartman }
895ab4382d2SGreg Kroah-Hartman 
896ab4382d2SGreg Kroah-Hartman /*
897ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
898ab4382d2SGreg Kroah-Hartman  */
899ab4382d2SGreg Kroah-Hartman static void imx_break_ctl(struct uart_port *port, int break_state)
900ab4382d2SGreg Kroah-Hartman {
901ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
902ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
903ab4382d2SGreg Kroah-Hartman 
904ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
905ab4382d2SGreg Kroah-Hartman 
906ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
907ab4382d2SGreg Kroah-Hartman 
908ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
909ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_SNDBRK;
910ab4382d2SGreg Kroah-Hartman 
911ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
912ab4382d2SGreg Kroah-Hartman 
913ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
914ab4382d2SGreg Kroah-Hartman }
915ab4382d2SGreg Kroah-Hartman 
916cc568849SUwe Kleine-König /*
917cc568849SUwe Kleine-König  * This is our per-port timeout handler, for checking the
918cc568849SUwe Kleine-König  * modem status signals.
919cc568849SUwe Kleine-König  */
920cc568849SUwe Kleine-König static void imx_timeout(unsigned long data)
921cc568849SUwe Kleine-König {
922cc568849SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)data;
923cc568849SUwe Kleine-König 	unsigned long flags;
924cc568849SUwe Kleine-König 
925cc568849SUwe Kleine-König 	if (sport->port.state) {
926cc568849SUwe Kleine-König 		spin_lock_irqsave(&sport->port.lock, flags);
927cc568849SUwe Kleine-König 		imx_mctrl_check(sport);
928cc568849SUwe Kleine-König 		spin_unlock_irqrestore(&sport->port.lock, flags);
929cc568849SUwe Kleine-König 
930cc568849SUwe Kleine-König 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
931cc568849SUwe Kleine-König 	}
932cc568849SUwe Kleine-König }
933cc568849SUwe Kleine-König 
934b4cdc8f6SHuang Shijie #define RX_BUF_SIZE	(PAGE_SIZE)
935b4cdc8f6SHuang Shijie static void imx_rx_dma_done(struct imx_port *sport)
936b4cdc8f6SHuang Shijie {
937b4cdc8f6SHuang Shijie 	unsigned long temp;
93873631813SJiada Wang 	unsigned long flags;
93973631813SJiada Wang 
94073631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
941b4cdc8f6SHuang Shijie 
94286a04ba6SLucas Stach 	/* re-enable interrupts to get notified when new symbols are incoming */
943b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
944b4cdc8f6SHuang Shijie 	temp |= UCR1_RRDYEN;
945b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
946b4cdc8f6SHuang Shijie 
94786a04ba6SLucas Stach 	temp = readl(sport->port.membase + UCR2);
94886a04ba6SLucas Stach 	temp |= UCR2_ATEN;
94986a04ba6SLucas Stach 	writel(temp, sport->port.membase + UCR2);
95086a04ba6SLucas Stach 
951b4cdc8f6SHuang Shijie 	sport->dma_is_rxing = 0;
9529ce4f8f3SGreg Kroah-Hartman 
9539ce4f8f3SGreg Kroah-Hartman 	/* Is the shutdown waiting for us? */
9549ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait))
9559ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
95673631813SJiada Wang 
95773631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
958b4cdc8f6SHuang Shijie }
959b4cdc8f6SHuang Shijie 
960b4cdc8f6SHuang Shijie /*
961905c0decSLucas Stach  * There are two kinds of RX DMA interrupts(such as in the MX6Q):
962b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
963905c0decSLucas Stach  *   [2] the aging timer expires
964b4cdc8f6SHuang Shijie  *
965905c0decSLucas Stach  * Condition [2] is triggered when a character has been sitting in the FIFO
966905c0decSLucas Stach  * for at least 8 byte durations.
967b4cdc8f6SHuang Shijie  */
968b4cdc8f6SHuang Shijie static void dma_rx_callback(void *data)
969b4cdc8f6SHuang Shijie {
970b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
971b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
972b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
9737cb92fd2SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
974b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
975b4cdc8f6SHuang Shijie 	enum dma_status status;
976b4cdc8f6SHuang Shijie 	unsigned int count;
977b4cdc8f6SHuang Shijie 
978b4cdc8f6SHuang Shijie 	/* unmap it first */
979b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
980b4cdc8f6SHuang Shijie 
981f0ef8834SHuang Shijie 	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
982b4cdc8f6SHuang Shijie 	count = RX_BUF_SIZE - state.residue;
983392bceedSPhilipp Zabel 
984b4cdc8f6SHuang Shijie 	dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
985b4cdc8f6SHuang Shijie 
986b4cdc8f6SHuang Shijie 	if (count) {
9879b289932SManfred Schlaegl 		if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
9889b289932SManfred Schlaegl 			int bytes = tty_insert_flip_string(port, sport->rx_buf,
9899b289932SManfred Schlaegl 					count);
9909b289932SManfred Schlaegl 
9919b289932SManfred Schlaegl 			if (bytes != count)
9929b289932SManfred Schlaegl 				sport->port.icount.buf_overrun++;
9939b289932SManfred Schlaegl 		}
9947cb92fd2SHuang Shijie 		tty_flip_buffer_push(port);
995abc7882aSLucas Stach 		sport->port.icount.rx += count;
996b4cdc8f6SHuang Shijie 	}
997976b39cdSLucas Stach 
998976b39cdSLucas Stach 	/*
999976b39cdSLucas Stach 	 * Restart RX DMA directly if more data is available in order to skip
1000976b39cdSLucas Stach 	 * the roundtrip through the IRQ handler. If there is some data already
1001976b39cdSLucas Stach 	 * in the FIFO, DMA needs to be restarted soon anyways.
1002976b39cdSLucas Stach 	 *
1003976b39cdSLucas Stach 	 * Otherwise stop the DMA and reactivate FIFO IRQs to restart DMA once
1004976b39cdSLucas Stach 	 * data starts to arrive again.
1005976b39cdSLucas Stach 	 */
1006976b39cdSLucas Stach 	if (readl(sport->port.membase + USR2) & USR2_RDR)
1007976b39cdSLucas Stach 		start_rx_dma(sport);
1008976b39cdSLucas Stach 	else
1009976b39cdSLucas Stach 		imx_rx_dma_done(sport);
1010ee5e7c10SRobin Gong }
1011b4cdc8f6SHuang Shijie 
1012b4cdc8f6SHuang Shijie static int start_rx_dma(struct imx_port *sport)
1013b4cdc8f6SHuang Shijie {
1014b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
1015b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
1016b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1017b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
1018b4cdc8f6SHuang Shijie 	int ret;
1019b4cdc8f6SHuang Shijie 
1020b4cdc8f6SHuang Shijie 	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1021b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1022b4cdc8f6SHuang Shijie 	if (ret == 0) {
1023b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
1024b4cdc8f6SHuang Shijie 		return -EINVAL;
1025b4cdc8f6SHuang Shijie 	}
1026b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
1027b4cdc8f6SHuang Shijie 					DMA_PREP_INTERRUPT);
1028b4cdc8f6SHuang Shijie 	if (!desc) {
102924649821SDirk Behme 		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1030b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1031b4cdc8f6SHuang Shijie 		return -EINVAL;
1032b4cdc8f6SHuang Shijie 	}
1033b4cdc8f6SHuang Shijie 	desc->callback = dma_rx_callback;
1034b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
1035b4cdc8f6SHuang Shijie 
1036b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
1037b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
1038b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
1039b4cdc8f6SHuang Shijie 	return 0;
1040b4cdc8f6SHuang Shijie }
1041b4cdc8f6SHuang Shijie 
1042cc32382dSLucas Stach #define TXTL_DEFAULT 2 /* reset default */
1043cc32382dSLucas Stach #define RXTL_DEFAULT 1 /* reset default */
1044184bd70bSLucas Stach #define TXTL_DMA 8 /* DMA burst setting */
1045184bd70bSLucas Stach #define RXTL_DMA 9 /* DMA burst setting */
1046cc32382dSLucas Stach 
1047cc32382dSLucas Stach static void imx_setup_ufcr(struct imx_port *sport,
1048cc32382dSLucas Stach 			  unsigned char txwl, unsigned char rxwl)
1049cc32382dSLucas Stach {
1050cc32382dSLucas Stach 	unsigned int val;
1051cc32382dSLucas Stach 
1052cc32382dSLucas Stach 	/* set receiver / transmitter trigger level */
1053cc32382dSLucas Stach 	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1054cc32382dSLucas Stach 	val |= txwl << UFCR_TXTL_SHF | rxwl;
1055cc32382dSLucas Stach 	writel(val, sport->port.membase + UFCR);
1056cc32382dSLucas Stach }
1057cc32382dSLucas Stach 
1058b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
1059b4cdc8f6SHuang Shijie {
1060b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
1061b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
1062b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
1063b4cdc8f6SHuang Shijie 
1064b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
1065b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
1066b4cdc8f6SHuang Shijie 	}
1067b4cdc8f6SHuang Shijie 
1068b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
1069b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
1070b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
1071b4cdc8f6SHuang Shijie 	}
1072b4cdc8f6SHuang Shijie 
1073b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 0;
1074b4cdc8f6SHuang Shijie }
1075b4cdc8f6SHuang Shijie 
1076b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
1077b4cdc8f6SHuang Shijie {
1078b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
1079b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1080b4cdc8f6SHuang Shijie 	int ret;
1081b4cdc8f6SHuang Shijie 
1082b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
1083b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1084b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
1085b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
1086b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1087b4cdc8f6SHuang Shijie 		goto err;
1088b4cdc8f6SHuang Shijie 	}
1089b4cdc8f6SHuang Shijie 
1090b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1091b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1092b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1093184bd70bSLucas Stach 	/* one byte less than the watermark level to enable the aging timer */
1094184bd70bSLucas Stach 	slave_config.src_maxburst = RXTL_DMA - 1;
1095b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1096b4cdc8f6SHuang Shijie 	if (ret) {
1097b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1098b4cdc8f6SHuang Shijie 		goto err;
1099b4cdc8f6SHuang Shijie 	}
1100b4cdc8f6SHuang Shijie 
1101b4cdc8f6SHuang Shijie 	sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1102b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1103b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1104b4cdc8f6SHuang Shijie 		goto err;
1105b4cdc8f6SHuang Shijie 	}
1106b4cdc8f6SHuang Shijie 
1107b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1108b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1109b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1110b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1111b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1112b4cdc8f6SHuang Shijie 		goto err;
1113b4cdc8f6SHuang Shijie 	}
1114b4cdc8f6SHuang Shijie 
1115b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1116b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1117b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1118184bd70bSLucas Stach 	slave_config.dst_maxburst = TXTL_DMA;
1119b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1120b4cdc8f6SHuang Shijie 	if (ret) {
1121b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1122b4cdc8f6SHuang Shijie 		goto err;
1123b4cdc8f6SHuang Shijie 	}
1124b4cdc8f6SHuang Shijie 
1125b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 1;
1126b4cdc8f6SHuang Shijie 
1127b4cdc8f6SHuang Shijie 	return 0;
1128b4cdc8f6SHuang Shijie err:
1129b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1130b4cdc8f6SHuang Shijie 	return ret;
1131b4cdc8f6SHuang Shijie }
1132b4cdc8f6SHuang Shijie 
1133b4cdc8f6SHuang Shijie static void imx_enable_dma(struct imx_port *sport)
1134b4cdc8f6SHuang Shijie {
1135b4cdc8f6SHuang Shijie 	unsigned long temp;
1136b4cdc8f6SHuang Shijie 
11379ce4f8f3SGreg Kroah-Hartman 	init_waitqueue_head(&sport->dma_wait);
11389ce4f8f3SGreg Kroah-Hartman 
1139b4cdc8f6SHuang Shijie 	/* set UCR1 */
1140b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1141905c0decSLucas Stach 	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
1142b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1143b4cdc8f6SHuang Shijie 
114486a04ba6SLucas Stach 	temp = readl(sport->port.membase + UCR2);
114586a04ba6SLucas Stach 	temp |= UCR2_ATEN;
114686a04ba6SLucas Stach 	writel(temp, sport->port.membase + UCR2);
114786a04ba6SLucas Stach 
1148184bd70bSLucas Stach 	imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1149184bd70bSLucas Stach 
1150b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1151b4cdc8f6SHuang Shijie }
1152b4cdc8f6SHuang Shijie 
1153b4cdc8f6SHuang Shijie static void imx_disable_dma(struct imx_port *sport)
1154b4cdc8f6SHuang Shijie {
1155b4cdc8f6SHuang Shijie 	unsigned long temp;
1156b4cdc8f6SHuang Shijie 
1157b4cdc8f6SHuang Shijie 	/* clear UCR1 */
1158b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1159b4cdc8f6SHuang Shijie 	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1160b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1161b4cdc8f6SHuang Shijie 
1162b4cdc8f6SHuang Shijie 	/* clear UCR2 */
1163b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR2);
116486a04ba6SLucas Stach 	temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
1165b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR2);
1166b4cdc8f6SHuang Shijie 
1167184bd70bSLucas Stach 	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1168184bd70bSLucas Stach 
1169b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1170b4cdc8f6SHuang Shijie }
1171b4cdc8f6SHuang Shijie 
1172ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1173ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1174ab4382d2SGreg Kroah-Hartman 
1175ab4382d2SGreg Kroah-Hartman static int imx_startup(struct uart_port *port)
1176ab4382d2SGreg Kroah-Hartman {
1177ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1178458e2c82SFabio Estevam 	int retval, i;
1179ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
1180ab4382d2SGreg Kroah-Hartman 
118128eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
118228eb4274SHuang Shijie 	if (retval)
1183cb0f0a5fSFabio Estevam 		return retval;
118428eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
11850c375501SHuang Shijie 	if (retval) {
11860c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
1187cb0f0a5fSFabio Estevam 		return retval;
11880c375501SHuang Shijie 	}
118928eb4274SHuang Shijie 
1190cc32382dSLucas Stach 	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1191ab4382d2SGreg Kroah-Hartman 
1192ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1193ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1194ab4382d2SGreg Kroah-Hartman 	 */
1195ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR4);
1196ab4382d2SGreg Kroah-Hartman 
1197ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
1198ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1199ab4382d2SGreg Kroah-Hartman 	temp |= CTSTL << UCR4_CTSTL_SHF;
1200ab4382d2SGreg Kroah-Hartman 
1201ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
1202ab4382d2SGreg Kroah-Hartman 
12037e11577eSLucas Stach 	/* Can we enable the DMA support? */
12047e11577eSLucas Stach 	if (is_imx6q_uart(sport) && !uart_console(port) &&
12057e11577eSLucas Stach 	    !sport->dma_is_inited)
12067e11577eSLucas Stach 		imx_uart_dma_init(sport);
12077e11577eSLucas Stach 
120853794183SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
1209772f8991SHuang Shijie 	/* Reset fifo's and state machines */
1210458e2c82SFabio Estevam 	i = 100;
1211458e2c82SFabio Estevam 
1212458e2c82SFabio Estevam 	temp = readl(sport->port.membase + UCR2);
1213458e2c82SFabio Estevam 	temp &= ~UCR2_SRST;
1214458e2c82SFabio Estevam 	writel(temp, sport->port.membase + UCR2);
1215458e2c82SFabio Estevam 
1216458e2c82SFabio Estevam 	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1217458e2c82SFabio Estevam 		udelay(1);
1218ab4382d2SGreg Kroah-Hartman 
1219ab4382d2SGreg Kroah-Hartman 	/*
1220ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1221ab4382d2SGreg Kroah-Hartman 	 */
122227e16501SUwe Kleine-König 	writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
122391555ce9SUwe Kleine-König 	writel(USR2_ORE, sport->port.membase + USR2);
1224ab4382d2SGreg Kroah-Hartman 
12257e11577eSLucas Stach 	if (sport->dma_is_inited && !sport->dma_is_enabled)
12267e11577eSLucas Stach 		imx_enable_dma(sport);
12277e11577eSLucas Stach 
1228ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1229ab4382d2SGreg Kroah-Hartman 	temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
1230ab4382d2SGreg Kroah-Hartman 
1231ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
1232ab4382d2SGreg Kroah-Hartman 
12336f026d6bSJiada Wang 	temp = readl(sport->port.membase + UCR4);
12346f026d6bSJiada Wang 	temp |= UCR4_OREN;
12356f026d6bSJiada Wang 	writel(temp, sport->port.membase + UCR4);
12366f026d6bSJiada Wang 
1237ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1238ab4382d2SGreg Kroah-Hartman 	temp |= (UCR2_RXEN | UCR2_TXEN);
1239bff09b09SLucas Stach 	if (!sport->have_rtscts)
1240bff09b09SLucas Stach 		temp |= UCR2_IRTS;
124116804d68SUwe Kleine-König 	/*
124216804d68SUwe Kleine-König 	 * make sure the edge sensitive RTS-irq is disabled,
124316804d68SUwe Kleine-König 	 * we're using RTSD instead.
124416804d68SUwe Kleine-König 	 */
124516804d68SUwe Kleine-König 	if (!is_imx1_uart(sport))
124616804d68SUwe Kleine-König 		temp &= ~UCR2_RTSEN;
1247ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1248ab4382d2SGreg Kroah-Hartman 
1249a496e628SHuang Shijie 	if (!is_imx1_uart(sport)) {
1250ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
125116804d68SUwe Kleine-König 
125216804d68SUwe Kleine-König 		/*
125316804d68SUwe Kleine-König 		 * The effect of RI and DCD differs depending on the UFCR_DCEDTE
125416804d68SUwe Kleine-König 		 * bit. In DCE mode they control the outputs, in DTE mode they
125516804d68SUwe Kleine-König 		 * enable the respective irqs. At least the DCD irq cannot be
125616804d68SUwe Kleine-König 		 * cleared on i.MX25 at least, so it's not usable and must be
125716804d68SUwe Kleine-König 		 * disabled. I don't have test hardware to check if RI has the
125816804d68SUwe Kleine-König 		 * same problem but I consider this likely so it's disabled for
125916804d68SUwe Kleine-König 		 * now, too.
126016804d68SUwe Kleine-König 		 */
126116804d68SUwe Kleine-König 		temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP |
126227e16501SUwe Kleine-König 			UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
126316804d68SUwe Kleine-König 
126416804d68SUwe Kleine-König 		if (sport->dte_mode)
126516804d68SUwe Kleine-König 			temp &= ~(UCR3_RI | UCR3_DCD);
126616804d68SUwe Kleine-König 
1267ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1268ab4382d2SGreg Kroah-Hartman 	}
1269ab4382d2SGreg Kroah-Hartman 
1270ab4382d2SGreg Kroah-Hartman 	/*
1271ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1272ab4382d2SGreg Kroah-Hartman 	 */
1273ab4382d2SGreg Kroah-Hartman 	imx_enable_ms(&sport->port);
1274ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1275ab4382d2SGreg Kroah-Hartman 
1276ab4382d2SGreg Kroah-Hartman 	return 0;
1277ab4382d2SGreg Kroah-Hartman }
1278ab4382d2SGreg Kroah-Hartman 
1279ab4382d2SGreg Kroah-Hartman static void imx_shutdown(struct uart_port *port)
1280ab4382d2SGreg Kroah-Hartman {
1281ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1282ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
12839ec1882dSXinyu Chen 	unsigned long flags;
1284ab4382d2SGreg Kroah-Hartman 
1285b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1286a4688bcdSHuang Shijie 		int ret;
1287a4688bcdSHuang Shijie 
12889ce4f8f3SGreg Kroah-Hartman 		/* We have to wait for the DMA to finish. */
1289a4688bcdSHuang Shijie 		ret = wait_event_interruptible(sport->dma_wait,
12909ce4f8f3SGreg Kroah-Hartman 			!sport->dma_is_rxing && !sport->dma_is_txing);
1291a4688bcdSHuang Shijie 		if (ret != 0) {
1292a4688bcdSHuang Shijie 			sport->dma_is_rxing = 0;
1293a4688bcdSHuang Shijie 			sport->dma_is_txing = 0;
1294a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_tx);
1295a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
1296a4688bcdSHuang Shijie 		}
129773631813SJiada Wang 		spin_lock_irqsave(&sport->port.lock, flags);
1298a4688bcdSHuang Shijie 		imx_stop_tx(port);
1299b4cdc8f6SHuang Shijie 		imx_stop_rx(port);
1300b4cdc8f6SHuang Shijie 		imx_disable_dma(sport);
130173631813SJiada Wang 		spin_unlock_irqrestore(&sport->port.lock, flags);
1302b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1303b4cdc8f6SHuang Shijie 	}
1304b4cdc8f6SHuang Shijie 
130558362d5bSUwe Kleine-König 	mctrl_gpio_disable_ms(sport->gpios);
130658362d5bSUwe Kleine-König 
13079ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1308ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1309ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR2_TXEN);
1310ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
13119ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1312ab4382d2SGreg Kroah-Hartman 
1313ab4382d2SGreg Kroah-Hartman 	/*
1314ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1315ab4382d2SGreg Kroah-Hartman 	 */
1316ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1317ab4382d2SGreg Kroah-Hartman 
1318ab4382d2SGreg Kroah-Hartman 	/*
1319ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1320ab4382d2SGreg Kroah-Hartman 	 */
1321ab4382d2SGreg Kroah-Hartman 
13229ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1323ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1324ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1325ab4382d2SGreg Kroah-Hartman 
1326ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
13279ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
132828eb4274SHuang Shijie 
132928eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
133028eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1331ab4382d2SGreg Kroah-Hartman }
1332ab4382d2SGreg Kroah-Hartman 
1333eb56b7edSHuang Shijie static void imx_flush_buffer(struct uart_port *port)
1334eb56b7edSHuang Shijie {
1335eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
133682e86ae9SDirk Behme 	struct scatterlist *sgl = &sport->tx_sgl[0];
1337a2c718ceSDirk Behme 	unsigned long temp;
13384f86a95dSFabio Estevam 	int i = 100, ubir, ubmr, uts;
1339eb56b7edSHuang Shijie 
134082e86ae9SDirk Behme 	if (!sport->dma_chan_tx)
134182e86ae9SDirk Behme 		return;
134282e86ae9SDirk Behme 
1343eb56b7edSHuang Shijie 	sport->tx_bytes = 0;
1344eb56b7edSHuang Shijie 	dmaengine_terminate_all(sport->dma_chan_tx);
134582e86ae9SDirk Behme 	if (sport->dma_is_txing) {
134682e86ae9SDirk Behme 		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
134782e86ae9SDirk Behme 			     DMA_TO_DEVICE);
1348a2c718ceSDirk Behme 		temp = readl(sport->port.membase + UCR1);
1349a2c718ceSDirk Behme 		temp &= ~UCR1_TDMAEN;
1350a2c718ceSDirk Behme 		writel(temp, sport->port.membase + UCR1);
135182e86ae9SDirk Behme 		sport->dma_is_txing = false;
1352eb56b7edSHuang Shijie 	}
1353934084a9SFabio Estevam 
1354934084a9SFabio Estevam 	/*
1355934084a9SFabio Estevam 	 * According to the Reference Manual description of the UART SRST bit:
1356934084a9SFabio Estevam 	 * "Reset the transmit and receive state machines,
1357934084a9SFabio Estevam 	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1358934084a9SFabio Estevam 	 * and UTS[6-3]". As we don't need to restore the old values from
1359934084a9SFabio Estevam 	 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1360934084a9SFabio Estevam 	 */
1361934084a9SFabio Estevam 	ubir = readl(sport->port.membase + UBIR);
1362934084a9SFabio Estevam 	ubmr = readl(sport->port.membase + UBMR);
1363934084a9SFabio Estevam 	uts = readl(sport->port.membase + IMX21_UTS);
1364934084a9SFabio Estevam 
1365934084a9SFabio Estevam 	temp = readl(sport->port.membase + UCR2);
1366934084a9SFabio Estevam 	temp &= ~UCR2_SRST;
1367934084a9SFabio Estevam 	writel(temp, sport->port.membase + UCR2);
1368934084a9SFabio Estevam 
1369934084a9SFabio Estevam 	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1370934084a9SFabio Estevam 		udelay(1);
1371934084a9SFabio Estevam 
1372934084a9SFabio Estevam 	/* Restore the registers */
1373934084a9SFabio Estevam 	writel(ubir, sport->port.membase + UBIR);
1374934084a9SFabio Estevam 	writel(ubmr, sport->port.membase + UBMR);
1375934084a9SFabio Estevam 	writel(uts, sport->port.membase + IMX21_UTS);
1376eb56b7edSHuang Shijie }
1377eb56b7edSHuang Shijie 
1378ab4382d2SGreg Kroah-Hartman static void
1379ab4382d2SGreg Kroah-Hartman imx_set_termios(struct uart_port *port, struct ktermios *termios,
1380ab4382d2SGreg Kroah-Hartman 		   struct ktermios *old)
1381ab4382d2SGreg Kroah-Hartman {
1382ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1383ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
138458362d5bSUwe Kleine-König 	unsigned long ucr2, old_ucr1, old_ucr2;
138558362d5bSUwe Kleine-König 	unsigned int baud, quot;
1386ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
138758362d5bSUwe Kleine-König 	unsigned long div, ufcr;
1388ab4382d2SGreg Kroah-Hartman 	unsigned long num, denom;
1389ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1390ab4382d2SGreg Kroah-Hartman 
1391ab4382d2SGreg Kroah-Hartman 	/*
1392ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1393ab4382d2SGreg Kroah-Hartman 	 */
1394ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1395ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1396ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1397ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1398ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1399ab4382d2SGreg Kroah-Hartman 	}
1400ab4382d2SGreg Kroah-Hartman 
1401ab4382d2SGreg Kroah-Hartman 	if ((termios->c_cflag & CSIZE) == CS8)
1402ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1403ab4382d2SGreg Kroah-Hartman 	else
1404ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_SRST | UCR2_IRTS;
1405ab4382d2SGreg Kroah-Hartman 
1406ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CRTSCTS) {
1407ab4382d2SGreg Kroah-Hartman 		if (sport->have_rtscts) {
1408ab4382d2SGreg Kroah-Hartman 			ucr2 &= ~UCR2_IRTS;
140917b8f2a3SUwe Kleine-König 
141012fe59f9SFabio Estevam 			if (port->rs485.flags & SER_RS485_ENABLED) {
141117b8f2a3SUwe Kleine-König 				/*
141217b8f2a3SUwe Kleine-König 				 * RTS is mandatory for rs485 operation, so keep
141317b8f2a3SUwe Kleine-König 				 * it under manual control and keep transmitter
141417b8f2a3SUwe Kleine-König 				 * disabled.
141517b8f2a3SUwe Kleine-König 				 */
141658362d5bSUwe Kleine-König 				if (port->rs485.flags &
141758362d5bSUwe Kleine-König 				    SER_RS485_RTS_AFTER_SEND)
141858362d5bSUwe Kleine-König 					imx_port_rts_inactive(sport, &ucr2);
141958362d5bSUwe Kleine-König 				else
142058362d5bSUwe Kleine-König 					imx_port_rts_active(sport, &ucr2);
142112fe59f9SFabio Estevam 			} else {
142258362d5bSUwe Kleine-König 				imx_port_rts_auto(sport, &ucr2);
142312fe59f9SFabio Estevam 			}
1424ab4382d2SGreg Kroah-Hartman 		} else {
1425ab4382d2SGreg Kroah-Hartman 			termios->c_cflag &= ~CRTSCTS;
1426ab4382d2SGreg Kroah-Hartman 		}
142758362d5bSUwe Kleine-König 	} else if (port->rs485.flags & SER_RS485_ENABLED) {
142817b8f2a3SUwe Kleine-König 		/* disable transmitter */
142958362d5bSUwe Kleine-König 		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
143058362d5bSUwe Kleine-König 			imx_port_rts_inactive(sport, &ucr2);
143158362d5bSUwe Kleine-König 		else
143258362d5bSUwe Kleine-König 			imx_port_rts_active(sport, &ucr2);
143358362d5bSUwe Kleine-König 	}
143458362d5bSUwe Kleine-König 
1435ab4382d2SGreg Kroah-Hartman 
1436ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1437ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1438ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1439ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1440ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1441ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1442ab4382d2SGreg Kroah-Hartman 	}
1443ab4382d2SGreg Kroah-Hartman 
1444995234daSEric Miao 	del_timer_sync(&sport->timer);
1445995234daSEric Miao 
1446ab4382d2SGreg Kroah-Hartman 	/*
1447ab4382d2SGreg Kroah-Hartman 	 * Ask the core to calculate the divisor for us.
1448ab4382d2SGreg Kroah-Hartman 	 */
1449ab4382d2SGreg Kroah-Hartman 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1450ab4382d2SGreg Kroah-Hartman 	quot = uart_get_divisor(port, baud);
1451ab4382d2SGreg Kroah-Hartman 
1452ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1453ab4382d2SGreg Kroah-Hartman 
1454ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1455ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1456ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1457ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1458ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1459ab4382d2SGreg Kroah-Hartman 
1460ab4382d2SGreg Kroah-Hartman 	/*
1461ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1462ab4382d2SGreg Kroah-Hartman 	 */
1463ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1464ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1465865cea85SEric Nelson 		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1466ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1467ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1468ab4382d2SGreg Kroah-Hartman 		/*
1469ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1470ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1471ab4382d2SGreg Kroah-Hartman 		 */
1472ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1473ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1474ab4382d2SGreg Kroah-Hartman 	}
1475ab4382d2SGreg Kroah-Hartman 
147655d8693aSJiada Wang 	if ((termios->c_cflag & CREAD) == 0)
147755d8693aSJiada Wang 		sport->port.ignore_status_mask |= URXD_DUMMY_READ;
147855d8693aSJiada Wang 
1479ab4382d2SGreg Kroah-Hartman 	/*
1480ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1481ab4382d2SGreg Kroah-Hartman 	 */
1482ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1483ab4382d2SGreg Kroah-Hartman 
1484ab4382d2SGreg Kroah-Hartman 	/*
1485ab4382d2SGreg Kroah-Hartman 	 * disable interrupts and drain transmitter
1486ab4382d2SGreg Kroah-Hartman 	 */
1487ab4382d2SGreg Kroah-Hartman 	old_ucr1 = readl(sport->port.membase + UCR1);
1488ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1489ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR1);
1490ab4382d2SGreg Kroah-Hartman 
1491ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
1492ab4382d2SGreg Kroah-Hartman 		barrier();
1493ab4382d2SGreg Kroah-Hartman 
1494ab4382d2SGreg Kroah-Hartman 	/* then, disable everything */
149586a04ba6SLucas Stach 	old_ucr2 = readl(sport->port.membase + UCR2);
149686a04ba6SLucas Stach 	writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
1497ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR2);
149886a04ba6SLucas Stach 	old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
1499ab4382d2SGreg Kroah-Hartman 
150009bd00f6SHubert Feurstein 	/* custom-baudrate handling */
150109bd00f6SHubert Feurstein 	div = sport->port.uartclk / (baud * 16);
150209bd00f6SHubert Feurstein 	if (baud == 38400 && quot != div)
150309bd00f6SHubert Feurstein 		baud = sport->port.uartclk / (quot * 16);
150409bd00f6SHubert Feurstein 
1505ab4382d2SGreg Kroah-Hartman 	div = sport->port.uartclk / (baud * 16);
1506ab4382d2SGreg Kroah-Hartman 	if (div > 7)
1507ab4382d2SGreg Kroah-Hartman 		div = 7;
1508ab4382d2SGreg Kroah-Hartman 	if (!div)
1509ab4382d2SGreg Kroah-Hartman 		div = 1;
1510ab4382d2SGreg Kroah-Hartman 
1511ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1512ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1513ab4382d2SGreg Kroah-Hartman 
1514ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1515ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1516ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1517ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1518ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1519ab4382d2SGreg Kroah-Hartman 
1520ab4382d2SGreg Kroah-Hartman 	num -= 1;
1521ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1522ab4382d2SGreg Kroah-Hartman 
1523ab4382d2SGreg Kroah-Hartman 	ufcr = readl(sport->port.membase + UFCR);
1524ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
152520ff2fe6SHuang Shijie 	if (sport->dte_mode)
152620ff2fe6SHuang Shijie 		ufcr |= UFCR_DCEDTE;
1527ab4382d2SGreg Kroah-Hartman 	writel(ufcr, sport->port.membase + UFCR);
1528ab4382d2SGreg Kroah-Hartman 
1529ab4382d2SGreg Kroah-Hartman 	writel(num, sport->port.membase + UBIR);
1530ab4382d2SGreg Kroah-Hartman 	writel(denom, sport->port.membase + UBMR);
1531ab4382d2SGreg Kroah-Hartman 
1532a496e628SHuang Shijie 	if (!is_imx1_uart(sport))
1533ab4382d2SGreg Kroah-Hartman 		writel(sport->port.uartclk / div / 1000,
1534fe6b540aSShawn Guo 				sport->port.membase + IMX21_ONEMS);
1535ab4382d2SGreg Kroah-Hartman 
1536ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1, sport->port.membase + UCR1);
1537ab4382d2SGreg Kroah-Hartman 
1538ab4382d2SGreg Kroah-Hartman 	/* set the parity, stop bits and data size */
153986a04ba6SLucas Stach 	writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
1540ab4382d2SGreg Kroah-Hartman 
1541ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1542ab4382d2SGreg Kroah-Hartman 		imx_enable_ms(&sport->port);
1543ab4382d2SGreg Kroah-Hartman 
1544ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1545ab4382d2SGreg Kroah-Hartman }
1546ab4382d2SGreg Kroah-Hartman 
1547ab4382d2SGreg Kroah-Hartman static const char *imx_type(struct uart_port *port)
1548ab4382d2SGreg Kroah-Hartman {
1549ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1550ab4382d2SGreg Kroah-Hartman 
1551ab4382d2SGreg Kroah-Hartman 	return sport->port.type == PORT_IMX ? "IMX" : NULL;
1552ab4382d2SGreg Kroah-Hartman }
1553ab4382d2SGreg Kroah-Hartman 
1554ab4382d2SGreg Kroah-Hartman /*
1555ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1556ab4382d2SGreg Kroah-Hartman  */
1557ab4382d2SGreg Kroah-Hartman static void imx_config_port(struct uart_port *port, int flags)
1558ab4382d2SGreg Kroah-Hartman {
1559ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1560ab4382d2SGreg Kroah-Hartman 
1561da82f997SAlexander Shiyan 	if (flags & UART_CONFIG_TYPE)
1562ab4382d2SGreg Kroah-Hartman 		sport->port.type = PORT_IMX;
1563ab4382d2SGreg Kroah-Hartman }
1564ab4382d2SGreg Kroah-Hartman 
1565ab4382d2SGreg Kroah-Hartman /*
1566ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1567ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1568ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1569ab4382d2SGreg Kroah-Hartman  */
1570ab4382d2SGreg Kroah-Hartman static int
1571ab4382d2SGreg Kroah-Hartman imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1572ab4382d2SGreg Kroah-Hartman {
1573ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1574ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1575ab4382d2SGreg Kroah-Hartman 
1576ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1577ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1578ab4382d2SGreg Kroah-Hartman 	if (sport->port.irq != ser->irq)
1579ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1580ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1581ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1582ab4382d2SGreg Kroah-Hartman 	if (sport->port.uartclk / 16 != ser->baud_base)
1583ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1584a50c44ceSOlof Johansson 	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1585ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1586ab4382d2SGreg Kroah-Hartman 	if (sport->port.iobase != ser->port)
1587ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1588ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1589ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1590ab4382d2SGreg Kroah-Hartman 	return ret;
1591ab4382d2SGreg Kroah-Hartman }
1592ab4382d2SGreg Kroah-Hartman 
159301f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
15946b8bdad9SDaniel Thompson 
15956b8bdad9SDaniel Thompson static int imx_poll_init(struct uart_port *port)
15966b8bdad9SDaniel Thompson {
15976b8bdad9SDaniel Thompson 	struct imx_port *sport = (struct imx_port *)port;
15986b8bdad9SDaniel Thompson 	unsigned long flags;
15996b8bdad9SDaniel Thompson 	unsigned long temp;
16006b8bdad9SDaniel Thompson 	int retval;
16016b8bdad9SDaniel Thompson 
16026b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_ipg);
16036b8bdad9SDaniel Thompson 	if (retval)
16046b8bdad9SDaniel Thompson 		return retval;
16056b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_per);
16066b8bdad9SDaniel Thompson 	if (retval)
16076b8bdad9SDaniel Thompson 		clk_disable_unprepare(sport->clk_ipg);
16086b8bdad9SDaniel Thompson 
1609cc32382dSLucas Stach 	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
16106b8bdad9SDaniel Thompson 
16116b8bdad9SDaniel Thompson 	spin_lock_irqsave(&sport->port.lock, flags);
16126b8bdad9SDaniel Thompson 
16136b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR1);
16146b8bdad9SDaniel Thompson 	if (is_imx1_uart(sport))
16156b8bdad9SDaniel Thompson 		temp |= IMX1_UCR1_UARTCLKEN;
16166b8bdad9SDaniel Thompson 	temp |= UCR1_UARTEN | UCR1_RRDYEN;
16176b8bdad9SDaniel Thompson 	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
16186b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR1);
16196b8bdad9SDaniel Thompson 
16206b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR2);
16216b8bdad9SDaniel Thompson 	temp |= UCR2_RXEN;
16226b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR2);
16236b8bdad9SDaniel Thompson 
16246b8bdad9SDaniel Thompson 	spin_unlock_irqrestore(&sport->port.lock, flags);
16256b8bdad9SDaniel Thompson 
16266b8bdad9SDaniel Thompson 	return 0;
16276b8bdad9SDaniel Thompson }
16286b8bdad9SDaniel Thompson 
162901f56abdSSaleem Abdulrasool static int imx_poll_get_char(struct uart_port *port)
163001f56abdSSaleem Abdulrasool {
1631f968ef34SDaniel Thompson 	if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
163226c47412SDirk Behme 		return NO_POLL_CHAR;
163301f56abdSSaleem Abdulrasool 
1634f968ef34SDaniel Thompson 	return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
163501f56abdSSaleem Abdulrasool }
163601f56abdSSaleem Abdulrasool 
163701f56abdSSaleem Abdulrasool static void imx_poll_put_char(struct uart_port *port, unsigned char c)
163801f56abdSSaleem Abdulrasool {
163901f56abdSSaleem Abdulrasool 	unsigned int status;
164001f56abdSSaleem Abdulrasool 
164101f56abdSSaleem Abdulrasool 	/* drain */
164201f56abdSSaleem Abdulrasool 	do {
1643f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR1);
164401f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
164501f56abdSSaleem Abdulrasool 
164601f56abdSSaleem Abdulrasool 	/* write */
1647f968ef34SDaniel Thompson 	writel_relaxed(c, port->membase + URTX0);
164801f56abdSSaleem Abdulrasool 
164901f56abdSSaleem Abdulrasool 	/* flush */
165001f56abdSSaleem Abdulrasool 	do {
1651f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR2);
165201f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
165301f56abdSSaleem Abdulrasool }
165401f56abdSSaleem Abdulrasool #endif
165501f56abdSSaleem Abdulrasool 
165617b8f2a3SUwe Kleine-König static int imx_rs485_config(struct uart_port *port,
165717b8f2a3SUwe Kleine-König 			    struct serial_rs485 *rs485conf)
165817b8f2a3SUwe Kleine-König {
165917b8f2a3SUwe Kleine-König 	struct imx_port *sport = (struct imx_port *)port;
16607d1cadcaSBaruch Siach 	unsigned long temp;
166117b8f2a3SUwe Kleine-König 
166217b8f2a3SUwe Kleine-König 	/* unimplemented */
166317b8f2a3SUwe Kleine-König 	rs485conf->delay_rts_before_send = 0;
166417b8f2a3SUwe Kleine-König 	rs485conf->delay_rts_after_send = 0;
166517b8f2a3SUwe Kleine-König 
166617b8f2a3SUwe Kleine-König 	/* RTS is required to control the transmitter */
166717b8f2a3SUwe Kleine-König 	if (!sport->have_rtscts)
166817b8f2a3SUwe Kleine-König 		rs485conf->flags &= ~SER_RS485_ENABLED;
166917b8f2a3SUwe Kleine-König 
167017b8f2a3SUwe Kleine-König 	if (rs485conf->flags & SER_RS485_ENABLED) {
167117b8f2a3SUwe Kleine-König 		/* disable transmitter */
167217b8f2a3SUwe Kleine-König 		temp = readl(sport->port.membase + UCR2);
167317b8f2a3SUwe Kleine-König 		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
167458362d5bSUwe Kleine-König 			imx_port_rts_inactive(sport, &temp);
167517b8f2a3SUwe Kleine-König 		else
167658362d5bSUwe Kleine-König 			imx_port_rts_active(sport, &temp);
167717b8f2a3SUwe Kleine-König 		writel(temp, sport->port.membase + UCR2);
167817b8f2a3SUwe Kleine-König 	}
167917b8f2a3SUwe Kleine-König 
16807d1cadcaSBaruch Siach 	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
16817d1cadcaSBaruch Siach 	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
16827d1cadcaSBaruch Siach 	    rs485conf->flags & SER_RS485_RX_DURING_TX) {
16837d1cadcaSBaruch Siach 		temp = readl(sport->port.membase + UCR2);
16847d1cadcaSBaruch Siach 		temp |= UCR2_RXEN;
16857d1cadcaSBaruch Siach 		writel(temp, sport->port.membase + UCR2);
16867d1cadcaSBaruch Siach 	}
16877d1cadcaSBaruch Siach 
168817b8f2a3SUwe Kleine-König 	port->rs485 = *rs485conf;
168917b8f2a3SUwe Kleine-König 
169017b8f2a3SUwe Kleine-König 	return 0;
169117b8f2a3SUwe Kleine-König }
169217b8f2a3SUwe Kleine-König 
1693ab4382d2SGreg Kroah-Hartman static struct uart_ops imx_pops = {
1694ab4382d2SGreg Kroah-Hartman 	.tx_empty	= imx_tx_empty,
1695ab4382d2SGreg Kroah-Hartman 	.set_mctrl	= imx_set_mctrl,
1696ab4382d2SGreg Kroah-Hartman 	.get_mctrl	= imx_get_mctrl,
1697ab4382d2SGreg Kroah-Hartman 	.stop_tx	= imx_stop_tx,
1698ab4382d2SGreg Kroah-Hartman 	.start_tx	= imx_start_tx,
1699ab4382d2SGreg Kroah-Hartman 	.stop_rx	= imx_stop_rx,
1700ab4382d2SGreg Kroah-Hartman 	.enable_ms	= imx_enable_ms,
1701ab4382d2SGreg Kroah-Hartman 	.break_ctl	= imx_break_ctl,
1702ab4382d2SGreg Kroah-Hartman 	.startup	= imx_startup,
1703ab4382d2SGreg Kroah-Hartman 	.shutdown	= imx_shutdown,
1704eb56b7edSHuang Shijie 	.flush_buffer	= imx_flush_buffer,
1705ab4382d2SGreg Kroah-Hartman 	.set_termios	= imx_set_termios,
1706ab4382d2SGreg Kroah-Hartman 	.type		= imx_type,
1707ab4382d2SGreg Kroah-Hartman 	.config_port	= imx_config_port,
1708ab4382d2SGreg Kroah-Hartman 	.verify_port	= imx_verify_port,
170901f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
17106b8bdad9SDaniel Thompson 	.poll_init      = imx_poll_init,
171101f56abdSSaleem Abdulrasool 	.poll_get_char  = imx_poll_get_char,
171201f56abdSSaleem Abdulrasool 	.poll_put_char  = imx_poll_put_char,
171301f56abdSSaleem Abdulrasool #endif
1714ab4382d2SGreg Kroah-Hartman };
1715ab4382d2SGreg Kroah-Hartman 
1716ab4382d2SGreg Kroah-Hartman static struct imx_port *imx_ports[UART_NR];
1717ab4382d2SGreg Kroah-Hartman 
1718ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_SERIAL_IMX_CONSOLE
1719ab4382d2SGreg Kroah-Hartman static void imx_console_putchar(struct uart_port *port, int ch)
1720ab4382d2SGreg Kroah-Hartman {
1721ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1722ab4382d2SGreg Kroah-Hartman 
1723fe6b540aSShawn Guo 	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1724ab4382d2SGreg Kroah-Hartman 		barrier();
1725ab4382d2SGreg Kroah-Hartman 
1726ab4382d2SGreg Kroah-Hartman 	writel(ch, sport->port.membase + URTX0);
1727ab4382d2SGreg Kroah-Hartman }
1728ab4382d2SGreg Kroah-Hartman 
1729ab4382d2SGreg Kroah-Hartman /*
1730ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
1731ab4382d2SGreg Kroah-Hartman  */
1732ab4382d2SGreg Kroah-Hartman static void
1733ab4382d2SGreg Kroah-Hartman imx_console_write(struct console *co, const char *s, unsigned int count)
1734ab4382d2SGreg Kroah-Hartman {
1735ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = imx_ports[co->index];
17360ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
17370ad5a814SDirk Behme 	unsigned int ucr1;
1738f30e8260SShawn Guo 	unsigned long flags = 0;
1739677fe555SThomas Gleixner 	int locked = 1;
17401cf93e0dSHuang Shijie 	int retval;
17411cf93e0dSHuang Shijie 
17420c727a42SFabio Estevam 	retval = clk_enable(sport->clk_per);
17431cf93e0dSHuang Shijie 	if (retval)
17441cf93e0dSHuang Shijie 		return;
17450c727a42SFabio Estevam 	retval = clk_enable(sport->clk_ipg);
17461cf93e0dSHuang Shijie 	if (retval) {
17470c727a42SFabio Estevam 		clk_disable(sport->clk_per);
17481cf93e0dSHuang Shijie 		return;
17491cf93e0dSHuang Shijie 	}
17509ec1882dSXinyu Chen 
1751677fe555SThomas Gleixner 	if (sport->port.sysrq)
1752677fe555SThomas Gleixner 		locked = 0;
1753677fe555SThomas Gleixner 	else if (oops_in_progress)
1754677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
1755677fe555SThomas Gleixner 	else
17569ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
1757ab4382d2SGreg Kroah-Hartman 
1758ab4382d2SGreg Kroah-Hartman 	/*
17590ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
1760ab4382d2SGreg Kroah-Hartman 	 */
17610ad5a814SDirk Behme 	imx_port_ucrs_save(&sport->port, &old_ucr);
17620ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
1763ab4382d2SGreg Kroah-Hartman 
1764fe6b540aSShawn Guo 	if (is_imx1_uart(sport))
1765fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
1766ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
1767ab4382d2SGreg Kroah-Hartman 	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1768ab4382d2SGreg Kroah-Hartman 
1769ab4382d2SGreg Kroah-Hartman 	writel(ucr1, sport->port.membase + UCR1);
1770ab4382d2SGreg Kroah-Hartman 
17710ad5a814SDirk Behme 	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1772ab4382d2SGreg Kroah-Hartman 
1773ab4382d2SGreg Kroah-Hartman 	uart_console_write(&sport->port, s, count, imx_console_putchar);
1774ab4382d2SGreg Kroah-Hartman 
1775ab4382d2SGreg Kroah-Hartman 	/*
1776ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
17770ad5a814SDirk Behme 	 *	and restore UCR1/2/3
1778ab4382d2SGreg Kroah-Hartman 	 */
1779ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1780ab4382d2SGreg Kroah-Hartman 
17810ad5a814SDirk Behme 	imx_port_ucrs_restore(&sport->port, &old_ucr);
17829ec1882dSXinyu Chen 
1783677fe555SThomas Gleixner 	if (locked)
17849ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
17851cf93e0dSHuang Shijie 
17860c727a42SFabio Estevam 	clk_disable(sport->clk_ipg);
17870c727a42SFabio Estevam 	clk_disable(sport->clk_per);
1788ab4382d2SGreg Kroah-Hartman }
1789ab4382d2SGreg Kroah-Hartman 
1790ab4382d2SGreg Kroah-Hartman /*
1791ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
1792ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
1793ab4382d2SGreg Kroah-Hartman  */
1794ab4382d2SGreg Kroah-Hartman static void __init
1795ab4382d2SGreg Kroah-Hartman imx_console_get_options(struct imx_port *sport, int *baud,
1796ab4382d2SGreg Kroah-Hartman 			   int *parity, int *bits)
1797ab4382d2SGreg Kroah-Hartman {
1798ab4382d2SGreg Kroah-Hartman 
1799ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1800ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
1801ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
1802ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
1803ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
1804ab4382d2SGreg Kroah-Hartman 
1805ab4382d2SGreg Kroah-Hartman 		ucr2 = readl(sport->port.membase + UCR2);
1806ab4382d2SGreg Kroah-Hartman 
1807ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
1808ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
1809ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
1810ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
1811ab4382d2SGreg Kroah-Hartman 			else
1812ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
1813ab4382d2SGreg Kroah-Hartman 		}
1814ab4382d2SGreg Kroah-Hartman 
1815ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
1816ab4382d2SGreg Kroah-Hartman 			*bits = 8;
1817ab4382d2SGreg Kroah-Hartman 		else
1818ab4382d2SGreg Kroah-Hartman 			*bits = 7;
1819ab4382d2SGreg Kroah-Hartman 
1820ab4382d2SGreg Kroah-Hartman 		ubir = readl(sport->port.membase + UBIR) & 0xffff;
1821ab4382d2SGreg Kroah-Hartman 		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1822ab4382d2SGreg Kroah-Hartman 
1823ab4382d2SGreg Kroah-Hartman 		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1824ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
1825ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
1826ab4382d2SGreg Kroah-Hartman 		else
1827ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
1828ab4382d2SGreg Kroah-Hartman 
18293a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
1830ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
1831ab4382d2SGreg Kroah-Hartman 
1832ab4382d2SGreg Kroah-Hartman 		{	/*
1833ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
1834ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1835ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
1836ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
1837ab4382d2SGreg Kroah-Hartman 			 */
1838ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
1839ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
1840ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
1841ab4382d2SGreg Kroah-Hartman 
1842ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
1843ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
1844ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
1845ab4382d2SGreg Kroah-Hartman 		}
1846ab4382d2SGreg Kroah-Hartman 
1847ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
184850bbdba3SSachin Kamat 			pr_info("Console IMX rounded baud rate from %d to %d\n",
1849ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
1850ab4382d2SGreg Kroah-Hartman 	}
1851ab4382d2SGreg Kroah-Hartman }
1852ab4382d2SGreg Kroah-Hartman 
1853ab4382d2SGreg Kroah-Hartman static int __init
1854ab4382d2SGreg Kroah-Hartman imx_console_setup(struct console *co, char *options)
1855ab4382d2SGreg Kroah-Hartman {
1856ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1857ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
1858ab4382d2SGreg Kroah-Hartman 	int bits = 8;
1859ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
1860ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
18611cf93e0dSHuang Shijie 	int retval;
1862ab4382d2SGreg Kroah-Hartman 
1863ab4382d2SGreg Kroah-Hartman 	/*
1864ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
1865ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
1866ab4382d2SGreg Kroah-Hartman 	 * console support.
1867ab4382d2SGreg Kroah-Hartman 	 */
1868ab4382d2SGreg Kroah-Hartman 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1869ab4382d2SGreg Kroah-Hartman 		co->index = 0;
1870ab4382d2SGreg Kroah-Hartman 	sport = imx_ports[co->index];
1871ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
1872ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
1873ab4382d2SGreg Kroah-Hartman 
18741cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
18751cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
18761cf93e0dSHuang Shijie 	if (retval)
18771cf93e0dSHuang Shijie 		goto error_console;
18781cf93e0dSHuang Shijie 
1879ab4382d2SGreg Kroah-Hartman 	if (options)
1880ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1881ab4382d2SGreg Kroah-Hartman 	else
1882ab4382d2SGreg Kroah-Hartman 		imx_console_get_options(sport, &baud, &parity, &bits);
1883ab4382d2SGreg Kroah-Hartman 
1884cc32382dSLucas Stach 	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1885ab4382d2SGreg Kroah-Hartman 
18861cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
18871cf93e0dSHuang Shijie 
18880c727a42SFabio Estevam 	clk_disable(sport->clk_ipg);
18890c727a42SFabio Estevam 	if (retval) {
18900c727a42SFabio Estevam 		clk_unprepare(sport->clk_ipg);
18910c727a42SFabio Estevam 		goto error_console;
18920c727a42SFabio Estevam 	}
18930c727a42SFabio Estevam 
18940c727a42SFabio Estevam 	retval = clk_prepare(sport->clk_per);
18950c727a42SFabio Estevam 	if (retval)
18961cf93e0dSHuang Shijie 		clk_disable_unprepare(sport->clk_ipg);
18971cf93e0dSHuang Shijie 
18981cf93e0dSHuang Shijie error_console:
18991cf93e0dSHuang Shijie 	return retval;
1900ab4382d2SGreg Kroah-Hartman }
1901ab4382d2SGreg Kroah-Hartman 
1902ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg;
1903ab4382d2SGreg Kroah-Hartman static struct console imx_console = {
1904ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
1905ab4382d2SGreg Kroah-Hartman 	.write		= imx_console_write,
1906ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
1907ab4382d2SGreg Kroah-Hartman 	.setup		= imx_console_setup,
1908ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
1909ab4382d2SGreg Kroah-Hartman 	.index		= -1,
1910ab4382d2SGreg Kroah-Hartman 	.data		= &imx_reg,
1911ab4382d2SGreg Kroah-Hartman };
1912ab4382d2SGreg Kroah-Hartman 
1913ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	&imx_console
1914913c6c0eSLucas Stach 
1915913c6c0eSLucas Stach #ifdef CONFIG_OF
1916913c6c0eSLucas Stach static void imx_console_early_putchar(struct uart_port *port, int ch)
1917913c6c0eSLucas Stach {
1918913c6c0eSLucas Stach 	while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1919913c6c0eSLucas Stach 		cpu_relax();
1920913c6c0eSLucas Stach 
1921913c6c0eSLucas Stach 	writel_relaxed(ch, port->membase + URTX0);
1922913c6c0eSLucas Stach }
1923913c6c0eSLucas Stach 
1924913c6c0eSLucas Stach static void imx_console_early_write(struct console *con, const char *s,
1925913c6c0eSLucas Stach 				    unsigned count)
1926913c6c0eSLucas Stach {
1927913c6c0eSLucas Stach 	struct earlycon_device *dev = con->data;
1928913c6c0eSLucas Stach 
1929913c6c0eSLucas Stach 	uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1930913c6c0eSLucas Stach }
1931913c6c0eSLucas Stach 
1932913c6c0eSLucas Stach static int __init
1933913c6c0eSLucas Stach imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1934913c6c0eSLucas Stach {
1935913c6c0eSLucas Stach 	if (!dev->port.membase)
1936913c6c0eSLucas Stach 		return -ENODEV;
1937913c6c0eSLucas Stach 
1938913c6c0eSLucas Stach 	dev->con->write = imx_console_early_write;
1939913c6c0eSLucas Stach 
1940913c6c0eSLucas Stach 	return 0;
1941913c6c0eSLucas Stach }
1942913c6c0eSLucas Stach OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1943913c6c0eSLucas Stach OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1944913c6c0eSLucas Stach #endif
1945913c6c0eSLucas Stach 
1946ab4382d2SGreg Kroah-Hartman #else
1947ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
1948ab4382d2SGreg Kroah-Hartman #endif
1949ab4382d2SGreg Kroah-Hartman 
1950ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg = {
1951ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
1952ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
1953ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
1954ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
1955ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
1956ab4382d2SGreg Kroah-Hartman 	.nr             = ARRAY_SIZE(imx_ports),
1957ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
1958ab4382d2SGreg Kroah-Hartman };
1959ab4382d2SGreg Kroah-Hartman 
196022698aa2SShawn Guo #ifdef CONFIG_OF
196120bb8095SUwe Kleine-König /*
196220bb8095SUwe Kleine-König  * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
196320bb8095SUwe Kleine-König  * could successfully get all information from dt or a negative errno.
196420bb8095SUwe Kleine-König  */
196522698aa2SShawn Guo static int serial_imx_probe_dt(struct imx_port *sport,
196622698aa2SShawn Guo 		struct platform_device *pdev)
196722698aa2SShawn Guo {
196822698aa2SShawn Guo 	struct device_node *np = pdev->dev.of_node;
1969ff05967aSShawn Guo 	int ret;
197022698aa2SShawn Guo 
19715f8b9043SLABBE Corentin 	sport->devdata = of_device_get_match_data(&pdev->dev);
19725f8b9043SLABBE Corentin 	if (!sport->devdata)
197320bb8095SUwe Kleine-König 		/* no device tree device */
197420bb8095SUwe Kleine-König 		return 1;
197522698aa2SShawn Guo 
1976ff05967aSShawn Guo 	ret = of_alias_get_id(np, "serial");
1977ff05967aSShawn Guo 	if (ret < 0) {
1978ff05967aSShawn Guo 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
1979a197a191SUwe Kleine-König 		return ret;
1980ff05967aSShawn Guo 	}
1981ff05967aSShawn Guo 	sport->port.line = ret;
198222698aa2SShawn Guo 
19831006ed7eSGeert Uytterhoeven 	if (of_get_property(np, "uart-has-rtscts", NULL) ||
19841006ed7eSGeert Uytterhoeven 	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
198522698aa2SShawn Guo 		sport->have_rtscts = 1;
198622698aa2SShawn Guo 
198720ff2fe6SHuang Shijie 	if (of_get_property(np, "fsl,dte-mode", NULL))
198820ff2fe6SHuang Shijie 		sport->dte_mode = 1;
198920ff2fe6SHuang Shijie 
199022698aa2SShawn Guo 	return 0;
199122698aa2SShawn Guo }
199222698aa2SShawn Guo #else
199322698aa2SShawn Guo static inline int serial_imx_probe_dt(struct imx_port *sport,
199422698aa2SShawn Guo 		struct platform_device *pdev)
199522698aa2SShawn Guo {
199620bb8095SUwe Kleine-König 	return 1;
199722698aa2SShawn Guo }
199822698aa2SShawn Guo #endif
199922698aa2SShawn Guo 
200022698aa2SShawn Guo static void serial_imx_probe_pdata(struct imx_port *sport,
200122698aa2SShawn Guo 		struct platform_device *pdev)
200222698aa2SShawn Guo {
2003574de559SJingoo Han 	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
200422698aa2SShawn Guo 
200522698aa2SShawn Guo 	sport->port.line = pdev->id;
200622698aa2SShawn Guo 	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;
200722698aa2SShawn Guo 
200822698aa2SShawn Guo 	if (!pdata)
200922698aa2SShawn Guo 		return;
201022698aa2SShawn Guo 
201122698aa2SShawn Guo 	if (pdata->flags & IMXUART_HAVE_RTSCTS)
201222698aa2SShawn Guo 		sport->have_rtscts = 1;
201322698aa2SShawn Guo }
201422698aa2SShawn Guo 
2015ab4382d2SGreg Kroah-Hartman static int serial_imx_probe(struct platform_device *pdev)
2016ab4382d2SGreg Kroah-Hartman {
2017ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
2018ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
20198a61f0c7SFabio Estevam 	int ret = 0, reg;
2020ab4382d2SGreg Kroah-Hartman 	struct resource *res;
2021842633bdSUwe Kleine-König 	int txirq, rxirq, rtsirq;
2022ab4382d2SGreg Kroah-Hartman 
202342d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2024ab4382d2SGreg Kroah-Hartman 	if (!sport)
2025ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
2026ab4382d2SGreg Kroah-Hartman 
202722698aa2SShawn Guo 	ret = serial_imx_probe_dt(sport, pdev);
202820bb8095SUwe Kleine-König 	if (ret > 0)
202922698aa2SShawn Guo 		serial_imx_probe_pdata(sport, pdev);
203020bb8095SUwe Kleine-König 	else if (ret < 0)
203142d34191SSachin Kamat 		return ret;
203222698aa2SShawn Guo 
2033ab4382d2SGreg Kroah-Hartman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2034da82f997SAlexander Shiyan 	base = devm_ioremap_resource(&pdev->dev, res);
2035da82f997SAlexander Shiyan 	if (IS_ERR(base))
2036da82f997SAlexander Shiyan 		return PTR_ERR(base);
2037ab4382d2SGreg Kroah-Hartman 
2038842633bdSUwe Kleine-König 	rxirq = platform_get_irq(pdev, 0);
2039842633bdSUwe Kleine-König 	txirq = platform_get_irq(pdev, 1);
2040842633bdSUwe Kleine-König 	rtsirq = platform_get_irq(pdev, 2);
2041842633bdSUwe Kleine-König 
2042ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
2043ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
2044ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
2045ab4382d2SGreg Kroah-Hartman 	sport->port.type = PORT_IMX,
2046ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
2047842633bdSUwe Kleine-König 	sport->port.irq = rxirq;
2048ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
2049ab4382d2SGreg Kroah-Hartman 	sport->port.ops = &imx_pops;
205017b8f2a3SUwe Kleine-König 	sport->port.rs485_config = imx_rs485_config;
205117b8f2a3SUwe Kleine-König 	sport->port.rs485.flags =
205217b8f2a3SUwe Kleine-König 		SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
2053ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
2054ab4382d2SGreg Kroah-Hartman 	init_timer(&sport->timer);
2055ab4382d2SGreg Kroah-Hartman 	sport->timer.function = imx_timeout;
2056ab4382d2SGreg Kroah-Hartman 	sport->timer.data     = (unsigned long)sport;
2057ab4382d2SGreg Kroah-Hartman 
205858362d5bSUwe Kleine-König 	sport->gpios = mctrl_gpio_init(&sport->port, 0);
205958362d5bSUwe Kleine-König 	if (IS_ERR(sport->gpios))
206058362d5bSUwe Kleine-König 		return PTR_ERR(sport->gpios);
206158362d5bSUwe Kleine-König 
20623a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
20633a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
20643a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
2065833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
206642d34191SSachin Kamat 		return ret;
2067ab4382d2SGreg Kroah-Hartman 	}
2068ab4382d2SGreg Kroah-Hartman 
20693a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
20703a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
20713a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
2072833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
207342d34191SSachin Kamat 		return ret;
20743a9465faSSascha Hauer 	}
20753a9465faSSascha Hauer 
20763a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
2077ab4382d2SGreg Kroah-Hartman 
20788a61f0c7SFabio Estevam 	/* For register access, we only need to enable the ipg clock. */
20798a61f0c7SFabio Estevam 	ret = clk_prepare_enable(sport->clk_ipg);
20808a61f0c7SFabio Estevam 	if (ret)
20818a61f0c7SFabio Estevam 		return ret;
20828a61f0c7SFabio Estevam 
20838a61f0c7SFabio Estevam 	/* Disable interrupts before requesting them */
20848a61f0c7SFabio Estevam 	reg = readl_relaxed(sport->port.membase + UCR1);
20858a61f0c7SFabio Estevam 	reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
20868a61f0c7SFabio Estevam 		 UCR1_TXMPTYEN | UCR1_RTSDEN);
20878a61f0c7SFabio Estevam 	writel_relaxed(reg, sport->port.membase + UCR1);
20888a61f0c7SFabio Estevam 
20898a61f0c7SFabio Estevam 	clk_disable_unprepare(sport->clk_ipg);
20908a61f0c7SFabio Estevam 
2091c0d1c6b0SFabio Estevam 	/*
2092c0d1c6b0SFabio Estevam 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2093c0d1c6b0SFabio Estevam 	 * chips only have one interrupt.
2094c0d1c6b0SFabio Estevam 	 */
2095842633bdSUwe Kleine-König 	if (txirq > 0) {
2096842633bdSUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
2097c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2098c0d1c6b0SFabio Estevam 		if (ret)
2099c0d1c6b0SFabio Estevam 			return ret;
2100c0d1c6b0SFabio Estevam 
2101842633bdSUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
2102c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2103c0d1c6b0SFabio Estevam 		if (ret)
2104c0d1c6b0SFabio Estevam 			return ret;
2105c0d1c6b0SFabio Estevam 	} else {
2106842633bdSUwe Kleine-König 		ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
2107c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
2108c0d1c6b0SFabio Estevam 		if (ret)
2109c0d1c6b0SFabio Estevam 			return ret;
2110c0d1c6b0SFabio Estevam 	}
2111c0d1c6b0SFabio Estevam 
211222698aa2SShawn Guo 	imx_ports[sport->port.line] = sport;
2113ab4382d2SGreg Kroah-Hartman 
21140a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
2115ab4382d2SGreg Kroah-Hartman 
211645af780aSAlexander Shiyan 	return uart_add_one_port(&imx_reg, &sport->port);
2117ab4382d2SGreg Kroah-Hartman }
2118ab4382d2SGreg Kroah-Hartman 
2119ab4382d2SGreg Kroah-Hartman static int serial_imx_remove(struct platform_device *pdev)
2120ab4382d2SGreg Kroah-Hartman {
2121ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
2122ab4382d2SGreg Kroah-Hartman 
212345af780aSAlexander Shiyan 	return uart_remove_one_port(&imx_reg, &sport->port);
2124ab4382d2SGreg Kroah-Hartman }
2125ab4382d2SGreg Kroah-Hartman 
2126c868cbb7SEduardo Valentin static void serial_imx_restore_context(struct imx_port *sport)
2127c868cbb7SEduardo Valentin {
2128c868cbb7SEduardo Valentin 	if (!sport->context_saved)
2129c868cbb7SEduardo Valentin 		return;
2130c868cbb7SEduardo Valentin 
2131c868cbb7SEduardo Valentin 	writel(sport->saved_reg[4], sport->port.membase + UFCR);
2132c868cbb7SEduardo Valentin 	writel(sport->saved_reg[5], sport->port.membase + UESC);
2133c868cbb7SEduardo Valentin 	writel(sport->saved_reg[6], sport->port.membase + UTIM);
2134c868cbb7SEduardo Valentin 	writel(sport->saved_reg[7], sport->port.membase + UBIR);
2135c868cbb7SEduardo Valentin 	writel(sport->saved_reg[8], sport->port.membase + UBMR);
2136c868cbb7SEduardo Valentin 	writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2137c868cbb7SEduardo Valentin 	writel(sport->saved_reg[0], sport->port.membase + UCR1);
2138c868cbb7SEduardo Valentin 	writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2139c868cbb7SEduardo Valentin 	writel(sport->saved_reg[2], sport->port.membase + UCR3);
2140c868cbb7SEduardo Valentin 	writel(sport->saved_reg[3], sport->port.membase + UCR4);
2141c868cbb7SEduardo Valentin 	sport->context_saved = false;
2142c868cbb7SEduardo Valentin }
2143c868cbb7SEduardo Valentin 
2144c868cbb7SEduardo Valentin static void serial_imx_save_context(struct imx_port *sport)
2145c868cbb7SEduardo Valentin {
2146c868cbb7SEduardo Valentin 	/* Save necessary regs */
2147c868cbb7SEduardo Valentin 	sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2148c868cbb7SEduardo Valentin 	sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2149c868cbb7SEduardo Valentin 	sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2150c868cbb7SEduardo Valentin 	sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2151c868cbb7SEduardo Valentin 	sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2152c868cbb7SEduardo Valentin 	sport->saved_reg[5] = readl(sport->port.membase + UESC);
2153c868cbb7SEduardo Valentin 	sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2154c868cbb7SEduardo Valentin 	sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2155c868cbb7SEduardo Valentin 	sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2156c868cbb7SEduardo Valentin 	sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2157c868cbb7SEduardo Valentin 	sport->context_saved = true;
2158c868cbb7SEduardo Valentin }
2159c868cbb7SEduardo Valentin 
2160189550b8SEduardo Valentin static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2161189550b8SEduardo Valentin {
2162189550b8SEduardo Valentin 	unsigned int val;
2163189550b8SEduardo Valentin 
2164189550b8SEduardo Valentin 	val = readl(sport->port.membase + UCR3);
2165189550b8SEduardo Valentin 	if (on)
2166189550b8SEduardo Valentin 		val |= UCR3_AWAKEN;
2167189550b8SEduardo Valentin 	else
2168189550b8SEduardo Valentin 		val &= ~UCR3_AWAKEN;
2169189550b8SEduardo Valentin 	writel(val, sport->port.membase + UCR3);
2170bc85734bSEduardo Valentin 
2171bc85734bSEduardo Valentin 	val = readl(sport->port.membase + UCR1);
2172bc85734bSEduardo Valentin 	if (on)
2173bc85734bSEduardo Valentin 		val |= UCR1_RTSDEN;
2174bc85734bSEduardo Valentin 	else
2175bc85734bSEduardo Valentin 		val &= ~UCR1_RTSDEN;
2176bc85734bSEduardo Valentin 	writel(val, sport->port.membase + UCR1);
2177189550b8SEduardo Valentin }
2178189550b8SEduardo Valentin 
217990bb6bd3SShenwei Wang static int imx_serial_port_suspend_noirq(struct device *dev)
218090bb6bd3SShenwei Wang {
218190bb6bd3SShenwei Wang 	struct platform_device *pdev = to_platform_device(dev);
218290bb6bd3SShenwei Wang 	struct imx_port *sport = platform_get_drvdata(pdev);
218390bb6bd3SShenwei Wang 	int ret;
218490bb6bd3SShenwei Wang 
218590bb6bd3SShenwei Wang 	ret = clk_enable(sport->clk_ipg);
218690bb6bd3SShenwei Wang 	if (ret)
218790bb6bd3SShenwei Wang 		return ret;
218890bb6bd3SShenwei Wang 
2189c868cbb7SEduardo Valentin 	serial_imx_save_context(sport);
219090bb6bd3SShenwei Wang 
219190bb6bd3SShenwei Wang 	clk_disable(sport->clk_ipg);
219290bb6bd3SShenwei Wang 
219390bb6bd3SShenwei Wang 	return 0;
219490bb6bd3SShenwei Wang }
219590bb6bd3SShenwei Wang 
219690bb6bd3SShenwei Wang static int imx_serial_port_resume_noirq(struct device *dev)
219790bb6bd3SShenwei Wang {
219890bb6bd3SShenwei Wang 	struct platform_device *pdev = to_platform_device(dev);
219990bb6bd3SShenwei Wang 	struct imx_port *sport = platform_get_drvdata(pdev);
220090bb6bd3SShenwei Wang 	int ret;
220190bb6bd3SShenwei Wang 
220290bb6bd3SShenwei Wang 	ret = clk_enable(sport->clk_ipg);
220390bb6bd3SShenwei Wang 	if (ret)
220490bb6bd3SShenwei Wang 		return ret;
220590bb6bd3SShenwei Wang 
2206c868cbb7SEduardo Valentin 	serial_imx_restore_context(sport);
220790bb6bd3SShenwei Wang 
220890bb6bd3SShenwei Wang 	clk_disable(sport->clk_ipg);
220990bb6bd3SShenwei Wang 
221090bb6bd3SShenwei Wang 	return 0;
221190bb6bd3SShenwei Wang }
221290bb6bd3SShenwei Wang 
221390bb6bd3SShenwei Wang static int imx_serial_port_suspend(struct device *dev)
221490bb6bd3SShenwei Wang {
221590bb6bd3SShenwei Wang 	struct platform_device *pdev = to_platform_device(dev);
221690bb6bd3SShenwei Wang 	struct imx_port *sport = platform_get_drvdata(pdev);
221790bb6bd3SShenwei Wang 
221890bb6bd3SShenwei Wang 	/* enable wakeup from i.MX UART */
2219189550b8SEduardo Valentin 	serial_imx_enable_wakeup(sport, true);
222090bb6bd3SShenwei Wang 
222190bb6bd3SShenwei Wang 	uart_suspend_port(&imx_reg, &sport->port);
222290bb6bd3SShenwei Wang 
222329add68dSMartin Fuzzey 	/* Needed to enable clock in suspend_noirq */
222429add68dSMartin Fuzzey 	return clk_prepare(sport->clk_ipg);
222590bb6bd3SShenwei Wang }
222690bb6bd3SShenwei Wang 
222790bb6bd3SShenwei Wang static int imx_serial_port_resume(struct device *dev)
222890bb6bd3SShenwei Wang {
222990bb6bd3SShenwei Wang 	struct platform_device *pdev = to_platform_device(dev);
223090bb6bd3SShenwei Wang 	struct imx_port *sport = platform_get_drvdata(pdev);
223190bb6bd3SShenwei Wang 
223290bb6bd3SShenwei Wang 	/* disable wakeup from i.MX UART */
2233189550b8SEduardo Valentin 	serial_imx_enable_wakeup(sport, false);
223490bb6bd3SShenwei Wang 
223590bb6bd3SShenwei Wang 	uart_resume_port(&imx_reg, &sport->port);
223690bb6bd3SShenwei Wang 
223729add68dSMartin Fuzzey 	clk_unprepare(sport->clk_ipg);
223829add68dSMartin Fuzzey 
223990bb6bd3SShenwei Wang 	return 0;
224090bb6bd3SShenwei Wang }
224190bb6bd3SShenwei Wang 
224290bb6bd3SShenwei Wang static const struct dev_pm_ops imx_serial_port_pm_ops = {
224390bb6bd3SShenwei Wang 	.suspend_noirq = imx_serial_port_suspend_noirq,
224490bb6bd3SShenwei Wang 	.resume_noirq = imx_serial_port_resume_noirq,
224590bb6bd3SShenwei Wang 	.suspend = imx_serial_port_suspend,
224690bb6bd3SShenwei Wang 	.resume = imx_serial_port_resume,
224790bb6bd3SShenwei Wang };
224890bb6bd3SShenwei Wang 
2249ab4382d2SGreg Kroah-Hartman static struct platform_driver serial_imx_driver = {
2250ab4382d2SGreg Kroah-Hartman 	.probe		= serial_imx_probe,
2251ab4382d2SGreg Kroah-Hartman 	.remove		= serial_imx_remove,
2252ab4382d2SGreg Kroah-Hartman 
2253fe6b540aSShawn Guo 	.id_table	= imx_uart_devtype,
2254ab4382d2SGreg Kroah-Hartman 	.driver		= {
2255ab4382d2SGreg Kroah-Hartman 		.name	= "imx-uart",
225622698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
225790bb6bd3SShenwei Wang 		.pm	= &imx_serial_port_pm_ops,
2258ab4382d2SGreg Kroah-Hartman 	},
2259ab4382d2SGreg Kroah-Hartman };
2260ab4382d2SGreg Kroah-Hartman 
2261ab4382d2SGreg Kroah-Hartman static int __init imx_serial_init(void)
2262ab4382d2SGreg Kroah-Hartman {
2263f0fd1b73SFabio Estevam 	int ret = uart_register_driver(&imx_reg);
2264ab4382d2SGreg Kroah-Hartman 
2265ab4382d2SGreg Kroah-Hartman 	if (ret)
2266ab4382d2SGreg Kroah-Hartman 		return ret;
2267ab4382d2SGreg Kroah-Hartman 
2268ab4382d2SGreg Kroah-Hartman 	ret = platform_driver_register(&serial_imx_driver);
2269ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
2270ab4382d2SGreg Kroah-Hartman 		uart_unregister_driver(&imx_reg);
2271ab4382d2SGreg Kroah-Hartman 
2272f227824eSUwe Kleine-König 	return ret;
2273ab4382d2SGreg Kroah-Hartman }
2274ab4382d2SGreg Kroah-Hartman 
2275ab4382d2SGreg Kroah-Hartman static void __exit imx_serial_exit(void)
2276ab4382d2SGreg Kroah-Hartman {
2277ab4382d2SGreg Kroah-Hartman 	platform_driver_unregister(&serial_imx_driver);
2278ab4382d2SGreg Kroah-Hartman 	uart_unregister_driver(&imx_reg);
2279ab4382d2SGreg Kroah-Hartman }
2280ab4382d2SGreg Kroah-Hartman 
2281ab4382d2SGreg Kroah-Hartman module_init(imx_serial_init);
2282ab4382d2SGreg Kroah-Hartman module_exit(imx_serial_exit);
2283ab4382d2SGreg Kroah-Hartman 
2284ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2285ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2286ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2287ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2288